

# MOS FIELD EFFECT TRANSISTOR 2SK2409

## SWITCHING N-CHANNEL POWER MOS FET INDUSTRIAL USE

#### **DESCRIPTION**

The 2SK2409 is N-Channel MOS Field Effect Transistor designed for solenoid, motor, and lamp driver.

#### **FEATURES**

- Low On-Resistance
  - $R_{DS(on)} \le 27 \ m\Omega \ (V_{GS} = 10 \ V, \ I_{D} = 20 \ A)$
  - $R_{DS(on)} \le 40 \ m\Omega \ (V_{GS} = 4 \ V, \ I_{D} = 20 \ A)$
- Low Ciss Ciss = 2040 pF TYP.
- · Built-in Gate Protection Diode

#### QUALITY GRADE

Standard

Please refer to "Quality grade on NEC Semiconductor Device" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applications.

#### ABSOLUTE MAXIMUM RATINGS (Ta = 25 °C)

| Drain to Source Voltage              | VDSS             | 60          | V  |
|--------------------------------------|------------------|-------------|----|
| Gate to Source Voltage               | Vgss             | ±20         | V  |
| Drain Current (DC)                   | ID(DC)           | ±40         | Α  |
| Drain Current (pulse)                | ID(pulse)*       | ±160        | Α  |
| Total Power Dissipation (Ta = 25 °C) | P <sub>T1</sub>  | 2.0         | W  |
| Total Power Dissipation (Tc = 25 °C) | P <sub>T2</sub>  | 35          | W  |
| Channel Temperature                  | Tch              | 150         | °C |
| Storage Temperature                  | T <sub>stg</sub> | -55 to +150 | °C |
| Single Avalanche Current             | As**             | 40          | Α  |
| Single Avalanche Energy              | Eas**            | 160         | mJ |
|                                      |                  |             |    |

- \* PW  $\leq$  10  $\mu$ s, Duty Cycle  $\leq$  1 %
- \*\* Starting T<sub>ch</sub> = 25 °C, R<sub>G</sub> = 25  $\Omega$ , V<sub>GS</sub> = 20 V  $\rightarrow$  0



The information in this document is subject to change without notice.



## **ELECTRICAL CHARACTERISTICS (Ta = 25 °C)**

| CHARACTERISTIC                      | SYMBOL               | MIN. | TYP. | MAX. | UNIT | TEST CONDITIONS                               |
|-------------------------------------|----------------------|------|------|------|------|-----------------------------------------------|
| Drain to Source On-State Resistance | RDS(on)1             |      | 22   | 27   | mΩ   | Vgs = 10 V, ID = 20 A                         |
| Drain to Source On-State Resistance | R <sub>DS(on)2</sub> |      | 30   | 40   | mΩ   | VGS = 4 V, ID = 20 A                          |
| Gate to Source Cutoff Voltage       | V <sub>GS(off)</sub> | 1.0  | 1.5  | 2.0  | V    | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1 mA |
| Forward Transfer Admittance         | l y <sub>fs</sub> l  | 20   | 35   |      | S    | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 20 A |
| Drain Cutoff Current                | IDSS                 |      |      | 10   | μΑ   | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0   |
| Gate to Source Leakage Current      | Igss                 |      |      | ±10  | μΑ   | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0$       |
| Input Capacitance                   | Ciss                 |      | 2040 |      | pF   | V <sub>DS</sub> = 10 V                        |
| Output Capacitance                  | Coss                 |      | 1080 |      | pF   | V <sub>G</sub> S = 0                          |
| Reverse Transfer Capacitance        | Crss                 |      | 300  |      | pF   | f = 1 MHz                                     |
| Turn-On Delay Time                  | td(on)               |      | 30   |      | ns   | ID = 20 A                                     |
| Rise Time                           | tr                   |      | 350  |      | ns   | VGS(on) = 10 V                                |
| Turn-Off Delay Time                 | td(off)              |      | 210  |      | ns   | V <sub>DD</sub> = 30 V                        |
| Fall Time                           | tf                   |      | 260  |      | ns   | $R_G = 10 \Omega$                             |
| Total Gate Charge                   | QG                   |      | 72   |      | nC   | ID = 40 A                                     |
| Gate to Source Charge               | Qgs                  |      | 6.0  |      | nC   | V <sub>DD</sub> = 48 V                        |
| Gate to Drain Charge                | Q <sub>GD</sub>      |      | 24   |      | nC   | V <sub>GS</sub> = 10 V                        |
| Body Diode Forward Voltage          | V <sub>F(S-D)</sub>  |      | 1.1  |      | V    | IF = 40 A, VGS = 0                            |
| Reverse Recovery Time               | trr                  |      | 110  |      | ns   | IF = 40 A, VGS = 0                            |
| Reverse Recovery Charge             | Qrr                  |      | 360  |      | nC   | di/dt = 100 A/μs                              |

### **Test Circuit 1 Avalanche Capability**

### **Test Circuit 2 Switching Time**



## **Test Circuit 3 Gate Charge**





### TYPICAL CHARACTERISTICS (Ta = 25 °C)











V<sub>DS</sub> - Drain to Source Voltage - V





















VsD - Source to Drain Voltage - V



V<sub>DS</sub> - Drain to Source Voltage - V







REVERSE RECOVERY TIME vs. DRAIN CURRENT









Stating Tch - Starting Channel Temperature - °C



# **REFERENCE**

| Document Name                                                  | Document No. |
|----------------------------------------------------------------|--------------|
| NEC semiconductor device reliability/quality control system.   | TEI-1202     |
| Quality grade on NEC semiconductor devices.                    | IEI-1209     |
| Semiconductor device mounting technology manual.               | IEI-1207     |
| Semiconductor device package manual.                           | IEI-1213     |
| Guide to quality assurance for semiconductor devices.          | MEI-1202     |
| Semiconductor selection guide.                                 | MF-1134      |
| Power MOS FET features and application switching power supply. | TEA-1034     |
| Application circuits using Power MOS FET.                      | TEA-1035     |
| Safe operating area of Power MOS FET.                          | TEA-1037     |

7

[MEMO]

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

The devices listed in this document are not suitable for use in aerospace equipment, submarine cables, nuclear reactor control systems and life support systems. If customers intend to use NEC devices for above applications or they intend to use "Standard" quality grade NEC devices for applications not intended by NEC, please contact our sales people in advance.

Application examples recommended by NEC Corporation

Standard: Computer, Office equipment, Communication equipment, Test and Measurement equipment, Machine tools, Industrial robots, Audio and Visual equipment, Other consumer products, etc.

Special: Automotive and Transportation equipment, Traffic control systems, Antidisaster systems, Anticrime systems, etc.

M4 92.6