## feATURES

- Gain Bandwidth Product: 80MHz
- Input Common Mode Range Includes Both Rails
- Output Swings Rail-to-Rail
- Low Voltage Operation: Single or Split Supplies 2.3 V to 12.6 V
- Low Quiescent Current: 2mA/Amplifier Max
- Input Offset Voltage: $350 \mu \mathrm{~V}$ Max
- Input Bias Current: 250nA Max
- $3 \mathrm{~mm} \times 3 \mathrm{~mm} \times 0.8 \mathrm{~mm}$ DFN Package
- Large Output Current: 50mA Typ
- Low Voltage Noise: $8.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ Typ
- Slew Rate: 25V/ $\mu \mathrm{S}$ Typ
- Common Mode Rejection: 105dB Typ
- Power Supply Rejection: 97dB Typ
- Open-Loop Gain: $85 \mathrm{~V} / \mathrm{mV}$ Typ
- Operating Temperature Range: $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$


## APPLICATIONS

- Low Voltage, High Frequency Signal Processing
- Driving A/D Converters
- Rail-to-Rail Buffer Amplifiers
- Active Filters
- Video Line Driver
$\mathbf{\Sigma Y}$, LTC and LT are registered trademarks of Linear Technology Corporation.


## DESCRIPTIOn

The LT ${ }^{\circledR} 1801 /$ LT1802 are dual/quad, low power, high speed rail-to-rail input and output operational amplifiers with excellent DC performance. The LT1801/LT1802 feature reduced supply current, lower input offset voltage, lower input bias current and higher DC gain than other devices with comparable bandwidth.
Typically, the LT1801/LT1802 have an input offset voltage of less than $100 \mu \mathrm{~V}$, an input bias current of less than 50 nA and an open-loop gain of 85 thousand.
The LT1801/LT1802 have an input range that includes both supply rails and an output that swings within 20 mV of either supply rail to maximize the signal dynamic range in low supply applications.
The LT1801/LT1802 maintain their performance for supplies from 2.3 V to 12.6 V and are specified at $3 \mathrm{~V}, 5 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ supplies. The inputs can be driven beyond the supplies without damage or phase reversal of the output.
The LT1801 is available in the MS8, S0-8 and the $3 \mathrm{~mm} \times$ $3 \mathrm{~mm} \times 0.8 \mathrm{~mm}$ dual fine pitch leadless package (DFN) with the standard dual op amp pinout. The LT1802 features the standard quad op amp configuration and is available in the 14-pin plastic S0 package. The LT1801/LT1802 can be used as plug-in replacements for many op amps to improve input/output range and performance.
For a single version of these amplifiers, see the LT1800 data sheet.

## TYPICAL APPLICATION

3V, 1MHz, 4th Order Butterworth Filter



## ABSOLUTG MAXIMUUM RATINGS (Note 1)

| Total Supply Voltage ( $\mathrm{V}^{\text {- }}$ to $\mathrm{V}^{\text {+ }}$ ) ....................... 12.6 V | Junction Temperature..................................... $150^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Input Current (Note 2) ................................... $\pm 10 \mathrm{~mA}$ | Storage Temperature Range ............... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Output Short-Circuit Duration (Note 3) ............ Indefinite | Maximum Junction Temperature (DD Package) ... $125^{\circ} \mathrm{C}$ |
| Operating Temperature Range (Note 4) .. $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Storage Temperature (DD Package) ..... $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Specified Temperature Range (Note 5) ... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Lead Temperature (Soldering, 10 sec )................ $300^{\circ} \mathrm{C}$ |

PACKAGE/ORDER InFORMATION

|  |  |  |  |
| :---: | :---: | :---: | :---: |
| ORDER PART NUMBER | DD PART MARKING | ORDER PAR NUMBER | MS8 PART MARKING |
| $\begin{aligned} & \text { LT1801CDD } \\ & \text { LT1801IDD } \end{aligned}$ | LAAM* | LT1801CMS8 LT1801IMS8 | $\begin{aligned} & \text { LTYR } \\ & \text { LTYS } \end{aligned}$ |
| $T_{J m a x}=150^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=190^{\circ} \mathrm{C} / \mathrm{W}$, (Note 10) |  | Tos |  |
| ORDER PART NUMBER | S8 PART MARKING | ORDER PART NUMBER |  |
| $\begin{aligned} & \hline \text { LT1801CS8 } \\ & \text { LT18011S8 } \end{aligned}$ | $\begin{aligned} & 1801 \\ & 18011 \end{aligned}$ | $\begin{aligned} & \hline \text { LT1802CS } \\ & \text { LT1802IS } \end{aligned}$ |  |

Consult LTC Marketing for parts specified with wider operating temperature ranges.
*The temperature grades are identified by a label on the shipping container.

## ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\begin{aligned} & V_{C M}=0 \mathrm{~V} \\ & V_{C M}=0 \mathrm{~V}(\mathrm{MS} 8) \\ & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{DD}) \\ & \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} \end{aligned}$ |  | $\begin{gathered} \hline 75 \\ 140 \\ 175 \\ 0.5 \end{gathered}$ | $\begin{gathered} 350 \\ 500 \\ 800 \\ 3 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ mV |
| $\triangle \mathrm{V}_{\text {OS }}$ | Input Offset Shift | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{S}}-1.5 \mathrm{~V}$ |  | 20 | 185 | $\mu \mathrm{V}$ |
|  | Input Offset Voltage Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{MS8}) \\ & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{DD}) \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 150 \\ & 280 \\ & \hline \end{aligned}$ | $\begin{gathered} 650 \\ 900 \\ 1200 \\ \hline \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\begin{aligned} & V_{C M}=1 \mathrm{~V} \\ & V_{C M}=V_{S} \end{aligned}$ |  | $\begin{gathered} 25 \\ 500 \end{gathered}$ | $\begin{gathered} 250 \\ 1500 \end{gathered}$ | nA |
|  | Input Bias Current Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{C M}=1 \mathrm{~V} \\ & V_{C M}=V_{S} \end{aligned}$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 350 \\ & 500 \end{aligned}$ | nA |
| Ios | Input Offset Current | $\begin{aligned} & V_{C M}=1 \mathrm{~V} \\ & V_{C M}=V_{S} \end{aligned}$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | nA |
|  | Input Noise Voltage | 0.1 Hz to 10 Hz |  | 1.4 |  | $\mu \mathrm{V}_{\text {P-P }}$ |
| $\mathrm{e}_{\mathrm{n}}$ | Input Noise Voltage Density | $f=10 \mathrm{kHz}$ |  | 8.5 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{i}_{n}$ | Input Noise Current Density | $f=10 \mathrm{kHz}$ |  | 1 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 2 |  | pF |
| AVOL | Large-Signal Voltage Gain | $\begin{aligned} & V_{S}=5 \mathrm{~V}, V_{0}=0.5 \mathrm{~V} \text { to } 4.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \text { at } \mathrm{V}_{S} / 2 \\ & V_{S}=5 \mathrm{~V}, V_{0}=1 \mathrm{~V} \text { to } 4 \mathrm{~V}, R_{L}=100 \Omega \text { at } V_{S} / 2 \\ & V_{S}=3 \mathrm{~V}, V_{0}=0.5 \mathrm{~V} \text { to } 2.5 \mathrm{~V}, R_{L}=1 \mathrm{k} \text { at } V_{S} / 2 \end{aligned}$ | $\begin{aligned} & \hline 35 \\ & 3.5 \\ & 30 \end{aligned}$ | $\begin{gathered} 85 \\ 8 \\ 85 \end{gathered}$ |  | $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ |
| CMRR | Common Mode Rejection Ratio | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \mathrm{~V}_{C M}=0 \mathrm{~V} \text { to } 3.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 1.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 85 \\ & 78 \end{aligned}$ | $\begin{gathered} 105 \\ 97 \end{gathered}$ |  | dB dB |
|  | CMRR Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 3.5 \mathrm{~V} \\ & V_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 1.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 79 \\ & 72 \end{aligned}$ | $\begin{gathered} 105 \\ 97 \end{gathered}$ |  | dB dB |
|  | Input Common Mode Range |  | 0 |  | V | V |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=2.5 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$ | 78 | 97 |  | dB |
|  | PSRR Match (Channel-to-Channel) (Note 9) | $\mathrm{V}_{S}=2.5 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$ | 72 | 97 |  | dB |
|  | Minimum Supply Voltage (Note 6) |  |  | 2.3 | 2.5 | V |
| $\mathrm{V}_{\text {OL }}$ | Output Voltage Swing Low (Note 7) | $\begin{array}{\|l\|l} \hline \text { No Load } \\ I_{\text {SINK }}=5 \mathrm{~mA} \\ I_{\text {SINK }}=20 \mathrm{~mA} \\ \hline \end{array}$ |  | $\begin{gathered} 16 \\ 85 \\ 225 \end{gathered}$ | $\begin{gathered} 60 \\ 200 \\ 500 \end{gathered}$ | mV mV mV |
| $\overline{\mathrm{V}_{\mathrm{OH}}}$ | Output Voltage Swing High (Note 7) | $\begin{array}{\|l\|} \hline \text { No Load } \\ I_{\text {SOURCE }}=5 \mathrm{~mA} \\ I_{\text {SOURCE }}=20 \mathrm{~mA} \\ \hline \end{array}$ |  | $\begin{gathered} \hline 18 \\ 120 \\ 450 \end{gathered}$ | $\begin{gathered} \hline 60 \\ 250 \\ 800 \end{gathered}$ | mV mV mV |
| $\overline{\text { IS }}$ | Short-Circuit Current | $\begin{aligned} & V_{S}=5 \mathrm{~V} \\ & V_{S}=3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 20 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{array}{r} 45 \\ 40 \\ \hline \end{array}$ |  | mA mA |
| Is <br> GBW | Supply Current per Amplifier |  |  | 1.6 | 2 | mA |
|  | Gain Bandwidth Product | Frequency $=2 \mathrm{MHz}$ | 40 | 80 |  | MHz |
| $\frac{\text { GBW }}{\text { SR }}$ | Slew Rate | $\mathrm{V}_{S}=5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=-1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{V}_{0}=4 \mathrm{~V}_{P-P}$ | 12.5 | 25 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| FPBW | Full Power Bandwidth | $V_{S}=5 \mathrm{~V}, A_{V}=1, V_{0}=4 \mathrm{~V}_{\text {P-P }}$ |  | 2 |  | MHz |
| HD | Harmonic Distortion | $V_{S}=5 \mathrm{~V}, \mathrm{~A}_{V}=1, \mathrm{R}_{L}=1 \mathrm{k}, \mathrm{V}_{0}=2 \mathrm{~V}_{\text {P-P, }}, \mathrm{f}_{\mathrm{C}}=500 \mathrm{kHz}$ |  | -75 |  | dBC |
| ts | Settling Time | $0.01 \%, \mathrm{~V}_{S}=5 \mathrm{~V}, \mathrm{~V}_{\text {STEP }}=2 \mathrm{~V}, \mathrm{~A}_{V}=1, \mathrm{R}_{L}=1 \mathrm{k}$ |  | 250 |  | ns |
| $\frac{\Delta \mathrm{G}}{\Delta \theta}$ | Differential Gain (NTSC) | $V_{S}=5 \mathrm{~V}, A_{V}=2, R_{L}=150 \Omega$ |  | 0.35 |  | \% |
|  | Differential Phase (NTSC) | $V_{S}=5 \mathrm{~V}, A_{V}=2, R_{L}=150 \Omega$ |  | 0.4 |  | Deg |

ELECTRICAL CHARACTERISTICS The • denotes the speciifications which apply over the temperature range of $0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, 0 \mathrm{~V} ; \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, 0 \mathrm{~V} ; \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{0 U T}=$ half supply, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{MS} 8) \\ & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{DD}) \\ & \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} \end{aligned}$ |  |  | $\begin{gathered} 125 \\ 140 \\ 290 \\ 0.6 \end{gathered}$ | $\begin{aligned} & 500 \\ & 650 \\ & 950 \\ & 3.5 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ mV |
| $\triangle \mathrm{V}_{\text {OS }}$ | Input Offset Shift | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{S}}-1.5 \mathrm{~V}$ | $\bullet$ |  | 30 | 275 | $\mu \mathrm{V}$ |
|  | Input Offset Voltage Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{\mathrm{CM}}=0 \mathrm{~V} \\ & V_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{MS} 8) \\ & V_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{DD}) \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & 200 \\ & 200 \\ & 275 \end{aligned}$ | $\begin{gathered} \hline 850 \\ 1250 \\ 1500 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\mathrm{V}_{\text {OS }}$ TC | Input Offset Voltage Drift (Note 8) |  | $\bullet$ |  | 1.5 | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\begin{aligned} & V_{C M}=1 \mathrm{~V} \\ & V_{C M}=V_{S}-0.2 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 50 \\ 550 \end{gathered}$ | $\begin{gathered} \hline 300 \\ 2000 \end{gathered}$ | nA nA |
|  | Input Bias Current Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{C M}=1 \mathrm{~V} \\ & V_{C M}=V_{S}-0.2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 400 \\ & 600 \end{aligned}$ | nA $n A$ |
| los | Input Offset Current | $\begin{aligned} & V_{C M}=1 \mathrm{~V} \\ & V_{C M}=V_{S}-0.2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ | nA $n A$ |
| AVOL | Large-Signal Voltage Gain | $\begin{aligned} & V_{S}=5 \mathrm{~V}, V_{0}=0.5 \mathrm{~V} \text { to } 4.5 \mathrm{~V}, R_{L}=1 \mathrm{k} \text { at } \mathrm{V}_{S} / 2 \\ & V_{S}=5 \mathrm{~V}, V_{0}=1 \mathrm{~V} \text { to } 4 \mathrm{~V}, R_{L}=100 \Omega \text { at } V_{S} / 2 \\ & V_{S}=3 \mathrm{~V}, V_{0}=0.5 \mathrm{~V} \text { to } 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \text { at } \mathrm{V}_{S} / 2 \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 25 \\ & 2.5 \\ & 20 \end{aligned}$ | $\begin{gathered} \hline 75 \\ 6 \\ 75 \end{gathered}$ |  | $\mathrm{V} / \mathrm{mV}$ $\mathrm{V} / \mathrm{mV}$ $\mathrm{V} / \mathrm{mV}$ |
| CMRR | Common Mode Rejection Ratio | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 3.5 \mathrm{~V} \\ & V_{S}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 1.5 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 82 \\ & 74 \end{aligned}$ | $\begin{aligned} & \hline 101 \\ & 93 \end{aligned}$ |  | dB dB |
|  | CMRR Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 3.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 1.5 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & \hline 76 \\ & 68 \end{aligned}$ | $\begin{gathered} \hline 101 \\ 93 \end{gathered}$ |  | dB dB |
|  | Input Common Mode Range |  | $\bullet$ | 0 |  | $\mathrm{V}_{\text {S }}$ | V |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=2.5 \mathrm{~V}$ to 10V, $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\bullet$ | 74 | 91 |  | dB |
|  | PSRR Match (Channel-to-Channel) (Note 9) | $\mathrm{V}_{S}=2.5 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\bullet$ | 68 | 91 |  | dB |
|  | Minimum Supply Voltage (Note 6) |  | $\bullet$ |  | 2.3 | 2.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Voltage Swing Low (Note 7) | $\begin{aligned} & \text { No Load } \\ & I_{\text {SINK }}=5 \mathrm{~mA} \\ & I_{\text {SINK }}=20 \mathrm{~mA} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} 18 \\ 100 \\ 300 \\ \hline \end{gathered}$ | $\begin{gathered} 80 \\ 225 \\ 600 \end{gathered}$ | mV mV mV |
| $\mathrm{V}_{\text {OH }}$ | Output Voltage Swing High (Note 7) | No Load $I_{\text {SOURCE }}=5 \mathrm{~mA}$ <br> $I_{\text {SOURCE }}=20 \mathrm{~mA}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} 25 \\ 150 \\ 600 \end{gathered}$ | $\begin{gathered} \hline 80 \\ 300 \\ 950 \\ \hline \end{gathered}$ | mV mV mV |
| $I_{S C}$ | Short-Circuit Current | $\begin{aligned} & V_{S}=5 \mathrm{~V} \\ & V_{S}=3 \mathrm{~V} \end{aligned}$ | $\bullet$ | 20 15 | $\begin{aligned} & 40 \\ & 30 \end{aligned}$ |  | mA mA |
| IS | Supply Current per Amplifier |  | $\bullet$ |  | 2 | 2.8 | mA |
| GBW | Gain Bandwidth Product | Frequency $=2 \mathrm{MHz}$ | $\bullet$ | 35 | 75 |  | MHz |
| SR | Slew Rate | $\mathrm{V}_{S}=5 \mathrm{~V}, \mathrm{~A}_{V}=-1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{V}_{0}=4 \mathrm{~V}_{\text {P-P }}$ | $\bullet$ | 11 | 22 |  | V/ $/ \mathrm{S}$ |

ELECTRICAL CHARACTERISTICS The • denotes the speciifications which apply over the temperature range of $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, 0 \mathrm{~V} ; \mathrm{V}_{S}=3 \mathrm{~V}, 0 \mathrm{~V} ; \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{0 U T}=$ half supply, unless otherwise noted. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vos | Input Offset Voltage | $\begin{aligned} & V_{C M}=0 \mathrm{~V} \\ & V_{C M}=0 \mathrm{~V}(\mathrm{MS} 8) \\ & V_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{DD}) \\ & \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}} \end{aligned}$ | $\begin{array}{\|l\|} \hline \bullet \\ \bullet \\ \bullet \\ \hline \end{array}$ |  | $\begin{aligned} & 175 \\ & 200 \\ & 320 \\ & 0.75 \end{aligned}$ | $\begin{gathered} 700 \\ 850 \\ 1150 \\ 4 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{V} \\ & \mu \mathrm{~V} \\ & \mu \mathrm{~V} \\ & \mathrm{mV} \end{aligned}$ |
| $\Delta \mathrm{V}_{\text {OS }}$ | Input Offset Shift | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{S}}-1.5 \mathrm{~V}$ | $\bullet$ |  | 30 | 300 | $\mu \mathrm{V}$ |
|  | Input Offset Voltage Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{\mathrm{CM}}=0 \mathrm{~V} \\ & V_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{MS} 8) \\ & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}(\mathrm{DD}) \\ & \hline \end{aligned}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 200 \\ & 280 \\ & 320 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 1250 \\ & 1600 \\ & 1800 \\ & \hline \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\mathrm{V}_{\text {OS }}$ TC | Input Offset Voltage Drift (Note 8) |  | $\bullet$ |  | 1.5 | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{B}$ | Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{S}-0.2 \mathrm{~V}$ | $\bullet$ |  | $\begin{gathered} 50 \\ 600 \end{gathered}$ | $\begin{gathered} 400 \\ 2250 \end{gathered}$ | nA nA |
|  | Input Bias Current Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{C M}=1 \mathrm{~V} \\ & V_{C M}=V_{S}-0.2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 450 \\ & 700 \end{aligned}$ | nA |
| $\mathrm{I}_{\text {OS }}$ | Input Offset Current | $\begin{aligned} & V_{C M}=1 \mathrm{~V} \\ & V_{C M}=V_{S}-0.2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 350 \\ & 350 \end{aligned}$ | nA |
| AVOL | Large-Signal Voltage Gain | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \mathrm{~V}_{0}=0.5 \mathrm{~V} \text { to } 4.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \text { at } \mathrm{V}_{\mathrm{S}} / 2 \\ & \mathrm{~V}_{S}=5 \mathrm{~V}, \mathrm{~V}_{0}=1.5 \mathrm{~V} \text { to } 3.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \Omega \text { at } \mathrm{V}_{\mathrm{S}} / 2 \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{~V}_{0}=0.5 \mathrm{~V} \text { to } 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \text { at } \mathrm{V}_{\mathrm{S}} / 2 \end{aligned}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \end{aligned}$ | $\begin{gathered} 20 \\ 2 \\ 17.5 \end{gathered}$ | $\begin{gathered} 65 \\ 6 \\ 65 \end{gathered}$ |  | $\begin{aligned} & \mathrm{V} / \mathrm{mV} \\ & \mathrm{~V} / \mathrm{mV} \\ & \mathrm{~V} / \mathrm{mV} \end{aligned}$ |
| CMRR | Common Mode Rejection Ratio | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 3.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 1.5 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 81 \\ & 73 \end{aligned}$ | $\begin{gathered} \hline 101 \\ 93 \end{gathered}$ |  | dB $d B$ |
|  | CMRR Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{S}=5 \mathrm{~V}, \mathrm{~V}_{C M}=0 \mathrm{~V} \text { to } 3.5 \mathrm{~V} \\ & V_{S}=3 \mathrm{~V}, V_{C M}=0 \mathrm{~V} \text { to } 1.5 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 75 \\ & 67 \end{aligned}$ | $\begin{gathered} \hline 101 \\ 93 \end{gathered}$ |  | dB dB |
|  | Input Common Mode Range |  | $\bullet$ | 0 |  | $V_{S}$ | V |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=2.5 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\bullet$ | 73 | 90 |  | dB |
|  | PSRR Match (Channel-to-Channel) (Note 9) | $\mathrm{V}_{\mathrm{S}}=2.5 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\bullet$ | 67 | 90 |  | dB |
|  | Minimum Supply Voltage (Note 6) | $\mathrm{V}_{\text {CM }}=\mathrm{V}_{0}=0.5 \mathrm{~V}$ | $\bullet$ |  | 2.3 | 2.5 | V |
| $\mathrm{V}_{0}$ | Output Voltage Swing Low (Note 7) | No Load $\mathrm{I}_{\mathrm{SINK}}=5 \mathrm{~mA}$ $\mathrm{I}_{\text {SINK }}=10 \mathrm{~mA}$ | $\begin{array}{\|l\|} \hline \bullet \\ \bullet \\ 0 \end{array}$ |  | $\begin{gathered} 15 \\ 105 \\ 170 \end{gathered}$ | $\begin{gathered} 90 \\ 250 \\ 400 \end{gathered}$ | mV mV mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage Swing High (Note 7) | No Load $I_{\text {SOURCE }}=5 \mathrm{~mA}$ $I_{\text {SOURCE }}=10 \mathrm{~mA}$ | $\bullet$ |  | $\begin{gathered} \hline 25 \\ 150 \\ 300 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 90 \\ 350 \\ 700 \\ \hline \end{gathered}$ | mV mV mV |
| $I_{\text {SC }}$ | Short-Circuit Current | $\begin{aligned} & V_{S}=5 \mathrm{~V} \\ & V_{S}=3 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 12.5 \\ & 12.5 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ |  | mA |
| $\mathrm{I}_{S}$ | Supply Current per Amplifier |  | $\bullet$ |  | 2.1 | 3 | mA |
| GBW | Gain Bandwidth Product | Frequency $=2 \mathrm{MHz}$ | $\bullet$ | 25 | 70 |  | MHz |
| SR | Slew Rate | $\mathrm{V}_{S}=5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=-1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{V}_{0}=4 \mathrm{~V}$ | $\bullet$ | 9 | 18 |  | V/ $/ \mathrm{s}$ |

## ELECTRICAL CHARACTERISTICS $\quad T_{A}=25^{\circ} \mathrm{C}, \mathrm{v}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{v}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{v}_{\text {OUT }}=0 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vos | Input Offset Voltage | $\begin{aligned} & V_{C M}=V_{S^{-}} \\ & V_{C M}=V_{S^{-}}^{-(M S 8)} \\ & V_{C M}=V_{S}^{-}(D D) \\ & V_{C M}=V_{S^{+}} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 150 \\ 180 \\ 260 \\ 0.7 \end{array}$ | $\begin{gathered} 600 \\ 750 \\ 1050 \\ 3.5 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ mV |
| $\Delta \mathrm{V}_{\text {OS }}$ | Input Offset Shift | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}^{-}$to $\mathrm{V}^{+}{ }^{+}-1.5 \mathrm{~V}$ |  | 30 | 475 | $\mu \mathrm{V}$ |
|  | Input Offset Voltage Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{C M}=V_{S^{-}} \\ & V_{C M}=V_{S}^{-}(M S 8) \\ & V_{C M}=V_{S^{-}}(D D) \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 275 \\ & 325 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1000 \\ & 1300 \\ & 1600 \\ & \hline \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\mathrm{I}_{B}$ | Input Bias Current | $\begin{aligned} & V_{\mathrm{CM}}=V_{S^{-}}+1 \mathrm{~V} \\ & V_{\mathrm{CM}}=\mathrm{V}_{S^{+}} \end{aligned}$ |  | $\begin{aligned} & 25 \\ & 400 \end{aligned}$ | $\begin{gathered} \hline 250 \\ 1500 \end{gathered}$ | nA |
|  | Input Bias Current Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{\mathrm{CM}}=\mathrm{V}_{S^{-}}+1 \mathrm{~V} \\ & V_{\mathrm{CM}}=\mathrm{V}_{S^{+}} \end{aligned}$ |  | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 350 \\ & 500 \end{aligned}$ | nA |
| los | Input Offset Current | $\begin{aligned} & V_{\mathrm{CM}}=\mathrm{V}_{S^{-}}+1 \mathrm{~V} \\ & V_{\mathrm{CM}}=\mathrm{V}_{\mathrm{S}^{+}} \end{aligned}$ |  | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 250 \\ & 250 \end{aligned}$ | nA |
|  | Input Noise Voltage | 0.1 Hz to 10 Hz |  | 1.4 |  | $\mu \mathrm{V}_{\text {P-P }}$ |
| $\mathrm{e}_{\mathrm{n}}$ | Input Noise Voltage Density | $f=10 \mathrm{kHz}$ |  | 8.5 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{in}_{n}$ | Input Noise Current Density | $f=10 \mathrm{kHz}$ |  | 1 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{f}=100 \mathrm{kHz}$ |  | 2 |  | pF |
| Avol | Large-Signal Voltage Gain | $\begin{aligned} & V_{0}=-4 V \text { to } 4 V, R_{L}=1 \mathrm{k} \\ & V_{0}=-2 V \text { to } 2 V, R_{L}=100 \Omega \end{aligned}$ | $\begin{aligned} & 25 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{gathered} 70 \\ 7 \\ \hline \end{gathered}$ |  | $\mathrm{V} / \mathrm{mV}$ |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\text {CM }}=\mathrm{V}_{\text {S }}{ }^{-}$to 3.5V | 85 | 109 |  | dB |
|  | CMRR Match (Channel-to-Channel) (Note 9) | $\mathrm{V}_{\text {CM }}=\mathrm{V}_{\text {S }}{ }^{-}$to 3.5 V | 79 | 109 |  | dB |
|  | Input Common Mode Range |  | $V_{S}$ |  | $\mathrm{V}^{+}{ }^{+}$ | V |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}^{+}=2.5 \mathrm{~V}$ to 10V, $\mathrm{V}^{-}=0 \mathrm{~V}$ | 78 | 97 |  | dB |
|  | PSRR Match (Channel-to-Channel) (Note 9) | $\mathrm{V}^{+}=2.5 \mathrm{~V}$ to 10V, $\mathrm{V}^{-}=0 \mathrm{~V}$ | 72 | 97 |  | dB |
| $\mathrm{V}_{\text {OL }}$ | Output Voltage Swing Low (Note 7) | $\begin{aligned} & \text { No Load } \\ & I_{\text {SINK }}=5 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=20 \mathrm{~mA} \end{aligned}$ |  | $\begin{gathered} 15 \\ 90 \\ 225 \end{gathered}$ | $\begin{gathered} 70 \\ 200 \\ 500 \end{gathered}$ | mV mV mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage Swing High (Note 7) | $\begin{array}{\|l} \hline \text { No Load } \\ I_{\text {SOURCE }}=5 \mathrm{~mA} \\ I_{\text {SOURCE }}=20 \mathrm{~mA} \\ \hline \end{array}$ |  | $\begin{gathered} \hline 20 \\ 130 \\ 450 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 80 \\ 260 \\ 850 \\ \hline \end{gathered}$ | mV mV mV |
| $\underline{\text { ISC }}$ | Short-Circuit Current |  | 25 | 50 |  | mA |
| $I_{S}$ | Supply Current per Amplifier |  |  | 1.8 | 3 | mA |
| GBW | Gain Bandwidth Product | Frequency $=2 \mathrm{MHz}$ |  | 70 |  | MHz |
| FPBW | Full Power Bandwidth | $\mathrm{V}_{0}=8 \mathrm{~V}_{\text {P-P }}$ |  | 0.9 |  | MHz |
| $\underline{\text { SR }}$ | Slew Rate | $A_{V}=-1, R_{L}=1 \mathrm{k}, \mathrm{V}_{0}= \pm 4 \mathrm{~V}$, Measured at $\mathrm{V}_{0}= \pm 2 \mathrm{~V}$ |  | 20 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| HD | Harmonic Distortion | $A_{V}=1, R_{L}=1 \mathrm{k}, \mathrm{V}_{0}=2 V_{P-P}, f_{C}=500 \mathrm{kHz}$ |  | -75 |  | dBC |
| $\mathrm{t}_{\text {s }}$ | Settling Time | $0.01 \%, V_{\text {STEP }}=5 \mathrm{~V}, \mathrm{~A}_{V}=1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ |  | 300 |  | ns |
| $\Delta \mathrm{G}$ | Differential Gain (NTSC) | $A_{V}=2, R_{L}=150 \Omega$ |  | 0.35 |  | \% |
| $\Delta \theta$ | Differential Phase (NTSC) | $A_{V}=2, R_{L}=150 \Omega$ |  | 0.2 |  | Deg |

ELECTRICAL CHARACTERISTICS The $\bullet$ denotes the specifications which apply over the temperature range of $0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\begin{aligned} & V_{C M}=V_{S^{-}} \\ & V_{C M}=V_{S^{-}}(M S 8) \\ & V_{C M}=V_{S}{ }^{-}(D D) \\ & V_{C M}=V_{S^{+}} \end{aligned}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \\ & \bullet \\ & \bullet \end{aligned}$ |  | $\begin{aligned} & 200 \\ & 220 \\ & 290 \\ & 0.75 \end{aligned}$ | $\begin{gathered} 800 \\ 1000 \\ 1300 \\ 4 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ mV |
| $\Delta \mathrm{V}_{\text {OS }}$ | Input Offset Shift | $\mathrm{V}_{\text {CM }}=\mathrm{V}_{S}{ }^{-}$to $\mathrm{V}^{\text {+ }}$ - 1.5 V | $\bullet$ |  | 45 | 675 | $\mu \mathrm{V}$ |
|  | Input Offset Voltage Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & \hline V_{C M}=V_{S^{-}} \\ & V_{C M}=V_{S^{-}}(M S 8) \\ & V_{C M}=V_{S^{-}}(\mathrm{DD}) \\ & \hline \end{aligned}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \\ & \bullet \end{aligned}$ |  | $\begin{aligned} & 240 \\ & 300 \\ & 340 \end{aligned}$ | $\begin{aligned} & 1500 \\ & 1700 \\ & 1950 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| $\mathrm{V}_{\text {OS }}$ TC | Input Offset Voltage Drift (Note 8) |  | $\bullet$ |  | 1.5 | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{B}$ | Input Bias Current | $\begin{aligned} & V_{C M}=V_{S}{ }^{-}+1 \mathrm{~V} \\ & V_{C M}=V_{S^{+}}-0.2 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l\|} \hline \bullet \\ \hline \end{array}$ |  | $\begin{gathered} 30 \\ 450 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 300 \\ 2000 \\ \hline \end{gathered}$ | nA |
|  | Input Bias Current Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{C M}=V_{S}{ }^{-}+1 \mathrm{~V} \\ & V_{C M}=V_{S^{+}}-0.2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 400 \\ & 700 \end{aligned}$ | nA $n A$ |
| l OS | Input Offset Current | $\begin{aligned} & V_{C M}=V_{S}{ }^{-}+1 \mathrm{~V} \\ & V_{C M}=V_{S^{+}}-0.2 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l\|} \hline \bullet \\ \bullet \end{array}$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 300 \\ & 300 \\ & \hline \end{aligned}$ | nA |
| Avol | Large-Signal Voltage Gain | $\begin{aligned} & V_{0}=-4 V \text { to } 4 V, R_{L}=1 \mathrm{k} \\ & V_{0}=-2 \mathrm{~V} \text { to } 2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \Omega \end{aligned}$ | $\bullet$ | $\begin{gathered} 15 \\ 2 \end{gathered}$ | $\begin{gathered} 55 \\ 5 \end{gathered}$ |  | $\begin{aligned} & \mathrm{V} / \mathrm{mV} \\ & \mathrm{~V} / \mathrm{mV} \end{aligned}$ |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\text {CM }}=\mathrm{V}_{\text {S }}{ }^{-}$to 3.5 V | $\bullet$ | 82 | 105 |  | dB |
|  | CMRR Match (Channel-to-Channel) (Note 9) | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\text {S }}$ - to 3.5V | $\bullet$ | 76 | 105 |  | dB |
|  | Input Common Mode Range |  | $\bullet$ | $\mathrm{V}_{S}{ }^{-}$ |  | $\mathrm{V}^{+}{ }^{+}$ | V |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}^{+}=2.5 \mathrm{~V}$ to 10V, $\mathrm{V}^{-}=0 \mathrm{~V}$ | $\bullet$ | 74 | 91 |  | dB |
|  | PSRR Match (Channel-to-Channel) (Note 9) | $\mathrm{V}^{+}=2.5 \mathrm{~V}$ to 10V, $\mathrm{V}^{-}=0 \mathrm{~V}$ | $\bullet$ | 68 | 93 |  | dB |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Output Voltage Swing Low (Note 7) | $\begin{aligned} & \text { No Load } \\ & \mathrm{I}_{\text {SINK }}=5 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=20 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\bullet$ |  | $\begin{gathered} \hline 17 \\ 105 \\ 250 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 80 \\ 250 \\ 575 \\ \hline \end{gathered}$ | mV mV mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage Swing High (Note 7) | $\begin{aligned} & \text { No Load } \\ & I_{\text {SOURCE }}=5 \mathrm{~mA} \\ & I_{\text {SOURCE }}=20 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | $\begin{gathered} 25 \\ 150 \\ 600 \end{gathered}$ | $\begin{gathered} 90 \\ 310 \\ 975 \end{gathered}$ | mV mV mV |
| ISC | Short-Circuit Current |  | $\bullet$ | 22.5 | 45 |  | mA |
| $I_{\text {S }}$ | Supply Current per Amplifier |  | $\bullet$ |  | 2.4 | 4 | mA |
| GBW | Gain Bandwidth Product | Frequency $=2 \mathrm{MHz}$ | $\bullet$ |  | 70 |  | MHz |
| SR | Slew Rate | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=-1, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{~V}_{0}= \pm 4 \mathrm{~V}, \\ & \text { Measured at } \mathrm{V}_{0}= \pm 2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | 20 |  | $\mathrm{V} / \mathrm{\mu s}$ |

The $\bullet$ denotes the specifications which apply over the temperature range of $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C} . \mathrm{V}_{S}= \pm 5 \mathrm{~V}, \mathrm{~V}_{C M}=0 \mathrm{~V}, \mathrm{~V}_{O U T}=0 \mathrm{~V}$, unless otherwise noted. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{0 S}$ | Input Offset Voltage | $\begin{aligned} & V_{C M}=V_{S^{-}} \\ & V_{C M}=V_{S^{-}}(M S 8) \\ & V_{C M}=V_{S}{ }^{-}(D D) \\ & V_{C M}=V_{S^{+}} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & 350 \\ & 350 \\ & 350 \\ & 0.75 \end{aligned}$ | $\begin{gathered} 1000 \\ 1200 \\ 1500 \\ 5 \end{gathered}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ mV |
| $\Delta \mathrm{V}_{\text {OS }}$ | Input Offset Shift | $V_{C M}=V_{S}{ }^{-}$to $V_{S^{+}}-1.5 \mathrm{~V}$ | $\bullet$ |  | 50 | 750 | $\mu \mathrm{V}$ |
|  | Input Offset Voltage Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{C M}=V_{S}{ }^{-} \\ & V_{C M}=V_{S^{-}}(M S 8) \\ & V_{C M}=V_{S^{-}}(\mathrm{DD}) \\ & \hline \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 280 \\ & 380 \\ & 410 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1700 \\ & 1900 \\ & 2100 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
|  |  |  |  |  |  |  | 18012fa |

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the temperature range of $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C} . \mathrm{V}_{S}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$, unless otherwise noted. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ TC | Input Offset Voltage Drift (Note 8) |  | $\bullet$ |  | 1.5 | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\begin{aligned} & V_{C M}=V_{S}{ }^{-}+1 \mathrm{~V} \\ & V_{C M}=V_{S^{+}}-0.2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{gathered} 50 \\ 450 \end{gathered}$ | $\begin{aligned} & 400 \\ & 2250 \end{aligned}$ | nA |
|  | Input Bias Current Match (Channel-to-Channel) (Note 9) | $\begin{aligned} & V_{C M}=V_{S}^{-}+1 \mathrm{~V} \\ & V_{C M}=V_{S^{+}}-0.2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 450 \\ & 700 \end{aligned}$ | nA $n A$ |
| los | Input Offset Current | $\begin{aligned} & V_{C M}=V_{S}{ }^{-}+1 \mathrm{~V} \\ & V_{C M}=V_{S^{+}}-0.2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 350 \\ & 350 \end{aligned}$ | nA nA |
| $A_{\text {VOL }}$ | Large-Signal Voltage Gain | $\begin{aligned} & V_{0}=-4 \mathrm{~V} \text { to } 4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \\ & \mathrm{~V}_{0}=-1 \mathrm{~V} \text { to } 1 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \Omega \end{aligned}$ | $\bullet$ | $\begin{gathered} 12.5 \\ 2 \end{gathered}$ | $\begin{gathered} \hline 55 \\ 5 \end{gathered}$ |  | $\mathrm{V} / \mathrm{mV}$ <br> V/mV |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\text {CM }}=\mathrm{V}_{\text {S }}{ }^{-}$to 3.5V | $\bullet$ | 81 | 104 |  | dB |
|  | CMRR Match (Channel-to-Channel) (Note 9) | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\text {S }}{ }^{\text {to }} 3.5 \mathrm{~V}$ | $\bullet$ | 75 | 104 |  | dB |
|  | Input Common Mode Range |  | $\bullet$ | $\mathrm{V}_{S}{ }^{-}$ |  | $\mathrm{V}^{+}{ }^{+}$ | V |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}^{+}=2.5 \mathrm{~V}$ to 10V, $\mathrm{V}^{-}=0 \mathrm{~V}$ | $\bullet$ | 73 | 90 |  | dB |
|  | PSRR Match (Channel-to-Channel) (Note 9) | $\mathrm{V}^{+}=2.5 \mathrm{~V}$ to 10V, $\mathrm{V}^{-}=0 \mathrm{~V}$ | $\bullet$ | 67 | 90 |  | dB |
| $\mathrm{V}_{\text {OL }}$ | Output Voltage Swing Low (Note 7) | No Load $\begin{aligned} & I_{\text {SINK }}=5 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=10 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | $\begin{gathered} \hline 20 \\ 110 \\ 180 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 100 \\ & 275 \\ & 400 \\ & \hline \end{aligned}$ | mV mV mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage Swing High (Note 7) | $\begin{aligned} & \hline \text { No Load } \\ & I_{\text {SOURCE }}=5 \mathrm{~mA} \\ & I_{\text {SOURCE }}=10 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \bullet \\ & \bullet \\ & \hline \end{aligned}$ |  | $\begin{gathered} \hline 30 \\ 150 \\ 300 \\ \hline \end{gathered}$ | $\begin{aligned} & 110 \\ & 350 \\ & 700 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ $\mathrm{mV}$ |
| ISC | Short-Circuit Current |  | $\bullet$ | 12.5 | 30 |  | mA |
| $I_{S}$ | Supply Current per Amplifier |  | $\bullet$ |  | 2.6 | 4.5 | mA |
| GBW | Gain Bandwidth Product | Frequency $=2 \mathrm{MHz}$ | $\bullet$ |  | 65 |  | MHz |
| SR | Slew Rate | $\begin{aligned} & A_{V}=-1, R_{L}=1 \mathrm{k}, \mathrm{~V}_{0}= \pm 4 \mathrm{~V} \text {, } \\ & \text { Measured at } \mathrm{V}_{0}= \pm 2 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | 15 |  | V/ $/ \mathrm{s}$ |

Note 1: Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.
Note 2: The inputs are protected by back-to-back diodes. If the differential input voltage exceeds 1.4 V , the input current should be limited to less than 10 mA .
Note 3: A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.
Note 4: The LT1801C/LT1801I and LT1802C/LT1802I are guaranteed functional over the temperature range of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
Note 5: The LT1801C/LT1802C are guaranteed to meet specified performance from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The LT1801C/LT1802C are designed, characterized and expected to meet specified performance from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ but are not tested or QA sampled at these temperatures. The LT1801//LT1802I are guaranteed to meet specified performance from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

Note 6: Minimum supply voltage is guaranteed by power supply rejection ratio test.
Note 7: Output voltage swings are measured between the output and power supply rails.
Note 8: This parameter is not $100 \%$ tested.
Note 9: Matching parameters are the difference between amplifiers A and $D$ and between $B$ and $C$ on the LT1802; between the two amplifiers on the LT1801.
Note 10: Thermal resistance $\left(\theta_{\mathrm{JA}}\right)$ varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads. If desired, the thermal resistance can be substantially reduced by connecting Pin 4 of the SO-8 and MS8, Pin 11 of the SO-14 or the underside metal of the DD package to a larger metal area ( $\mathrm{V}_{\mathrm{S}}{ }^{-}$trace).

## TYPICAL PERFORMANCE CHARACTERISTICS



Output Saturation Voltage vs Load Current (Output Low)


Output Saturation Voltage
vs Load Current (Output High)


## TYPICAL PGRFORMANCE CHARACTERISTICS



## TYPICAL PGRFORMANCG CHARACTERISTICS



## TYPICAL PGRFORMANCE CHARACTERISTICS




18012 G31

Maximum Undistorted Output Signal vs Frequency


## TYPICAL PERFORMANCE CHARACTGRISTICS




## APPLICATIONS InFORMATION

## Circuit Description

The LT1801/LT1802 have an input and output signal range that covers from the negative power supply to the positive power supply. Figure 1 depicts a simplified schematic of the amplifier. The input stage is comprised of two differential amplifiers, a PNP stage Q1/Q2 and an NPN stage Q3/ Q4 that are active over the different ranges of common mode input voltage. The PNP differential pair is active between the negative supply to approximately 1.2 V below the positive supply. As the input voltage moves closer toward the positive supply, the transistor 05 will steer the tail current $l_{1}$ to the current mirror Q6/Q7, activating the NPN differential pair and the PNP pair becomes inactive for the rest of the input common mode range up to the positive supply. Also at the input stage, devices Q17 to Q19 act to cancel the bias current of the PNP input pair. When Q1-Q2 are active, the current in Q16 is controlled to be the same as the current in Q1-Q2, thus the base current of Q16 is nominally equal to the base current of the input devices. The base current of Q16 is then mirrored by devices Q17-Q19 to cancel the base current of the input devices Q1-Q2.

A pair of complementary common emitter stages Q14/ Q15 that enable the output to swing from rail to rail constructs the output stage. The capacitors C2 and C3 form the local feedback loops that lower the output impedance at high frequency. These devices are fabricated on Linear Technology's proprietary high speed complementary bipolar process.

## Power Dissipation

The LT1801 amplifier is offered in a small package, S0-8, which has a thermal resistance of $190^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JA}}$. So there is a need to ensure that the die's junction temperature should not exceed $150^{\circ} \mathrm{C}$. Junction temperature $T_{J}$ is calculated from the ambient temperature $\mathrm{T}_{\mathrm{A}}$, power dissipation $\mathrm{P}_{\mathrm{D}}$ and thermal resistance $\theta_{\mathrm{JA}}$ :

$$
T_{J}=T_{A}+\left(P_{D} \bullet \theta_{J A}\right)
$$

The power dissipation in the IC is the function of the supply voltage, output voltage and the load resistance. For a given supply voltage, the worst-case power dissipation PDMAX occurs at the maximum supply current and the output


Figure 1. LT1801/LT1802 Simplified Schematic Diagram

## APPLICATIONS INFORMATION

voltage is at half of either supply voltage (or the maximum swing is less than $1 / 2$ supply voltage). PDMAX is given by:

$$
P_{\text {DMAX }}=\left(V_{S} \bullet I_{S M A X}\right)+\left(V_{S} / 2\right)^{2} / R_{L}
$$

Example: An LT1801 in an SO-8 package operating on $\pm 5 \mathrm{~V}$ supplies and driving a $50 \Omega$ load, the worst-case power dissipation is given by:

$$
\begin{aligned}
\mathrm{P}_{\text {DMAX }} & =(10 \cdot 4.5 \mathrm{~mA})+(2.5)^{2} / 50=0.045+0.125 \\
& =0.17 \mathrm{~W}
\end{aligned}
$$

If both amplifiers are loaded simultaneously, then the total power dissipation is 0.34 W .
The maximum ambient temperature that the part is allowed to operate is:

$$
\begin{aligned}
\mathrm{T}_{\mathrm{A}} & =\mathrm{T}_{J}-\left(\mathrm{P}_{\mathrm{DMAX}} \cdot 190^{\circ} \mathrm{C} / \mathrm{W}\right) \\
& =150^{\circ} \mathrm{C}-\left(0.34 \mathrm{~W} \cdot 190^{\circ} \mathrm{C} / \mathrm{W}\right)=85^{\circ} \mathrm{C}
\end{aligned}
$$

## Input Offset Voltage

The offset voltage will change depending upon which input stage is active. The PNP input stage is active from the negative supply rail to 1.2 V from the positive supply rail, then the NPN inputstage is activated for the remaining input range up to the positive supply rail during which the PNP stage remains inactive. The offset voltage is typically less than $75 \mu \mathrm{~V}$ in the range that the PNP input stage is active.

## Input Bias Current

The LT1801/LT1802 employ a patent-pending technique to trim the input bias current to less than 250 nA for the input common mode voltage of 0.2 V above negative supply rail to 1.2 V of the positive rail. The low input offset voltage and low input bias current of the LT1801/LT1802 provide precision performance especially for high source impedance applications.

## Output

The LT1801/LT1802 can deliver a large output current, so the short-circuit current limit is set around 50 mA to prevent damage to the device. Attention must be paid to keep the junction temperature of the IC below the absolute maximum rating of $150^{\circ} \mathrm{C}$ (refer to the Power Dissipation section) when the output is continuously short circuited. The output of the amplifier has reverse-biased diodes connected to each supply. If the output is forced beyond either supply, unlimited current will flow through these diodes. If the current is transient and limited to several hundred mA and the total supply voltage is less than 12.6 V , the absolute maximum rating, no damage will occur to the device.

## Overdrive Protection

When the input voltage exceeds the power supplies, two pairs of crossing diodes D1 to D4 will prevent the output from reversing polarity. If the input voltage exceeds either power supply by 700 mV , diode D1/D2 or D3/D4 will turn on to keep the output at the proper polarity. For the phase reversal protection to perform properly, the input current must be limited to less than 10 mA . If the amplifier is severely overdriven, an external resistor should be used to limit the overdrive current.
The LT1801/LT1802's input stages are also protected against a large differential input voltage of 1.4 V or higher by a pair of back-back diodes D5/D8to prevent the emitterbase breakdown of the inputtransistors. The current in these diodes should be limited to less than 10 mA when they are active. The worst-case differential input voltage usually occurs when the input is driven while the output is shorted to ground in a unity gain configuration. In addition, the amplifier is protected against ESD strikes up to 3 kV on all pins by a pair of protection diodes on each pin that are connected to the power supplies as shown in Figure 1.

## APPLLCATIONS InFORMATION

Capacitive Load

The LT1801/LT1802 are optimized for high bandwidth, low power and precision applications. They can drive a capacitive load of about $75 \mathrm{p} F$ in a unity-gain configuration, and more for higher gain. When driving a larger capacitive load, a resistor of $10 \Omega$ to $50 \Omega$ should be connected between the output and the capacitive load to avoid ringing or oscillation. The feedback should still be taken from the output so that the resistor will isolate the capacitive Ioad to ensure stability. Graphs on capacitive loads indicate the transient response of the amplifier when driving capacitive load with a specified series resistor.

## Feedback Components

When feedback resistors are used to set up gain, care must be taken to ensure that the pole formed by the feedback resistors and the total capacitance at the inverting input does not degrade stability. For instance, the LT1801/ LT1802 in a noninverting gain of 2, setup with two 5 k resistors and a capacitance of 5 pF (part plus PC board) will probably oscillate. The pole is formed at 12.7 MHz that will reduce phase margin by 57 degrees when the crossover frequency of the amplifier is around 20 MHz . A capacitor of 5 pF or higher connected across the feedback resistor will eliminate any ringing or oscillation.

## TYPICAL APPLICATIONS

Single 3V Supply, 1MHz, 4th Order Butterworth Filter

The circuit shown on the first page of this data sheet makes use of the low voltage operation and the wide bandwidth of the LT1801 to create a DC accurate 1MHz 4th order lowpass filter powered from a 3V supply. The amplifiers are configured in the inverting mode for the lowest distortion and the output can swing rail-to-rail for maximum dynamic range. Also on the first page of this data sheet, the graph displays the frequency response of the filter. Stopband attenuation is greater than 100 dB at 50 MHz . With a $2.25 \mathrm{~V}_{\text {P-p, }} 250 \mathrm{kHz}$ input signal, the filter has harmonic distortion products of less than -85 dBc . Worst case output offset voltage is less than 6 mV .

## Fast 1A Current Sense Amplifier

A simple, fast current sense amplifier in Figure 2 is suitable for quickly responding to out-of-range currents. The circuit amplifies the voltage across the $0.1 \Omega$ sense resistor by a gain of 20 , resulting in a conversion gain of $2 \mathrm{~V} / \mathrm{A}$. The -3 dB bandwidth of the circuit is 4 MHz , and the uncertainty due to $\mathrm{V}_{0 S}$ and $\mathrm{I}_{\mathrm{B}}$ is less than 4 mA . The minimum output voltage is 60 mV , corresponding to 30 mA . The large-signal response of the circuit is shown in Figure 3.

Figure 3. Current Sense Amplifier Large-Signal Response


Figure 2. Fast 1A Current Sense


## TYPICAL APPLICATIONS

## Single Supply 1A Laser Driver Amplifier

Figure 4 shows the LT1801 used in a 1A laser driver application. One of the reasons the LT1801 is well suited to this control task is that its 2.3 V operation ensures that it will be awaked during power-up and operated before the circuit can otherwise cause significant current to flow in the 2.1V threshold laser diode. Driving the noninverting input of the LT1801 to a voltage $\mathrm{V}_{\text {IN }}$ will control the turning on of the high current NPN transistor, FMMT619 and the laser diode. A current equal to $\mathrm{V}_{\mathrm{IN}} / R 1$ flows through the laser diode. The LT1801 low offset voltage and low input
bias current allows it to control the current that flows through the laser diode precisely. The overall circuit is a 1A per volt V-to-I converter. Frequency compensation components R2 and C1 are selected for fast but zero-overshoot time domain response to avoid overcurrent conditions in the laser. The time domain response of this circuit, measured at R1 and given a 500 mV 230 ns input pulse, is shown in Figure 5 . While the circuit is capable of 1 A operation, the laser diode and the transistor are thermally limited due to power dissipation, so they must be operated at low duty cycles.


Figure 4. Single Supply 1A Laser Driver Amplifier


Figure 5. 500mA Pulse Response

## DD Package

8-Lead Plastic DFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1698)


## MS8 Package <br> 8-Lead Plastic MSOP

(Reference LTC DWG \# 05-08-1660)

2. DRAWING NOT TO SCALE
3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED $0.152 \mathrm{~mm}\left(.006{ }^{\prime \prime}\right)$ PER SIDE
4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152 mm (.006") PER SIDE
5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

S8 Package
8-Lead Plastic Small Outline (Narrow . 150 Inch)
(Reference LTC DWG \# 05-08-1610)

3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED . 006 " ( 0.15 mm )

S Package
14-Lead Plastic Small Outline (Narrow . 150 Inch)
(Reference LTC DWG \# 05-08-1610)
 NOTE:

1. DIMENSIONS IN INCHES
2. DRAWING NOT TO SCALE
3. THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" ( 0.15 mm )


## TYPICAL APPLICATION

## Low Power High Voltage Amplifier

Certain materials used in optical applications have characteristics that change due to the presence and strength of a DC electric field. The voltage applied across these materials should be precisely controlled to maintain desired properties, sometimes as high as 100's of volts. The materials are not conductive and represent a capacitive load.

The circuit of Figure 6 shows the LT1801 used in an amplifier capable of a 250 V output swing and providing


Figure 6. Low Power, High Voltage Amplifier
precise DC output voltage. When no signal is present, the op amp output sits at about mid-supply. Transistors Q1 and Q3 create bias voltages for Q2 and Q4, which are forced into a low quiescent current by degeneration resistors R4 and R5. When a transient signal arrives at $\mathrm{V}_{\text {IN }}$, the op amp output moves and causes the current in Q2 or Q4 to change depending on the signal polarity. The current, limited by the clipping of the LT1801 output and the $3 \mathrm{k} \Omega$ of total emitter degeneration, is mirrored to the output devices to drive the capacitive load. The LT1801 output then returns to near mid-supply, providing the precise DC output voltage to the load. The attention to limit the current of the output devices minimizes power dissipation thus allowing for dense layout, and inherits better reliability. Figure 7 shows the time domain response of the amplifier providing a 200 V output swing into a 100 pF load.


Figure 7. Large-Signal Time Domain Response of the Amplifier

## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1399 | Triple 300MHz Current Feedback Amplifier | 0.1 dB Gain Flatness to 150MHz, Shutdown |
| LT1498/LT1499 | Dual/Quad 10MHz, 6V//us Rail-to-Rail Input and Output C-Load ${ }^{\text {TM }}$ Op Amps | High DC Accuracy, $475 \mu \mathrm{~V} \mathrm{~V}_{\text {OS(MAX) }}, 4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ Max Drift |
| LT1630/LT1631 | Dual/Quad 30MHz, 10V/ $\mu$ s Rail-to-Rail Input and Output Op Amps | High DC Accuracy, $525 \mu \mathrm{~V} \mathrm{~V}_{0 \mathrm{~S}(\mathrm{MAX})}, 70 \mathrm{~mA}$ Output Current, Max Supply Current 4.4 mA per Amplifier |
| LT1800 | 80MHz, 25V/us Low Power Rail-to-Rail Input/Output Precision Op Amp | Single Version of LT1801/LT1802 |
| LT1806/LT1807 | Single/Dual 325MHz, 140V/us Rail-to-Rail Input and Output Op Amps | High DC Accuracy, $550 \mu V V_{\text {OS(MAX) }}$, Low Noise $3.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, Low Distortion -80dB at 5MHz, Power-Down (LT1806) |
| LT1809/LT1810 | Single/Dual 180MHz Rail-to-Rail Input/Output Op Amps | $350 \mathrm{~V} /$ us Slew Rate, Low Distortion -90dBc at 5MHz, Power-Down (LT1809) |

C-Load is a trademark of Linear Technology Corporation.
(408) 432-1900 • FAX: (408) 434-0507 • www.linear.com

