# Power MOSFET Dual P-Channel ChipFET™

# 2.1 Amps, 20 Volts

## Features

- Low R<sub>DS(on)</sub> for Higher Efficiency
- Logic Level Gate Drive
- Miniature ChipFET Surface Mount Package Saves Board Space

## Applications

• Power Management in Portable and Battery–Powered Products; i.e., Cellular and Cordless Telephones and PCMCIA Cards



# **ON Semiconductor**<sup>®</sup>

http://onsemi.com

# DUAL P-CHANNEL 2.1 AMPS, 20 VOLTS $R_{DS(on)} = 155 \text{ m}\Omega$



## P–Channel MOSFET

P-Channel MOSFET







## A7 = Specific Device Code

## ORDERING INFORMATION

| Device     | Package | Shipping         |
|------------|---------|------------------|
| NTHD5903T1 | ChipFET | 3000/Tape & Reel |

## **MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ unless otherwise noted)

| Rating                                                                                                    | Symbol                            | 5 secs       | Steady<br>State | Unit |
|-----------------------------------------------------------------------------------------------------------|-----------------------------------|--------------|-----------------|------|
| Drain–Source Voltage                                                                                      | V <sub>DS</sub>                   | -2           | 20              | V    |
| Gate-Source Voltage                                                                                       | V <sub>GS</sub>                   | ±            | 12              | V    |
| Continuous Drain Current<br>$(T_J = 150^{\circ}C)$ (Note 1)<br>$T_A = 25^{\circ}C$<br>$T_A = 85^{\circ}C$ | Ι <sub>D</sub>                    | ±2.9<br>±2.1 | ±2.1<br>±1.5    | A    |
| Pulsed Drain Current                                                                                      | I <sub>DM</sub>                   | ±            | 10              | А    |
| Continuous Source Current<br>(Diode Conduction) (Note 1)                                                  | ۱ <sub>S</sub>                    | -1.8         | -0.9            | A    |
| Maximum Power Dissipation<br>(Note 1)<br>$T_A = 25^{\circ}C$<br>$T_A = 85^{\circ}C$                       | P <sub>D</sub>                    | 2.1<br>1.1   | 1.1<br>0.6      | W    |
| Operating Junction and Storage<br>Temperature Range                                                       | T <sub>J</sub> , T <sub>stg</sub> | –55 to       | +150            | °C   |

1. Surface Mounted on 1" x 1" FR4 Board.

### THERMAL CHARACTERISTICS

| Characteristic                                                    | Symbol            | Тур      | Max       | Unit |
|-------------------------------------------------------------------|-------------------|----------|-----------|------|
| Maximum Junction–to–Ambient (Note 2)<br>t ≤ 5 sec<br>Steady State | R <sub>thJA</sub> | 50<br>90 | 60<br>110 | °C/W |
| Maximum Junction-to-Foot (Drain)<br>Steady State                  | R <sub>thJF</sub> | 30       | 40        | °C/W |

**ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Characteristic | Symbol | Test Condition | Min | Тур | Max | Unit |
|----------------|--------|----------------|-----|-----|-----|------|
| Static         |        |                |     |     |     |      |

| Static                                    |                     |                                                                            |      |       |       |    |
|-------------------------------------------|---------------------|----------------------------------------------------------------------------|------|-------|-------|----|
| Gate Threshold Voltage                    | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_D = -250 \ \mu A$                                      | -0.6 | -     | -     | V  |
| Gate-Body Leakage                         | I <sub>GSS</sub>    | $V_{DS}$ = 0 V, $V_{GS}$ = ±12 V                                           | -    | -     | ±100  | nA |
| Zero Gate Voltage Drain Current           | I <sub>DSS</sub>    | $V_{DS} = -16 \text{ V}, \text{ V}_{GS} = 0 \text{ V}$                     | -    | -     | -1.0  | μΑ |
|                                           |                     | $V_{DS} = -16 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 85^{\circ}\text{C}$ | -    | _     | -5.0  |    |
| On-State Drain Current (Note 3)           | I <sub>D(on)</sub>  | $\rm V_{DS} \leq -5.0$ V, $\rm V_{GS}$ = -4.5 V                            | -10  | -     | -     | А  |
| Drain–Source On–State Resistance (Note 3) | r <sub>DS(on)</sub> | $V_{GS} = -4.5$ V, $I_D = -2.1$ A                                          | -    | 0.130 | 0.155 | Ω  |
|                                           |                     | $V_{GS} = -3.6$ V, $I_D = -2.0$ A                                          | -    | 0.150 | 0.180 |    |
|                                           |                     | $V_{GS} = -2.5 \text{ V}, \text{ I}_{D} = -1.7 \text{ A}$                  | -    | 0.215 | 0.260 |    |
| Forward Transconductance (Note 3)         | 9 <sub>fs</sub>     | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -2.1 A                           | -    | 5.0   | -     | S  |
| Diode Forward Voltage (Note 3)            | V <sub>SD</sub>     | $I_{\rm S}$ = -0.9 A, $V_{\rm GS}$ = 0 V                                   | -    | -0.8  | -1.2  | V  |

#### Dynamic (Note 4)

| Total Gate Charge                  | Qg                  |                                                                                                                                         | - | 3.0 | 6.0 | nC |
|------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----|----|
| Gate–Source Charge                 | Q <sub>gs</sub>     | $V_{DS} = -10 \text{ V}, V_{GS} = -4.5 \text{ V},$<br>$I_{D} = -2.1 \text{ A}$                                                          | - | 0.9 | -   |    |
| Gate-Drain Charge                  | Q <sub>gd</sub>     |                                                                                                                                         | - | 0.6 | -   |    |
| Turn–On Delay Time                 | t <sub>d(on)</sub>  |                                                                                                                                         | - | 13  | 20  | ns |
| Rise Time                          | tr                  | $\begin{array}{l} V_{DD}=-10 \; V, \; R_{L}=10 \; \Omega\\ I_{D}\cong -1.0 \; A, \; V_{GEN}=-4.5 \; V,\\ R_{G}=6 \; \Omega \end{array}$ | - | 35  | 55  |    |
| Turn–Off Delay Time                | t <sub>d(off)</sub> |                                                                                                                                         | - | 25  | 40  |    |
| Fall Time                          | t <sub>f</sub>      |                                                                                                                                         | - | 25  | 40  |    |
| Source–Drain Reverse Recovery Time | t <sub>rr</sub>     | I <sub>F</sub> = -0.9 A, di/dt = 100 A/μs                                                                                               | - | 40  | 80  |    |

Surface Mounted on 1" x 1" FR4 Board.
 Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
 Guaranteed by design, not subject to production testing.

## **TYPICAL ELECTRICAL CHARACTERISTICS**





Figure 11. Normalized Thermal Transient Impedance, Junction-to-Ambient

# <u>Notes</u>

# <u>Notes</u>

## PACKAGE DIMENSIONS

ChipFET CASE 1206A-03 ISSUE D





| STYLE 2:                       |
|--------------------------------|
| PIN 1. SOURCE 1                |
| <ol><li>GATE 1</li></ol>       |
| <ol><li>SOURCE 2</li></ol>     |
| <ol> <li>GATE 2</li> </ol>     |
| 5. DRAIN 2                     |
| <ol> <li>DRAIN 2</li> </ol>    |
| <ol> <li>7. DRAIN 1</li> </ol> |
| 8. DRAIN 1                     |

- NOTES:
   DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   MOLD GATE BURRS SHALL NOT EXCEED 0.13 MM PER SIDE.
   LEADFRAME TO MOLDED BODY OFFSET IN HORIZONTAL AND VERTICAL SHALL NOT EXCEED 0.08 MM.
   DIMENSIONS A AND B EXCLUSIVE OF MOLD GATE BURRS.
   NO MOLD FLASH ALLOWED ON THE TOP AND BOTTOM LEAD SURFACE.
   1206A-01 AND 1206A-02 OBSOLETE. NEW STANDARD IS 1206A-03.

|     | MILLIN   | IETERS | INCHES      |       |  |
|-----|----------|--------|-------------|-------|--|
| DIM | MIN      | MAX    | MIN         | MAX   |  |
| Α   | 2.95     | 3.10   | 0.116       | 0.122 |  |
| В   | 1.55     | 1.70   | 0.061       | 0.067 |  |
| С   | 1.00     | 1.10   | 0.039       | 0.043 |  |
| D   | 0.25     | 0.35   | 0.010       | 0.014 |  |
| G   | 0.65     | 5 BSC  | 0.025 BSC   |       |  |
| J   | 0.10     | 0.20   | 0.004       | 0.008 |  |
| Κ   | 0.28     | 0.42   | 0.011 0.017 |       |  |
| L   | 0.55 BSC |        | 0.022 BSC   |       |  |
| М   | 5 ° NOM  |        | 5 °         | NOM   |  |
| S   | 1.80     | 2.00   | 0.072       | 0.080 |  |

ChipFET is a trademark of Vishay Siliconix.

**ON Semiconductor** is a trademark and is a registered trademark of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada

Findle. 303–675–2175 of 000–344–3660 foil Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.