

**Automotive Power** 



Edition 2004-12-13

Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2004.

All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



LIN Transceiver TLE 7259 G

#### **Features**

- Transmission rate up to 20 kBaud
- Compatible to LIN specification 1.2, 1.3 and 2.0
- Support of K-line function
- Very low current consumption in sleep mode
- Very low leakage current in unpowered state
- Control output for voltage regulator
- Wake up source recognition (local/remote)
- For 3.3 V and 5 V μC I/O
- Suitable for 12V and 24V boardnet
- Bus short to V<sub>RAT</sub> protection
- Bus short to GND handling
- Overtemperature protection



### **Description**

The TLE 7259 G is a monolithic integrated circuit in a P-DSO-8-3 package. It works as an interface between the protocol controller and the physical bus. The TLE 7259 G is especially suitable to drive the bus line in LIN systems in automotive and industrial applications.

In order to reduce the current consumption, the TLE 7259 G offers a sleep operation mode. In this mode the voltage regulator can be switched off by the TLE 7259 G to minimize the current consumption of the whole application. A wake-up caused by a message on the bus or a signal at the wake (WK) pin, enables the voltage regulator and sets the device to standby operation mode. The TLE 7259 G has a BUS short to GND feature implemented, to avoid a battery discharge.

The TLE 7259 G offers a very good EMC performance within a broad frequency range independent from battery voltage. This is achieved by implementing a slope control mechanism based on a constant slew rate. The TLE 7259 G can also be used with 3.3 V and 5 V micro controllers.

| Туре       | Ordering Code | Package   |
|------------|---------------|-----------|
| TLE 7259 G | Q67006-A9694  | P-DSO-8-3 |



The IC is based on the Smart Power Technology SPT® which allows bipolar and CMOS control circuitry in accordance with DMOS power devices existing on the same monolithic circuit. The TLE 7259 G is designed to withstand the severe conditions of automotive applications.



Figure 1 Pin Configuration (top view)

Table 1 Pin Definitions and Functions

| Pin No. | Symbol  | Function                                                                                                               |
|---------|---------|------------------------------------------------------------------------------------------------------------------------|
| 1       | RxD     | Receive data output; external pull-up used, LOW in dominant state, active LOW after a wake-up event                    |
| 2       | EN      | Enable input; integrated 30 k $\Omega$ pull-down, transceiver in normal operation mode when HIGH                       |
| 3       | WK      | Wake input; active LOW, negative edge triggered, internal pull-up                                                      |
| 4       | TxD     | Transmit data input; integrated pull-down, LOW in dominant state; active LOW after wake-up via WK pin                  |
| 5       | GND     | Ground                                                                                                                 |
| 6       | Bus     | Bus output/input; internal 30 k $\Omega$ pull-up, LOW in dominant state                                                |
| 7       | $V_{S}$ | Battery supply input                                                                                                   |
| 8       | INH     | Inhibit output; to control a voltage regulator, becomes HIGH $(V_{\rm S})$ , when wake-up via LIN bus or WK pin occurs |





Figure 2 Functional Block Diagram



## **Operation Modes**



Figure 3 Operation Mode State Diagram

## **Standby Mode**

After a power up, wake-up or low supply condition, the TLE 7259 G is automatically transferred to the standby mode (see **Figure 3**). This is realized, by setting EN = low due to a pull-down. The INH output is automatically switching to high level (=  $V_{\rm S}$ ), to turn on the system voltage regulator. In the standby mode, no communication on the bus is possible. The bus driver is disabled.

In the standby mode, the  $\mu C$  can detect if a wake-up from sleep mode is caused by the WK pin or a bus message. This is realized by monitoring the RxD and TxD pin (see Figure 3).



#### **Normal Mode**

The TLE 7259 G is entering the normal mode after the  $\mu$ C is setting EN = high (see Figure 3). In this mode it is possible to transmit and receive messages on the bus.

### Sleep Mode

In order to reduce the current consumption the TLE 7259 G offers a sleep operation mode. This mode is selected by switching the enable input EN low from the normal mode (see **Figure 3**). In the sleep mode, a voltage regulator will be switched off via the INH output in order to minimize the current consumption of the whole application. A wake-up caused by a message on the communication bus (for  $t > t_{WK,bus}$ ) or the WK pin (for  $t > t_{WK}$ ), automatically enables the voltage regulator by switching the INH output high.

In parallel the wake-up is indicated by setting the RxD output LOW. The TxD input automatically is set to LOW if the source of the wake-up was the WK-pin, otherwise TxD is HIGH. So, the RxD pin can be used as a flag to indicate a wake-up from sleep mode and the TxD flag can be used as an indicator for the wake-up source (see **Figure 3**).

When entering the normal mode these wake-up flags are reset and the RxD output and TxD input is released to receive/transmit the bus data.

In case the voltage regulator control input is not connected to INH output or the microcontroller is active respectively, the TLE 7259 G can be set in normal operation mode without a wake-up via the communication bus.

### **Application Information**

#### **Master Termination**

To achieve the required timings for the dominant to recessive transition of the bus signal an additional external termination resistor of 1 k $\Omega$  is mandatory. It is recommended to place this resistor at the master node. To avoid reverse currents from the bus line into the battery supply line it is recommended to place a diode in series to the external pull-up. For small systems (low bus capacitance) the EMC performance of the system is supported by an additional capacitor of at least 1 nF in the master node (see **Figure 6** and **Figure 7**, application circuit).

#### **BUS short to GND Feature**

The TLE 7259 G has a feature implemented to protect the battery from running out of charge in the case of BUS short to GND.

In this failure case a normal master termination connection like described above, 1 k $\Omega$  resistor and diode between bus and  $V_{\rm S}$ , would cause a constantly drawn current even in sleep mode. The resulting resistance of this short to GND is lower than 1 k $\Omega$ . To avoid this current during a generator off state, like a parked car, the sleep mode has a bus short to GND feature implemented in the TLE 7259 G. This feature is only applicable, if the



master termination is connected with the INH pin, instead of the  $V_S$  (see Figure 6 and Figure 7). Internally, the 30 k $\Omega$  path is also switched off from supply (see Figure 2).

### **External Capacitors**

A capacitor of  $22 \,\mu\text{F}$  at the supply voltage input  $V_{\text{S}}$  buffers the input voltage. In combination with the required reverse polarity diode this prevents the device from detecting power down conditions in case of negative transients on the supply line.

The 100 nF capacitors close to the  $V_{\rm S}$  pins of the TLE 7259 G and the voltage regulator help to improve the EMC behavior of the system.

#### **Oscillator Tolerance**

According to the LIN Calculation table, an oscillator clock tolerance < 2% is possible with TLE 7259 G.

### 3.3 V and 5 V Logic Capability

The TLE 7259 G can be used for 3.3 V and 5 V micro controllers. The inputs and the outputs are capable to operate with both voltage levels. The inputs (TxD, EN) take the reference voltage from the connected  $\mu$ C pins. The RxD output must have an external pull-up resistance to the  $\mu$ C supply, to define the output voltage level.

#### LIN Specifications 1.2, 1.3 and 2.0

The difference between LIN specification 1.2 and 1.3 is mainly the physical layer specification. The reason was to improve the compatibility between the nodes.

The difference between LIN specification 1.3 and 2.0 is that the 2.0 version is a superset of the 1.3 version. The 2.0 version offers some new features. However, it is possible to use the LIN 1.3 slave node in a 2.0 node cluster, as long as the new features are not used. Vice versa it is possible to use a LIN 2.0 node in the 1.3 cluster without using the new features.

LIN 2.0 is the latest version of the LIN specification, released in September 2003.



 Table 2
 Absolute Maximum Ratings

| Parameter                                                           | Symbol                            | Limi        | t Values  | Unit | Remarks                                       |
|---------------------------------------------------------------------|-----------------------------------|-------------|-----------|------|-----------------------------------------------|
|                                                                     |                                   | Min.        | Max.      |      |                                               |
| Voltages                                                            |                                   |             | •         | •    |                                               |
| Battery supply voltage                                              | $V_{S}$                           | -0.3        | 40        | V    | (LIN Spec 1.3(2.0);<br>Line 10.1.3 (3.1.3))   |
| Bus input voltage versus GND versus $V_{\rm S}$                     | $V_{\rm BUS,G} \\ V_{\rm BUS,Vs}$ | -40<br>-40  | 40<br>40  | V    | t < 1 s                                       |
| Wake input versus GND Wake input versus $V_{\rm S}$                 | $V_{ m WK,G} \ V_{ m WK,Vs}$      | -40<br>-40  | 40<br>40  | V    | _                                             |
| Logic voltages at EN, TxD, RxD                                      | $V_{IO}$                          | -0.3        | 5.5       | V    | _                                             |
| Inhibit Voltage versus GND Versus $V_{\rm S}$                       | $V_{INH,G} \ V_{INH,Vs}$          | -0,3<br>-40 | 40<br>0,3 | V    |                                               |
| Output current at INH                                               | $I_{INH}$                         | -150        | 80        | mA   | pos. output current is internally limited     |
| Electrostatic discharge voltage at $V_{\rm S}$ , Bus, Wk versus GND | $V_{ESD}$                         | -4          | 4         | kV   | human body model<br>(100 pF via 1.5 kΩ)       |
| Electrostatic discharge voltage Jedec Norm                          | $V_{ESD}$                         | -2          | 2         | kV   | human body model (100 pF via 1.5 k $\Omega$ ) |
| Temperatures                                                        |                                   |             |           |      |                                               |
| Junction temperature                                                | $T_{j}$                           | -40         | 150       | °C   | _                                             |

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit.



Table 3 Operating Range

| Parameter                        | Symbol             | Limit ' | Values | Unit | Remarks                                      |
|----------------------------------|--------------------|---------|--------|------|----------------------------------------------|
|                                  |                    | Min.    | Max.   |      |                                              |
| Supply Voltage range $V_{\rm S}$ | $V_{S}$            | 5       | 40     | V    | (LIN Spec 1.3 (2.0);<br>Line 10.1.2 (3.1.2)) |
| Junction temperature             | $T_{j}$            | -40     | 150    | °C   | _                                            |
| Thermal Resistances              |                    |         |        |      |                                              |
| Junction ambient                 | $R_{\text{thj-a}}$ | _       | 185    | K/W  | _                                            |
| Thermal Shutdown (Junction       | Tempera            | ature)  |        |      |                                              |
| Thermal shutdown temp.           | $T_{jSD}$          | 150     | 170    | 190  | °C                                           |
| Thermal shutdown hyst.           | $\Delta T$         | _       | 10     | _    | K                                            |



### Table 4 Electrical Characteristics

| Parameter                                                   | Symbol                | Li                 | mit Valu            | ies      | Unit | Remarks                                                                                                                       |
|-------------------------------------------------------------|-----------------------|--------------------|---------------------|----------|------|-------------------------------------------------------------------------------------------------------------------------------|
|                                                             |                       | Min.               | Тур.                | Max.     |      |                                                                                                                               |
| <b>Current Consumption</b>                                  |                       |                    | 1                   |          |      | 1                                                                                                                             |
| Current consumption at $V_{\rm S}$                          | $I_{\mathbb{S}}$      | _                  | 0.8                 | 1.5      | mA   | recessive state, without $R_{\rm L}$ ; $V_{\rm TxD} = V_{\rm CC}$                                                             |
|                                                             |                       | _                  | 1.3                 | 2.5      | mA   | $\begin{aligned} & \text{dominant state,} \\ & \text{without } R_{\text{L}}; \\ & V_{\text{TxD}} = 0 \text{ V} \end{aligned}$ |
| Current consumption in sleep mode                           | $I_{\mathbb{S}}$      | _                  | _                   | 14       | μΑ   | sleep mode, $V_{\rm WK} = V_{\rm S};$ $V_{\rm BUS} = V_{\rm S}$                                                               |
| Current consumption in stand-by mode                        | $I_{\mathbb{S}}$      | _                  | -                   | 1.5      | mA   | stand-by mode, $V_{\rm WK} = V_{\rm S};$ $V_{\rm BUS} = V_{\rm S}$                                                            |
| Receiver Output RxD                                         |                       |                    |                     |          |      |                                                                                                                               |
| HIGH level leakage current                                  | $I_{RD,H}$            | -5                 | 0                   | +5       | μΑ   | $V_{RxD}$ = 5 V;<br>$V_{BUS}$ = $V_{S}$                                                                                       |
| LOW level output current                                    | $I_{RD,L}$            | 1.9                | _                   | _        | mA   | $V_{\rm RxD}$ = 0.9 V;<br>$V_{\rm BUS}$ = 0 V                                                                                 |
| Transmission Input T                                        | хD                    |                    |                     |          |      |                                                                                                                               |
| HIGH level input voltage threshold                          | $V_{TD,H}$            |                    | _                   | $V_{EN}$ | V    | recessive state                                                                                                               |
| TxD input hysteresis                                        | $V_{\mathrm{TD,hys}}$ | _                  | $0.12 	imes V_{EN}$ | _        | mV   | _                                                                                                                             |
| LOW level input voltage threshold                           | $V_{TD,L}$            | $0.3 	imes V_{EN}$ | _                   | _        | V    | dominant state                                                                                                                |
| TxD pull-down resistance                                    | $R_{TD}$              | 100                | 350                 | 800      | kΩ   | $V_{TxD} = 5 \; V$                                                                                                            |
| TxD low level leakage current                               | $I_{TD}$              | _                  | _                   | 10       | μΑ   | $V_{\rm EN}$ = 0 V;<br>$V_{\rm TxD}$ = 0 V                                                                                    |
| TxD dominant current Wake = 0 V; $V_S$ = 12 V; standby mode | $I_{TD,L}$            | 1.5                | 3                   | _        | mA   | $V_{TxD} = 0.9 \; V$                                                                                                          |



| Parameter                          | Symbol       | Li                 | mit Val | ues                    | Unit | Remarks                                   |
|------------------------------------|--------------|--------------------|---------|------------------------|------|-------------------------------------------|
|                                    |              | Min.               | Тур.    | Max.                   |      |                                           |
| Enable Input EN                    | l            | l                  | II.     | 1                      | I.   |                                           |
| HIGH level input voltage threshold | $V_{EN,on}$  | _                  | _       | 2                      | V    | normal mode                               |
| LOW level input voltage threshold  | $V_{EN,off}$ | 0.8                | _       | _                      | V    | low power mode                            |
| EN input hysteresis                | $V_{EN,hys}$ | 150                | 300     | 450                    | mV   | _                                         |
| EN pull-down resistance            | $R_{EN}$     | 15                 | 30      | 60                     | kΩ   | _                                         |
| Enable inhibit high current        | $I_{EN,hc}$  | 50                 | _       | 400                    | μΑ   | V <sub>EN</sub> = 5 V, 3 V                |
| Inhibit Output INH                 |              | •                  | ı       | 1                      | •    |                                           |
| Inhibit R <sub>on</sub> resistance | $R_{INH,on}$ | _                  | 36      | 50                     | Ω    | $I_{INH}$ = -15 mA                        |
| Maximum INH output current         | $I_{INH}$    | 40                 | _       | 150                    | mA   | $V_{INH} = 0 \; V$                        |
| Leakage current                    | $I_{INH,Ik}$ | -5.0               | _       | 5.0                    | μΑ   | sleep mode; $V_{\rm INH}$ = 0 V           |
| Wake Input WK                      |              |                    |         |                        |      |                                           |
| High level input voltage           | $V_{WK,H}$   | V <sub>S</sub> - 1 | _       | V <sub>S</sub> + 3     | V    | _                                         |
| Low level input voltage            | $V_{WK,L}$   | -0.3               | _       | V <sub>S</sub> - 3.3 V | V    | _                                         |
| Pull-up current                    | $I_{WK,PU}$  | -60                | -30     | -3                     | μΑ   | _                                         |
| High level leakage current         | $I_{WK,L}$   | -5                 | _       | 5                      | μΑ   | $V_{\rm S}$ = 0 V;<br>$V_{\rm WK}$ = 40 V |
| Dominant time for wake-up          | $t_{WK}$     | 30                 | _       | 150                    | μs   | _                                         |



| Parameter                                              | Symbol           | Liı                      | mit Valu                       | ies                              | Unit | Remarks                                                                                           |
|--------------------------------------------------------|------------------|--------------------------|--------------------------------|----------------------------------|------|---------------------------------------------------------------------------------------------------|
|                                                        |                  | Min.                     | Тур.                           | Max.                             |      |                                                                                                   |
| Bus Receiver                                           |                  |                          |                                |                                  |      |                                                                                                   |
| Receiver threshold voltage, recessive to dominant edge | $V_{BUS,rd}$     | 0.42×<br>V <sub>S</sub>  | 0.48×<br><i>V</i> <sub>S</sub> | _                                | V    | _                                                                                                 |
| Receiver dominant state                                | $V_{ m BUS,dom}$ | _                        | _                              | $V_{ m S}$                       | V    | (LIN Spec 1.3 (2.0);<br>Line 10.1.9 (3.1.9))                                                      |
| Receiver threshold voltage, dominant to recessive edge | $V_{BUS,dr}$     | _                        | 0.52×<br>V <sub>S</sub>        | 0.58×<br><i>V</i> <sub>S</sub>   | V    | $V_{\mathrm{BUS,rec}} < V_{\mathrm{BUS}} < 27 \ \mathrm{V}$                                       |
| Receiver recessive state                               | $V_{ m BUS,rec}$ | $V_{ m S}$               | _                              | _                                | V    | (LIN Spec 1.3 (2.0);<br>Line 10.1.10 (3.1.10)                                                     |
| Receiver center voltage                                | $V_{BUS,c}$      | $0.475 \times V_{\rm S}$ | $V_{ m S}$                     | 0.525<br>× <i>V</i> <sub>S</sub> | V    | (LIN Spec 1.3 (2.0);<br>Line 10.1.11 (3.1.11)                                                     |
| Receiver hysteresis                                    | $V_{BUS,hys}$    | 0.02×<br>V <sub>S</sub>  | 0.04×<br><i>V</i> <sub>S</sub> | 0.1 × V <sub>S</sub>             | V    | $V_{\rm BUS,hys} = V_{\rm BUS,rec} - V_{\rm BUS,dom}$ (LIN Spec 1.3 (2.0); Line 10.1.12 (3.1.12)) |
| Wake-up threshold voltage                              | $V_{ m BUS,wk}$  | $V_{ m S}$               | $0.5 	imes V_{ m S}$           | $0.6 	imes V_{ m S}$             | V    | _                                                                                                 |
| Dominant time for bus wake-up                          | $t_{ m WK,bus}$  | 30                       | _                              | 150                              | μs   | _                                                                                                 |



| Parameter                    | Symbol           | Li         | mit Val | ues     | Unit | Remarks                                                                                                                  |
|------------------------------|------------------|------------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------|
|                              |                  | Min.       | Тур.    | Max.    |      |                                                                                                                          |
| <b>Bus Transmitter</b>       | 1                | •          | •       | 1       | 1    |                                                                                                                          |
| Bus recessive output voltage | $V_{BUS,ro}$     | $V_{ m S}$ | _       | $V_{S}$ | V    | $V_{TxD}$ = high Level                                                                                                   |
| Bus dominant output voltage  | $V_{BUS,do}$     | _          | _       | 1.2     | V    | $V_{\rm TxD} = 0 \ \rm V;$<br>$V_{\rm S} = 5 \ \rm V;$<br>$R_{\rm L} = 500 \ \Omega;$<br>(LIN Spec 1.3;<br>Line 10.1.13) |
|                              |                  | _          | _       | 2.0     | V    | $V_{\rm S}$ = 18 V;<br>$R_{\rm L}$ = 500 $\Omega$ ;<br>(LIN Spec 1.3;<br>Line 10.1.14)                                   |
| Bus short circuit current    | $I_{BUS,sc}$     | 40         | 100     | 150     | mA   | V <sub>BUS</sub> = 13.5 V;<br>(LIN Spec 1.3 (2.0);<br>Line 10.1.4 (3.1.4))                                               |
| Leakage current              | $I_{BUS,lk}$     | -500       | -70     | _       | μΑ   | $V_{\rm S}$ = 0 V; $V_{\rm BUS}$ = -8 V; (LIN Spec 1.3 (2.0); Line 10.1.7 (3.1.7))                                       |
|                              |                  | _          | 10      | 20      | μΑ   | $V_{\rm S}$ = 0 V; $V_{\rm BUS}$ = 18 V; (LIN Spec 1.3 (2.0); Line 10.1.8 (3.1.8))                                       |
|                              |                  | -1         | -       | _       | mA   | $V_{\rm S}$ = 18 V; $V_{\rm BUS}$ = 0 V; (LIN Spec 1.3 (2.0); Line 10.1.5 (3.1.5))                                       |
|                              |                  | _          | _       | 20      | μА   | $V_{\rm S}$ = 8 V; $V_{\rm BUS}$ = 18 V; (LIN Spec 1.3 (2.0); Line 10.1.6 (3.1.6))                                       |
| Bus pull-up resistance       | R <sub>BUS</sub> | 20         | 30      | 47      | kΩ   | Normal mode<br>(LIN Spec 1.3 (2.0);<br>Line 10.2.2 (3.2.2))                                                              |
| LIN output current           | $I_{BUS}$        | 5          | 30      | 60      | μΑ   | Sleep mode                                                                                                               |



| Parameter                                         | Symbol              | Li   | mit Val | ues  | Unit | Remarks                                                                                                                                                                                      |  |  |  |  |
|---------------------------------------------------|---------------------|------|---------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                                   |                     | Min. | Тур.    | Max. |      |                                                                                                                                                                                              |  |  |  |  |
| Dynamic Transceiver Characteristics               |                     |      |         |      |      |                                                                                                                                                                                              |  |  |  |  |
| Slew rate falling edge                            | $t_{\sf fslope}$    | -3   | _       | -1   | V/µs | $^{1)}$ 60% > $V_{\rm bus}$ > 40%;<br>1 $\mu \rm s < (\tau = R_L \times C_{BUS})$<br>< 5 $\mu \rm s$ ; $V_{\rm S}$ = 13.5 V;<br>normal mode;<br>(LIN Spec 1.3;<br>Line 10.3.1)               |  |  |  |  |
| Slew rate rising edge                             | t <sub>rslope</sub> | 1    | _       | 3    | V/µs | $^{1)}$ 40% < $V_{\rm bus}$ < 60%;<br>1 $\mu \rm s$ < ( $\tau = R_{\rm L} \times C_{\rm BUS}$ )<br>< 5 $\mu \rm s$ ; $V_{\rm S}$ = 13.5 V;<br>normal mode;<br>(LIN Spec 1.3;<br>Line 10.3.1) |  |  |  |  |
| Slope symmetry                                    | $t_{ m slopesym}$   | -5   | _       | 5    | μs   | $t_{\text{fslope}}$ - $t_{\text{rslope}}$ ;<br>$V_{\text{S}}$ = 13.5 V;<br>(LIN Spec 1.3;<br>Line 10.3.2)                                                                                    |  |  |  |  |
| Propagation delay TxD LOW to bus                  | $t_{d(L),T}$        | _    | 1       | 4    | μs   | V <sub>EN</sub> = 5 V;<br>(LIN Spec 1.3;<br>Line 10.3.6)                                                                                                                                     |  |  |  |  |
| Propagation delay TxD HIGH to bus                 | $t_{d(H),T}$        | _    | 1       | 4    | μs   | V <sub>EN</sub> = 5 V;<br>(LIN Spec 1.3;<br>Line 10.3.6)                                                                                                                                     |  |  |  |  |
| Propagation delay<br>bus dominant to RxD<br>LOW   | $t_{\sf d(L),R}$    | _    | 1       | 6    | μs   | $V_{\rm CC}$ = 5 V;<br>$C_{\rm RxD}$ = 20 pF;<br>$R_{\rm RxD}$ = 2.4 k $\Omega$ ;<br>(LIN Spec 1.3;<br>Line 10.3.7)                                                                          |  |  |  |  |
| Propagation delay<br>bus recessive to RxD<br>HIGH | $t_{\sf d(H),R}$    | _    | 1       | 6    | μs   | $V_{\rm CC}$ = 5 V;<br>$C_{\rm RxD}$ = 20 pF;<br>$R_{\rm RxD}$ = 2.4 k $\Omega$ ;<br>(LIN Spec 1.3;<br>Line 10.3.7)                                                                          |  |  |  |  |



| Parameter                                                     | Symbol              | Limit Values |      | Unit | Remarks |                                                                                               |
|---------------------------------------------------------------|---------------------|--------------|------|------|---------|-----------------------------------------------------------------------------------------------|
|                                                               |                     | Min.         | Тур. | Max. |         |                                                                                               |
| Receiver delay symmetry                                       | $t_{sym,R}$         | -2           | _    | 2    | μs      | $t_{\rm sym,R} = t_{\rm d(L),R} - t_{\rm d(H),R};$<br>(LIN Spec 1.3;<br>Line 10.3.7)          |
| Transmitter delay symmetry                                    | $t_{sym,T}$         | -2           | _    | 2    | μs      | $t_{\text{sym,T}} = t_{\text{d(L),T}} - t_{\text{d(H),T}};$<br>(LIN Spec 1.3;<br>Line 10.3.8) |
| Wake-up delay time                                            | $t_{ m wake}$       | 30           | 100  | 150  | μs      | <i>T</i> <sub>j</sub> ≤ 125 °C                                                                |
| Delay time for change<br>sleep/stand by mode -<br>normal mode | t <sub>snorm</sub>  | _            | _    | 10   | μs      | _                                                                                             |
| Delay time for change<br>normal mode - sleep<br>mode          | t <sub>nsleep</sub> | _            | _    | 10   | μs      | _                                                                                             |
| TxD dominant time out                                         | $t_{\rm timeout}$   | 6            | 12   | 20   | ms      | $V_{TxD} = 0 \; V$                                                                            |
| TxD dominant time out recovery time                           | $t_{ m torec}$      | _            | 10   | _    | μs      | _                                                                                             |



| Parameter                                         | Symbol             | Liı   | Limit Values |       | Unit | Remarks                                                                                                                                                                                                                                                  |
|---------------------------------------------------|--------------------|-------|--------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                   |                    | Min.  | Тур.         | Max.  |      |                                                                                                                                                                                                                                                          |
| Duty cycle D1<br>(for worst case at<br>20 kBit/s) | t <sub>duty1</sub> | 0.396 | _            | _     |      | duty cycle $1^{1)}$<br>$TH_{Rec}(max) = 0.744 \times V_{S};$<br>$TH_{Dom}(max) = 0.581 \times V_{S};$<br>$V_{S} = 7.0 \dots 18 \text{ V};$<br>$t_{bit} = 50 \mu\text{S};$<br>$D1 = t_{bus\_rec(min)}/2 t_{bit};$<br>(LIN Spec 2.0;<br>line 3.3.1)        |
| Duty cycle D2<br>(for worst case at<br>20 kBit/s) | t <sub>duty2</sub> | _     | _            | 0.581 |      | duty cycle $2^{1)}$<br>$TH_{Rec}(max)$<br>= $0.422 \times V_S$ ;<br>$TH_{Dom}(max)$<br>= $0.284 \times V_S$<br>$V_S = 7.6 \dots 18 \text{ V}$ ;<br>$t_{bit} = 50 \mu\text{S}$ ;<br>$D2 = t_{bus\_rec(max)}/2 t_{bit}$ ;<br>(LIN Spec 2.0;<br>line 3.3.2) |

<sup>1)</sup> Bus load conditions concerning LIN spec 2.0  $C_{\rm bus}$ ,  $R_{\rm bus}$  = 1 nF, 1 k $\Omega$  / 6.8 nF, 660  $\Omega$  / 10 nF, 500  $\Omega$ 



## **Diagrams**



Figure 4 Test Circuits



Figure 5 Timing Diagrams for Dynamic Characteristics



## **Application**



Figure 6 Application Circuit with Bus Short to GND Feature Applied





Figure 7 Application Circuit without Bus Short to GND Feature



## **Package Outlines**



Figure 8 P-DSO-8-3 (Plastic Dual Small Outline)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device

Dimensions in mm



## TLE 7259 G

| <b>Revision History:</b> |                          | 2004-12-13                                   | Rev. 1.3         |
|--------------------------|--------------------------|----------------------------------------------|------------------|
| Previous                 | Version:                 | Rev.1.2                                      |                  |
| Page                     | Subjects (               | major changes since last revision)           |                  |
| 3                        | List of fea              | tures change                                 |                  |
| 3                        | Description              | <i>n</i> changed                             |                  |
| 7                        | Description              | n changed for the BUS short to GND           | Feature          |
| 9                        | Table 2 C                | utput current at INH deleted                 |                  |
| 9                        | V <sub>INH,G</sub> Inh   | bit Voltage values changed                   |                  |
| 11                       | I <sub>s</sub> Current   | consumption in stand-by mode adde            | ed               |
| 11                       | Table 4 v                | oltage range changed to 7.0 V < $V_{ m S}$ < | : 27 V           |
| 15                       | t <sub>slopesym</sub> S  | ope symmetry updated                         |                  |
| 17                       | Duty cycle               | D3 (for worst case at 10.4 kBit/s) de        | eleted           |
| 17                       | Duty cycle               | D4 (for worst case at 10.4 kBit/s) de        | eleted           |
| 15                       | t <sub>fslope</sub> Slev | v rate falling edge updated according        | to LIN 1.3 / 2.0 |
| 15                       | t <sub>d(L),T</sub> Prop | agation delay TxD LOW to bus (max:           | 4µs)             |
| 15                       | t <sub>d(H),T</sub> Prop | agation delay TxD HIGH to bus (max           | :: 4µs)          |
|                          | Reference                | s to LIN 2.0 added                           |                  |
|                          |                          |                                              |                  |
|                          |                          |                                              |                  |
|                          |                          |                                              |                  |
|                          |                          |                                              |                  |
|                          | <u> </u>                 |                                              |                  |

Template: central\_tmplt\_a5.fm / 5 / 2003-04-01