#### **■** Features - State- of- the- art architecture - Non-volatile data storage - Supply voltage range: $2.7V \sim 5.5V$ - 2 wire I<sup>2</sup>C serial interface - Providing bi-directional data transfer protocol - Hard-ware write protection - With WP PIN to disable programming command - 8 bytes page write mode - Minimizing total write time per word - Self-timed write cycle (including auto-erase) - · Durability and reliability - 40 years data retention - Minimum of 1KK write/erase cycles per word - Unlimited read cycles - ESD protection - · Low standby current - · Package: PDIP, SOP and TSSOP ### **■** General Description The 24LC02 is non-volatile, 2048-bit serial EEprom with enhanced security device and conforms to all specifications in I<sup>2</sup>C 2-wire protocol. The whole memory can be disabled (Write Protected) by connecting the WP pin to Vcc. This section of memory then becomes unalterable unless WP is switched to Vss. The 24LC02's communication protocol CLOCK(SCL) and DATA I/O(SDA) lines to synchronously clock data between the master (for example a microcomputer)and the slave EEPROM device(s) .In addition, the bus structure allows for a maximum of 16K of EEPROM memory. This is supported by the family in 2K, 4K, 8K, 16K devices, allowing the user to configure the memory as the application requires with any combination of EEPROMs (not to exceed 16K). Ceramate EEproms are designed and tested for application requiring high endurance, high reliability, and low power consumption. ## **■** Connection Diagram PDIP/SOP/TSSOP ## ■ Pin Assignment | A0, A1, A2 | Address Inputs | |------------|----------------| | VSS | Ground | | SDA | Data I/O | | SCL | Clock Input | | WP | Write Protect | | VCC | Power Input | ## **■** Ordering Information \* All specs and applications shown above subject to change without prior notice. Rev 1.0 Dec. 26, 2001 # 2048-Bits Serial EEPROM with Write Protect ### ■ Block Diagram ### ■ Absolute Maximum Ratings Storage Temperature.....-65°C to + 125°C Voltage with Respect to Ground.....-0.3 to + 6.5 V NOTE: These are STRESS rating only. Appropriate conditions for operating these devices given elsewhere may permanently damage the part. Prolonged exposure to maximum ratings may affect device reliability. ## **Operating Conditions** Temperature under bias: 24LC02... $0^{\circ}C$ to $+70^{\circ}C$ (Commercial) ### **■** Electrical Characteristics **DC** Electrical Characteristics ( $Vcc = 2.7 \sim 5.5V$ , $Ta = 25^{\circ}C$ ) | Crimbal | Parameter | Conditions | 24LC02 | | TI 24 | |-------------------|-----------------------------|-------------------------------------|-----------|-----------------------|-------| | Symbol | Parameter | Conditions | Min | Max | Units | | $I_{CC1}$ | Operating Current (Program) | SCL = 100KHz CMOS Input Levels | _ | 3 | mA | | $I_{CC2}$ | Operating Current (Read) | SCL = 100KHz CMOS Input Levels | _ | 200 | μΑ | | $I_{SB1}$ | Standby Current | SCL=SDA=0V, Vcc=5V | _ | 10 | 4 | | $I_{SB2}$ | Standby Current | SCL=SDA=0V, Vcc=3V | | 1 | μA | | $I_{IL}$ | Input Leakage | VIN = 0 V to VCC | -1 | +1 | μΑ | | $I_{OL}$ | Output Leakage | VOUT = 0 V to Vcc | -1 | +1 | μΑ | | $V_{\mathrm{IL}}$ | Input Low Voltage** | | -0.1 | Vcc x 0.3 | V | | V <sub>IH</sub> | Input High Voltage** | | Vcc x 0.7 | V <sub>CC</sub> + 0.2 | V | | $V_{OL1}$ | Output Low Voltage | IOL = 2.1mA TTL | | 0.4 | V | | $V_{OL2}$ | Output Low Voltage | IOL = 10uA CMOS | _ | 0.2 | V | | V <sub>LK</sub> | VCC Lockout Voltage | Programming Command Can Be Executed | Default | | V | Note. \*\* VIL min and VIH max are reference only and are not tested ## ■ **Switching Characteristics** (Under Operating Conditions ) **AC** Electrical Characteristics (Vcc =2.7~5.5V) | Donomoton | Symbol | 24L | TT:4 | | |----------------------------|-------------|---------|------|--------------| | Parameter | Symbol | Min Max | | Units | | Clock frequency | Fscl | 0 | 100 | kHz | | Clock high time | Thigh | 4000 | | ns | | Clock low time | Tlow | 4700 | | ns | | SDA and SCL rise time** | Tr | _ | 1000 | ns | | SDA and SCL fall time** | Tf | | 300 | ns | | START condition hold time | Thd:Sta | 4000 | _ | ns | | START condition setup time | Tsu:Sta | 4700 | _ | ns | | Data input hold time | Thd:Dat | 0 | | ns | | Data input setup time | Tsu:Dat | 250 | | ns | | STOP condition setup time | Tsu:Sto | 4000 | _ | ns | | Output valid from clock | Taa | 300 | 3500 | ns | | Bus free time ** | Tbuf | 4700 | _ | ns | | Data out hold time | Tdh | 300 | _ | ns | | Write cycle time | Twr | | 10 | ms | | 5V, 25°C, Byte Mode | Endurance** | 1M | _ | write cycles | Note. \*\* This parameter is characterized and is not 100% tested. #### Capacitance TA= 25°C, f=250KHz | Symbol | Parameter | Max | Units | |--------|--------------------|-----|-------| | Соит | Output capacitance | 5 | pF | | Cin | Input capacitance | 5 | pF | #### A.C. Conditions of Test | Input Pulse Levels | Vcc x 0.1 to Vcc x 0.9 | | | |--------------------------------|-----------------------------|--|--| | Input Rise and Fall times | 10 ns | | | | Input and Output Timming level | Vcc x 0.5 | | | | Output Load | 1 TTL Gate and $CL = 100pf$ | | | ### **■** Pin Descriptions #### Serial Clcok (SCL) The SCL input is used to clock all data into and out of the device. #### SerialL Data (SDA) SDA is a bidirection pin used to transfer data or security bit into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs. Thus, the SDA bus requires a pull-up resistor to Vcc (typical $4.7K\Omega$ for 100KHZ, $1K\Omega$ for 400KHZ) #### Device Address Inputs (A0, A1, A2) The following table (Table A) shows the active pins across the 24LCXX device family. #### TABLE A | Device | A0 | A1 | A2 | |--------|-----|-----|-----| | 24LC02 | ADR | ADR | ADR | | 24LC04 | XP | ADR | ADR | | 24LC08 | XP | XP | ADR | | 24LC16 | XP | XP | XP | ADR indicates the device address pin. XP indicates that device address pin does not care but refers to an internal PAGE BLOCK memory segment. #### Write Protection (WP) If WP is connected to Vcc, PROGRAM operation onto the whole memory will not be executed. READ operations are possible. If WP is connected to Vss, normal memory operation is enabled, READ/WRITE over the entire memory is possible. ## **■** Functional Description #### **Applications** Ceramate's electrically erasable programmable read only memories(EEPROMs) offer valuable security features including write protect function, two write modes, three read modes, and a wide variety of memory size. Typical applications for the I<sup>2</sup>C bus and 24LCXX memories include SANs(small-area-networks), stereos, televisions, automobiles and other scaled-down systems that do not require tremendous speeds but instead cost efficiency and design simplicity. \* All specs and applications shown above subject to change without prior notice. Http: www.ceramate.com.tw Rev 1.0 Dec. 26, 2001 Email: server@ceramate.com.tw #### **Endurance And Data Retention** The 24LC02 is designed for applications requiring up to 1KK programming cycles (BYTE WRITE and PAGE WRITE). It provides 40 years of secure data retention without power. #### **Device Operation** The 24LC02 device supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is the master and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the 24LC02 is considered a slave in all applications. #### **Clock and Data Conventions** Data states on the SDA line can be changed only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. (Shown in Figures 1 and 2) #### **Start Condition** A HIGH to LOW transition of the SDA line while the clock (SCL) is HIGH determines a START condition. All commands must be preceded with a START condition. (Shown in Figure 2) #### **Stop Condition** A LOW to HIGH transition of the SDA line while the clock (SCL) is HIGH determines a STOP condition. All operations must be ended with a STOP condition. (Shown in Figure 2) #### Acknowledge Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse which is associated with this acknowledge bit. The device that acknowledges, has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line HIGH to enable the master to generate the STOP condition. (Shown in Figure 3) #### **Devices Addressing** After generating a START condition, the bus master transmits the slave address consisting of a 4-bit device code (1010) for the 24LC02, 3-bit device address (A2 A1 A0) and 1-bit value indicating the read or write mode. All I<sup>2</sup>C EEPROMs use and internal protocol that defines a PAGE BLOCK size of 16K bits. The 24LC02 contains one 2K-bits PAGE BLOCK, and the device address bits A0, A1 and A2 are used for determinating which device will be proceeded in. The eighth bit of slave address determines if the master device wants to read or write to the 24LC02 (Refer to table B). The 24LC02 monitors the bus for its corresponding slave address all the time. It generates an acknowledge bit if the slave address was true and it is not in a programming mode. | Operation | Control Code | Chip Select | R/W | |-----------|--------------|-------------|-----| | Read | 1010 | A2 A1 A0 | 1 | | Write | 1010 | A2 A1 A0 | 0 | Table B A0, A1, A2 is used to access the 24LC02. ### **■** Write Operations #### **Byte Write** Following the start signal from the master, the slave address is placed onto the bus by the master transmitter. This indicates to the addressed slave receiver that a byte with a word address will follow after it has generated an acknowledge bit during the ninth clock cycle. Therefore the next byte transmitted by the master is the word address and will be written into the address pointer of the 24LC02. After receiving another acknowledge signal from the 24LC02 the master device will transmit the data word to be written into the addressed memory location. The 24LC02 acknowledges again and the master generates a stop condition. This initiates the internal write cycle, and during this period the 24LC02 will not generate acknowledge signals. (Shown in Figure 4) #### Page Write The write control byte, word address and the first data byte are transmitted to the 24LC02 in the same way as in a byte write. But instead of generating a stop condition the master transmit up to 8 data bytes to the 24LC02 which are temporarily stored in the on-chip page buffer and will be written into the memory after the master has transmitted a stop condition. If the master transmits more than 8 bytes prior to generating the stop condition, the address counter will roll over and the previously received data will be overwritten. As with the byte write operation, once the stop condition is received an internal write cycle will begin. (Shown in Figure 5) #### **Acknowledge Polling** Since the device will not acknowledge during a write cycle, this can be used to determine when the cycle is complete (this feature can be used to maximize bus throughout). Once the stop condition for a write command has been issued from the master, the device initiates the internally timed write cycle. ACK polling can be initiated immediately. This involves the master sending a start condition followed by the control byte for a write command (R/W=0). If the device is still busy with the write cycle, then no ACK will returned. If the cycle is complete then the device will return the ACK and the master can then proceed with the next read or write commands. #### **Write Protection** Programming will not take place if the WP pin of the 24LC02 is connected to Vcc. The 24LC02 will accept slave and byte addresses; but if the memory accessed is write protected by the WP pin, the 24LC02 will not generate an acknowledge after the first byte of data has been received, and thus the programming cycle will not be started when the stop condition is asserted. #### **Read Operations** Read operations are initiated in the same way as write operations with the exception that the R/W bit of the slave address is set to one. There are three basic types of read operations: current address read, random read, and sequential read. #### **Current Address Read** The 24LC02 contains an address counter that maintains the address of the last accessed word, internally incremented by one. Therefore if the previous access (either a read or write operation ) was to address n, the next current address read operation would access data from address n+1. Upon receipt of the slave address with R/W bit set to one, the 24LC02 issues an acknowledge and transmits the eight bit data word . The master will not acknowledge the transfer but does generate a stop condition and the 24LC02 discontinues transmission. (Shown in Figure 6) #### **Current Address Read** The 24LC02 contains an address counter that maintains the address of the last accessed word, internally incremented by one. Therefore if the previous access (either a read or write operation) was to address n, the next current address read operation would access data from address n+1. Upon receipt of the slave address with R/W bit set to one, the 24LC02 issues an acknowledge and transmits the eight bit data word. The master will not acknowledge the transfer #### **Random Read** Random read operations allow the master to access any memory location in a random manner. To perform this type of read operation, first the word address must be set. This is done by sending the word address to the 24LC02 as part of a write operation. After the word address is sent, the master generates a start condition following the acknowledge. This terminates the write operation, but not before the internal address pointer is set. Then the master issues the control byte again but with R/W bit set to a one. The 24LC02 will then issue an acknowledge and transmit the eight bit data word. The master will not acknowledge the transfer but does generate a stop condition and the 24LC02 discontinues transmission. (Shown in Figure 7) #### Sequential Read Sequential read is initiated in the same way as a random read except that after the 24LC02 transmits the first data byte, the master issues an acknowledge as opposed to a stop condition in a random read. This directs the 24LC02 to transmit the next sequentially addressed 8 bit word (Shown in Figure 8). To provide sequential read the 24LC02 contains an internal address pointer which is incremented by one at the completion of each operation. #### **Noise Protection** The SCL and SDA inputs have filter circuits which suppress noise spikes to assure proper device operation even on a noisy bus and to avert data alteration. ## **■** Timing Diagram **Bus Timing** Figure 1. Data Validity Figure 2. Definition of Start and Stop Figure 3. Acknowledge Response from Receiver \* All specs and applications shown above subject to change without prior notice. <sup>\*</sup> All specs and applications shown above subject to change without prior notice. Rev 1.0 Dec. 26, 2001 # 2048-Bits Serial EEPROM with Write Protect ## **■** Paclage Information ### (1) PDIP-8L | SYMBOL | DIMEN | SIONS IN MILLIN | METERS | DIMENSIONS IN INCHS | | | |------------|-------|-----------------|--------|---------------------|-------|-------| | STIVIBUL | MIN | NOM | MAX | MIN | NOM | MAX | | Α | - | - | 5.33 | - | - | 0.210 | | <b>A</b> 1 | 0.38 | - | - | 0.015 | - | - | | A2 | 3.25 | 3.30 | 3.45 | 0.128 | 0.130 | 0.136 | | В | 0.36 | 0.46 | 0.56 | 0.014 | 0.018 | 0.022 | | B1 | 1.14 | 1.27 | 1.52 | 0.045 | 0.050 | 0.060 | | B2 | 0.81 | 0.99 | 1.17 | 0.032 | 0.039 | 0.046 | | С | 0.20 | 0.25 | 0.33 | 0.008 | 0.010 | 0.013 | | D | 9.12 | 9.30 | 9.53 | 0.359 | 0.366 | 0.375 | | E | 7.62 | - | 8.26 | 0.300 | - | 0.325 | | E1 | 6.20 | 6.35 | 6.60 | 0.244 | 0.250 | 0.260 | | е | - | 2.54 | - | - | 0.100 | - | | L | 3.18 | - | - | 0.125 | - | - | | Eb | 8.38 | - | 9.40 | 0.330 | - | 0.370 | | s | 0.71 | 0.84 | 0.97 | 0.028 | 0.033 | 0.038 | <sup>\*</sup> All specs and applications shown above subject to change without prior notice. (2) SOP-8L (JEDEC) | SYMBOL | DIMENS | SIONS IN MILLIM | IETERS | DIMENSIONS IN INCHS | | | |--------|--------|-----------------|--------|---------------------|-------|--------| | | MIN | NOM | MAX | MIN | NOM | MAX | | Α | 1.47 | 1.60 | 1.73 | 0.058 | 0.063 | 0.068 | | A1 | 0.10 | - | 0.25 | 0.004 | - | 0.010 | | A2 | - | 1.45 | - | - | 0.057 | - | | В | 0.33 | 0.41 | 0.51 | 0.013 | 0.016 | 0.020 | | С | 0.19 | 0.20 | 0.25 | 0.0075 | 0.008 | 0.0098 | | D | 4.80 | 4.85 | 4.95 | 0.189 | 0.191 | 0.195 | | E | 3.81 | 3.91 | 3.99 | 0.150 | 0.154 | 0.157 | | е | - | 1.27 | - | - | 0.050 | - | | н | 5.79 | 5.99 | 6.20 | 0.228 | 0.236 | 0.244 | | L | 0.38 | 0.71 | 1.27 | 0.015 | 0.028 | 0.050 | | Υ | - | - | 0.10 | - | - | 0.004 | | | 0° | - | 8° | 0° | - | 8° | <sup>\*</sup> All specs and applications shown above subject to change without prior notice. Email: server@ceramate.com.tw Rev 1.0 Dec. 26, 2001 Http: www.ceramate.com.tw # 2048-Bits Serial EEPROM with Write Protect ### (3). TSSOP-8L | SYMBOLS | DIN | MENSIONS IN MILLIMETE | RS | |-----------|------|-----------------------|------| | STIVIBULS | MIN | NOM | MAX | | А | 1.05 | 1.10 | 1.20 | | A1 | 0.05 | 0.10 | 0.15 | | A2 | - | 1.00 | 1.05 | | В | 0.20 | 0.25 | 0.28 | | С | - | 0.127 | - | | D | 2.90 | 3.05 | 3.10 | | Е | 6.20 | 6.40 | 6.60 | | E1 | 4.30 | 4.40 | 4.50 | | Е | - | 0.65 | - | | L | 0.50 | 0.60 | 0.70 | | L1 | 0.90 | 1.00 | 1.10 | | Υ | - | - | 0.10 | | | 0° | 4° | 8° | <sup>\*</sup> All specs and applications shown above subject to change without prior notice.