# **SPANSION™** Flash Memory

**Data Sheet** 



September 2003

This document specifies SPANSION<sup>™</sup> memory products that are now offered by both Advanced Micro Devices and Fujitsu. Although the document is marked with the name of the company that originally developed the specification, these products will be offered to customers of both AMD and Fujitsu.

## **Continuity of Specifications**

There is no change to this datasheet as a result of offering the device as a SPANSION<sup>™</sup> product. Future routine revisions will occur when appropriate, and changes will be noted in a revision summary.

## **Continuity of Ordering Part Numbers**

AMD and Fujitsu continue to support existing part numbers beginning with "Am" and "MBM". To order these products, please use only the Ordering Part Numbers listed in this document.

#### For More Information

Please contact your local AMD or Fujitsu sales office for additional information about SPANSION<sup>™</sup> memory solutions.





# FLASH MEMORY

**CMOS** 

64 M (8M  $\times$  8/4M  $\times$  16) BIT

MirrorFlash™\*

# MBM29PL64LM 90/10

#### ■ DESCRIPTION

The MBM29PL64LM is a 64M-bit, 3.0 V-only Flash memory organized as 8M bytes by 8 bits or 4M words by 16 bits. The MBM29PL64LM is offered in 48-pin, 58-pin TSOP(1) and 80-ball FBGA. The device is designed to be programmed in-system with the standard 3.0 V Vcc supply. 12.0 V Vpp and 5.0 V Vcc are not required for write or erase operations. The devices can also be reprogrammed in standard EPROM programmers.

(Continued)

#### **■ PRODUCT LINE UP**

| Part No.                  | MBM            | 129PL64LM      |
|---------------------------|----------------|----------------|
| Fait No.                  | 90             | 10             |
| Vcc                       | 3.0 V to 3.6 V | 3.0 V to 3.6 V |
| Max Address Access Time   | 90 ns          | 100 ns         |
| Max CE Access Time        | 90 ns          | 100 ns         |
| Max Page Read Access Time | 25 ns          | 30 ns          |

### **■ PACKAGES**



<sup>\*:</sup> MirrorFlash<sup>TM</sup> is a trademark of Fujitsu Limited.

Notes: • Programming in byte mode ( × 8) is prohibited.

Programming to the address that already contains data is prohibited.
 (It is mandatory to erase data prior to overprogram on the same address.)



#### (Continued)

The standard MBM29PL64LM offers access times of 90 ns, allowing operation of high-speed microprocessors without wait states. To eliminate bus contention the devices have separate chip enable  $(\overline{CE})$ , write enable  $(\overline{WE})$ , and output enable  $(\overline{OE})$  controls.

The MBM29PL64LM supports command set compatible with JEDEC single-power-supply EEPROMS standard. Commands are written into the command register. The register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the devices is similar to reading from 5.0 V and 12.0 V Flash or EPROM devices.

The MBM29PL64LM is programmed by executing the program command sequence. This will invoke the Embedded Program Algorithm™ which is an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase Algorithm™ which is an internal algorithm that automatically preprograms the array if it is not already programmed before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin.

The device also features a sector erase architecture. The sector mode allows each sector to be erased and reprogrammed without affecting other sectors. All sectors are erased when shipped from the factory.

The device features single 3.0 V power supply operation for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. A low Vcc detector automatically inhibits write operations on the loss of power. The end of program or erase is detected by  $\overline{Data}$  Polling of  $DQ_7$ , by the Toggle Bit feature on  $DQ_6$ . Once the end of a program or erase cycle has been completed, the devices internally return to the read mode.

Fujitsu Flash technology combines years of Flash memory manufacturing experience to produce the highest levels of quality, reliability, and cost effectiveness. The devices electrically erase all bits within a sector simultaneously via hot-hole assisted erase. The words are programmed one word at a time using the EPROM programming mechanism of hot electron injection.

#### **■ FEATURES**

- 0.23 μm Process Technology
- Single 3.0 V read, program and erase

Minimizes system level power requirements

· Industry-standard pinouts

48-pin TSOP (1) (Package suffix: TN - Normal Bend Type) 56-pin TSOP (1) (Package suffix: PCN - Normal Bend Type)

80-ball FBGA(Package suffix: PBT)

- Minimum 100,000 program/erase cycles
- High performance Page mode

Fast 8 bytes / 4 words access capablilty

· Sector erase architecture

128 × 64K byte and 32K word sectors

Any combination of sectors can be concurrently erased. Also supports full chip erase

HiddenROM

256 bytes / 128 words of HiddenROM, accessible through a "HiddenROM Entry" command sequence Factory serialized and protected to provide a secure electronic serial number (ESN)

WP/ACC input pin

At  $V_{\text{IL}}$ , allows protection of first 64K bytes / 32K words sectors, regardless of sector protection/unprotection status

At V<sub>ACC</sub>, increases program performance

• Embedded Erase™\* Algorithms

Automatically pre-programs and erases the chip or any sector

Embedded Program<sup>™\*</sup> Algorithms

Automatically writes and verifies data at specified address

- Data Polling and Toggle Bit feature for detection of program or erase cycle completion
- Ready/Busy output (RY/BY)

Hardware method for detection of program or erase cycle completion

· Automatic sleep mode

When addresses remain stable, automatically switches themselves to low power mode

• Program Suspend/Resume

Suspends the program operation to allow a read in another address

- Low Vcc write inhibit ≤ 2.5 V
- Erase Suspend/Resume

Suspends the erase operation to allow a read data and/or program in another sector within the same device

• Sector Group Protection

Hardware method disables any combination of sector groups from program or erase operations

- Sector Group Protection Set function by Extended sector protect command
- Fast Programming Function by Extended Command
- Temporary sector group unprotection

Temporary sector group unprotection via the RESET pin

This feature allows code changes in previously locked sectors

• In accordance with CFI (Common Flash Memory Interface)

<sup>\*:</sup> Embedded Erase<sup>TM</sup> and Embedded Program<sup>TM</sup> are trademarks of Advanced Micro Devices, Inc.

## **■ PIN ASSIGNMENTS**





## (Marking side) FBGA (Top view)



(BGA-80P-M01)

## **■ PIN DESCRIPTIONS**

## MBM29PL64LM Pin Configuration

| Pin                                                 | Function                                               |
|-----------------------------------------------------|--------------------------------------------------------|
| A <sub>21</sub> to A <sub>0</sub> , A <sub>-1</sub> | Address Inputs                                         |
| DQ <sub>15</sub> to DQ <sub>0</sub>                 | Data Inputs/Outputs                                    |
| CE                                                  | Chip Enable                                            |
| ŌĒ                                                  | Output Enable                                          |
| WE                                                  | Write Enable                                           |
| WP/ACC                                              | Hardware Write Protection/Program Acceleration         |
| RESET                                               | Hardware Reset Pin/Temporary Sector Group Unprotection |
| BYTE                                                | Select 8-bit or 16-bit mode                            |
| RY/ <del>B</del> Y                                  | Ready/Busy Output                                      |
| Vcc                                                 | Device Power Supply                                    |
| Vcca                                                | Ouput Voltage                                          |
| Vss                                                 | Device Ground                                          |
| N.C.                                                | No Internal Connection                                 |

## **■ BLOCK DIAGRAM**



## **■ LOGIC SYMBOL**



#### **■ DEVICE BUS OPERATION**

MBM29PL64LM User Bus Operations (Word Mode : BYTE = Vℍ)

| Operation                              | CE | OE | WE | Ao             | <b>A</b> 1     | <b>A</b> <sub>2</sub> | Аз | <b>A</b> 6     | <b>A</b> 9 | DQ <sub>15</sub> to DQ <sub>0</sub> | RESET | WP/<br>ACC |
|----------------------------------------|----|----|----|----------------|----------------|-----------------------|----|----------------|------------|-------------------------------------|-------|------------|
| Standby                                | Н  | Χ  | Х  | Χ              | Χ              | Χ                     | Χ  | Χ              | Χ          | Hi-Z                                | Н     | Χ          |
| Autoselect Manufacture Code*1          | L  | L  | Н  | L              | L              | L                     | L  | L              | VID        | Code                                | Н     | Х          |
| Autoselect Device Code*1               | L  | L  | Н  | Н              | L              | L                     | L  | L              | VID        | Code                                | Н     | Х          |
| Read                                   | L  | L  | Н  | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub>        | Аз | A <sub>6</sub> | <b>A</b> 9 | <b>D</b> out                        | Н     | Х          |
| Output Disable                         | L  | Н  | Н  | Χ              | Χ              | Χ                     | Χ  | Χ              | Χ          | Hi-Z                                | Н     | Х          |
| Write (Program/Erase)                  | L  | Н  | L  | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub>        | Аз | <b>A</b> 6     | <b>A</b> 9 | *4                                  | Н     | *5         |
| Enable Sector Group Protection*2       | L  | Н  | L  | L              | Н              | L                     | L  | L              | Χ          | *4                                  | VID   | Н          |
| Temporary Sector Group<br>Unprotection | Х  | Х  | Х  | Х              | Х              | Х                     | Х  | Х              | Х          | *4                                  | VID   | Н          |
| Reset (Hardware)                       | Χ  | Χ  | Χ  | Χ              | Χ              | Х                     | Χ  | Χ              | Χ          | Hi-Z                                | L     | Х          |
| Sector Write Protection*3              | Χ  | Χ  | Х  | Χ              | Χ              | Χ                     | Χ  | Χ              | Χ          | Х                                   | Н     | L          |

**Legend** :  $L = V_{IL}$ ,  $H = V_{IH}$ ,  $X = V_{IL}$  or  $V_{IH}$ . See DC Characteristics for voltage levels. Hi-Z = High-Z,  $V_{ID} = 11.5$  V to 12.5 V

- \*1: Manufacturer and device codes may also be accessed via a command register write sequence. See "MBM29PL64LM Standard Command Definitions".
- \*2: Refer to Sector Group Protection.
- \*3: Protects the first 32K words sector (SA0)
- \*4: Din or Dout as required by command sequence, data pulling, or sector protect algorithm
- \*5: If WP/ACC = V<sub>IL</sub>, the first sector remain protected.

  If WP/ACC = V<sub>IH</sub>, the first sector will be protected or unprotected as determined by the method specified in "Sector Group Protection".

### MBM29PL64LM User Bus Operations (Byte Mode : BYTE = V<sub>IL</sub>)

| Operation                           | CE | ΘE | WE | DQ <sub>15</sub> /<br>A <sub>-1</sub> | Ao             | <b>A</b> 1 | <b>A</b> <sub>2</sub> | Аз | <b>A</b> 6 | <b>A</b> 9 | DQ7 to | RESET | WP/<br>ACC |
|-------------------------------------|----|----|----|---------------------------------------|----------------|------------|-----------------------|----|------------|------------|--------|-------|------------|
| Standby                             | Н  | Χ  | Χ  | Х                                     | Χ              | Χ          | Χ                     | Χ  | Χ          | Χ          | Hi-Z   | Н     | Χ          |
| Autoselect Manufacture Code*1       | L  | L  | Н  | L                                     | L              | L          | L                     | L  | L          | VID        | Code   | Н     | Х          |
| Autoselect Device Code*1            | L  | L  | Н  | L                                     | Н              | L          | L                     | L  | L          | VID        | Code   | Н     | Χ          |
| Read                                | L  | L  | Н  | <b>A</b> -1                           | A <sub>0</sub> | <b>A</b> 1 | <b>A</b> <sub>2</sub> | Аз | <b>A</b> 6 | <b>A</b> 9 | Dout   | Н     | Χ          |
| Output Disable                      | L  | Н  | Н  | Х                                     | Χ              | Χ          | Χ                     | Χ  | Χ          | Χ          | Hi-Z   | Н     | Χ          |
| Write (Erase)                       | L  | Н  | L  | <b>A</b> -1                           | A <sub>0</sub> | <b>A</b> 1 | <b>A</b> <sub>2</sub> | Аз | <b>A</b> 6 | <b>A</b> 9 | *4     | Н     | *5         |
| Enable Sector Group Protection*2    | L  | Н  | L  | L                                     | L              | Н          | L                     | L  | L          | Χ          | *4     | VID   | Н          |
| Temporary Sector Group Unprotection | Х  | Х  | Х  | Х                                     | Х              | Х          | Х                     | Х  | Х          | Х          | *4     | VID   | Н          |
| Reset (Hardware)                    | Χ  | Χ  | Χ  | Х                                     | Χ              | Χ          | Χ                     | Χ  | Χ          | Χ          | Hi-Z   | L     | Х          |
| Sector Write Protection*3           | Χ  | Χ  | Χ  | Х                                     | Χ              | Χ          | Χ                     | Χ  | Χ          | Χ          | Х      | Н     | L          |

**Legend** :  $L = V_{IL}$ ,  $H = V_{IH}$ ,  $X = V_{IL}$  or  $V_{IH}$ . See DC Characteristics for voltage levels. Hi-Z = High-Z,  $V_{ID} = 11.5$  V to 12.5 V

- \*1 : Manufacturer and device codes may also be accessed via a command register write sequence. See "MBM29PL64LM Standard Command Definitions".
- \*2: Refer to Sector Group Protection.
- \*3: Protects the first 64K bytes sector (SA0)
- \*4: DIN or DOUT as required by command sequence, data pulling, or sector protect algorithm
- \*5: If WP/ACC = V<sub>IL</sub>, the first sector remain protected.

  If WP/ACC = V<sub>IH</sub>, the first sector will be protected or unprotected as determined by the method specified in "Sector Group Protection".

## MBM29PL64LM Standard Command Definitions\*1

| Command<br>Sequence                |               | Bus<br>Write<br>Cycles | First<br>Write |       |      | nd Bus<br>Cycle | Third<br>Write |             | Read   | h Bus<br>/Write<br>cle | Fifth<br>Write |      | Sixth<br>Write |      |
|------------------------------------|---------------|------------------------|----------------|-------|------|-----------------|----------------|-------------|--------|------------------------|----------------|------|----------------|------|
| Coquemos                           |               | Řeq'd                  | Addr           | Data  | Addr | Data            | Addr           | Data        | Addr   | Data                   | Addr           | Data | Addr           | Data |
| Reset*2                            | Word/<br>Byte | 1                      | XXXh           | F0h   | _    | _               | _              | _           | _      | _                      | _              | _    | _              | _    |
| Doost*2                            | Word          | 3                      | 555h           | A A L | 2AAh |                 | 555h           | F0h         | RA*13  | RD*13                  |                |      |                |      |
| Reset*2                            | Byte          | 3                      | AAAh           | AAh   | 555h | - 55h           | AAAh           | F0h         | KA 1º  | KD 1º                  | _              | _    | _              | _    |
| Autoselect                         | Word          | 3                      | 555h           | AAh   | 2AAh | - 55h           | 555h           | 90h         | 00h*13 | 04h*13                 |                |      |                |      |
| (Device ID)                        | Byte          | 3                      | AAAh           | AAn   | 555h | Sou             | AAAh           | 90n         | oon 19 | U4n <sup>-13</sup>     | _              | _    | _              | _    |
| Program                            | Word          | 4                      | 555h           | AAh   | 2AAh | 55h             | 555h           | A0h         | PA     | PD                     | _              | _    | _              | _    |
| Chin Eroop                         | Word          | 6                      | 555h           | AAh   | 2AAh | E E b           | 555h           | 80h         | 555h   | AAh                    | 2AAh           | 55h  | 555h           | 10h  |
| Chip Erase                         | Byte          | ,                      | AAAh           | AAn   | 555h | - 55h           | AAAh           | AAAh        | AAn    | 555h                   | 5511           | AAAh | 1011           |      |
| Sector Erase                       | Word          | 6                      | 555h           | AAh   | 2AAh | - 55h           | 555h           | 80h         | 555h   | AAh                    | 2AAh           | 55h  | SA             | 30h  |
| Sector Liase                       | Byte          | U                      | AAAh           | AAII  | 555h | 3311            | AAAh           | 0011        | AAAh   | AAII                   | 555h           | 3311 | SA             | 3011 |
| Program/Erase Susp                 | end*3         | 1                      | XXXh           | B0h   | _    | _               | _              | _           | _      | _                      | _              | _    | _              | _    |
| Program/Erase Resu                 | ıme*³         | 1                      | XXXh           | 30h   | _    | _               | _              | _           | _      | _                      | _              | _    | _              | _    |
| Set to Fast Mode*4                 | Word          | Word 3                 |                | AAh   | 2AAh | - 55h           | 555h           | 20h         |        |                        |                |      |                |      |
| By                                 |               | 3                      | AAAh           | AAII  | 555h | 3311            | AAAh           | 2011        | _      | _                      | _              |      | _              | _    |
| Fast Program*4                     | Word          | 2                      | XXXh           | A0h   | PA   | PD              | _              | _           | _      | _                      | _              | _    | _              | _    |
| Reset from Fast<br>Mode*5          | Word/<br>Byte | 2                      | XXXh           | 90h   | XXXh | 00h*12          | _              | _           | _      | _                      | _              | _    | _              | _    |
| Write to Buffer                    | Word          | 20 555                 | 555h           | ۸ ۸ b | 2AAh | E E b           | C A            | 25h         | C A    | ΩEh                    | DΛ             | DD   | WDI            | DD   |
| Write to buller                    | Byte          | 20                     | AAAh           | AAh   | 555h | - 55h           | SA             | 25h         | SA     | 0Fh                    | PA             | PD   | WBL            | PD   |
| Program Buffer to Flance (Confirm) | ash           | 1                      | SA             | 29h   | _    | _               |                | _           | _      | _                      | _              | _    | _              | _    |
| Write to Buffer Abort              | Word          | •                      | 555h           |       | 2AAh |                 | 555h           | <b>5</b> 01 |        |                        |                |      |                |      |
| Reset*6                            | Byte          | 3                      | AAAh           | AAh   | 555h | - 55h           | AAAh           | F0h         | _      | _                      | _              | _    | _              | _    |
| Extended Sector                    | Word          | 4                      | XXXh           | 60h   | SGA  | 60h             | SGA            | 40h         | SGA    | SD*13                  |                |      |                |      |
| Group Protection*7,*8              | Byte          | 4                      | XXXII          | 0011  | 307  | 0011            | 307            | 4011        | *13    | 3D                     |                |      |                |      |
| Query*9                            | Word<br>Byte  | 1                      | 55h<br>AAh     | 98h   | _    | _               | _              | _           | _      | _                      | _              | _    | _              | _    |
| HiddenROM                          | Word          | •                      | 555h           |       | 2AAh |                 | 555h           | 001         |        |                        |                |      |                |      |
| Entry*10                           | Byte          | 3                      | AAAh           | AAh   | 555h | - 55h           | AAAh           | 88h         | _      |                        | _              |      | _              | _    |
| HiddenROM                          | Word          | 4                      | 555h           | A A L | 2AAh |                 | 555h           | A 01-       | D.4    | D.D.                   |                |      |                |      |
| Program *10,*11                    | Byte          | 4                      | AAAh           | AAh   | 555h | - 55h           | AAAh           | A0h         | PA     | PD                     | _              | _    | _              | _    |
| HiddenROM Exit*11                  | Word          | 4                      | 555h           | AAh   | 2AAh | 55h             | 555h           | 90h         | XXXh   | 00h                    |                |      |                |      |
| I HUUGHKUW EXIL ''                 | Byte          | 4                      | AAAh           | AAII  | 555h | วอก             | AAAh           | 3011        | ^^^1   | JUII                   |                |      |                |      |

### (Continued)

**Legend**: Address bits  $A_{21}$  to  $A_{15} = X =$  "H" or "L" for all address commands except for Program Address (PA), Sector Address (SA) and Sector Group Address (SGA).

Bus operations are defined in "MBM29PL64LM User Bus Operations (Word Mode :  $\overline{BYTE} = V_{IH}$ )" and "MBM29PL64LM User Bus Operations (Byte Mode :  $\overline{BYTE} = V_{IL}$ )".

- RA = Address of the memory location to be read.
- PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of the write pulse.
- SA = Address of the sector to be programmed / erased. The combination of A<sub>21</sub>, A<sub>20</sub>, A<sub>19</sub>, A<sub>18</sub>, A<sub>17</sub>, A<sub>16</sub>, and A<sub>15</sub> will uniquely select any sector. See "Sector Address Table (MBM29PL64LM)".
- SGA = Sector Group Address to be protected. See "Sector Group Address Table (MBM29PL64LM)".
- RD = Data read from location RA during read operation.
- PD = Data to be programmed at location PA. Data is latched on the rising edge of write plus.
- SD = Sector group protection verify data. Output 01h at protected sector group addresses and output 00h at unprotected sector group addresses.
- WBL = Write Buffer Location
- HRA = Address of the HiddenROM area; Word Mode: 000000h to 000007h Byte Mode: 000000h to 0000FFh
- \*1 : The command combinations not described in "MBM29PL64LM Standard Command Definitions" are illegal.
- \*2 : Both of these reset commands are equivalent except for "Write to Buffer Abort" reset.
- \*3 : The Erase Suspend and Erase Resume command are valid only during a sector erase operation.
- \*4 : The Set to Fast Mode command is required prior to the Fast Program command.
- \*5 : The Reset from Fast Mode command is required to return to the read mode when the device is in fast mode.
- \*6 : Reset to the read mode. The Write to Buffer Abert Reset command is required after the Write to Buffer operation was aborted.
- \*7 : This command is valid while  $\overline{RESET} = V_{ID}$ .
- \*8 : Sector Group Address (SGA) with  $A_6 = 0$ ,  $A_3 = 0$ ,  $A_2 = 0$ ,  $A_1 = 1$ , and  $A_0 = 0$
- \*9 : The valid address are A<sub>6</sub> to A<sub>0</sub>.
- \*10 : The HiddenROM Entry command is required prior to the HiddenROM programming.
- \*11: This command is valid during HiddenROM mode.
- \*12 : The data "F0h" is also acceptable.
- \*13: Indicates read cycle.

### **Sector Group Protection Verify Autoselect Codes**

| Туре                      |      | A21 to A15                | <b>A</b> 6 | Аз  | A <sub>2</sub> | <b>A</b> 1 | Ao  | <b>A</b> -1*1 | Code (HEX) |
|---------------------------|------|---------------------------|------------|-----|----------------|------------|-----|---------------|------------|
| Manufacturer's Code       |      | X                         | VIL        | VIL | VIL            | VIL        | VIL | VIL           | 04h        |
| Device Code               | Word | Х                         | VIL        | VIL | VIL            | VıL        | VIH | Х             | 227Eh      |
| Device Code               | Byte | ^                         | VIL        | VIL | VIL            | VIL        | VIH | VIL           | 7Eh        |
|                           | Word | Х                         | VIL        | VIH | ViH            | VIH        | Vıl | Х             | 220Ch      |
| Extended Device Code*2    | Byte | ^                         |            | VIH | VIH            | VIH        | VIL | VIL           | 0Ch        |
| Exterided Device Code -   | Word | Х                         | VıL        | VIH | VIH            | VIH        | VIH | Х             | 2201h      |
|                           | Byte | ^                         | VIL        | VIH | VIH            | VIH        | VIH | VIL           | 01h        |
| Sector Group Protection*4 |      | Sector Group<br>Addresses | VIL        | VıL | VıL            | VIH        | VıL | VıL           | *3         |

<sup>\*1:</sup> A-1 is for Byte mode.

<sup>\*2:</sup> At Word mode, a read cycle at address 01h ( at Byte mode, 02h ) outputs device code. When 227Eh ( at Byte mode, 7Eh ) is output, it indicates that reading two additional codes, called Extended Device Codes, will be required. Therefore the system may continue reading out these Extended Device Codes at the address of 0Eh ( at Byte mode, 1Ch ), as well as at 0Fh ( at Byte mode, 1Eh ).

<sup>\*3:</sup> Outputs 01h at protected sector group addresses and outputs 00h at unprotected sector group addresses.

<sup>\*4 :</sup> Given  $\overline{CE}$  = Fix, wait for one cycle after the rising edge of  $\overline{WE}$  (the last write command), then indicate SGA as  $(A_6, A_3, A_2, A_1, A_0, A_{-1}) = (0, 0, 0, 1, 0, 0)$ .

# Sector Address Table (MBM29PL64LM)

| Sector | <b>A</b> 21 | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | Sector size<br>(Kbytes/<br>Kwords) | (×8)<br>Address Range | (×16)<br>Address Range |
|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------------------------|-----------------------|------------------------|
| SA0    | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 64/32                              | 000000h to 00FFFFh    | 000000h to 007FFFh     |
| SA1    | 0           | 0           | 0           | 0           | 0           | 0           | 1           | 64/32                              | 010000h to 01FFFFh    | 008000h to 00FFFFh     |
| SA2    | 0           | 0           | 0           | 0           | 0           | 1           | 0           | 64/32                              | 020000h to 02FFFFh    | 010000h to 017FFFh     |
| SA3    | 0           | 0           | 0           | 0           | 0           | 1           | 1           | 64/32                              | 030000h to 03FFFFh    | 018000h to 01FFFFh     |
| SA4    | 0           | 0           | 0           | 0           | 1           | 0           | 0           | 64/32                              | 040000h to 04FFFFh    | 020000h to 027FFFh     |
| SA5    | 0           | 0           | 0           | 0           | 1           | 0           | 1           | 64/32                              | 050000h to 05FFFFh    | 028000h to 02FFFFh     |
| SA6    | 0           | 0           | 0           | 0           | 1           | 1           | 0           | 64/32                              | 060000h to 06FFFFh    | 030000h to 037FFFh     |
| SA7    | 0           | 0           | 0           | 0           | 1           | 1           | 1           | 64/32                              | 070000h to 07FFFFh    | 038000h to 03FFFFh     |
| SA8    | 0           | 0           | 0           | 1           | 0           | 0           | 0           | 64/32                              | 080000h to 08FFFFh    | 040000h to 047FFFh     |
| SA9    | 0           | 0           | 0           | 1           | 0           | 0           | 1           | 64/32                              | 090000h to 09FFFFh    | 048000h to 04FFFFh     |
| SA10   | 0           | 0           | 0           | 1           | 0           | 1           | 0           | 64/32                              | 0A0000h to 0AFFFFh    | 050000h to 057FFFh     |
| SA11   | 0           | 0           | 0           | 1           | 0           | 1           | 1           | 64/32                              | 0B0000h to 0BFFFFh    | 058000h to 05FFFFh     |
| SA12   | 0           | 0           | 0           | 1           | 1           | 0           | 0           | 64/32                              | 0C0000h to 0CFFFFh    | 060000h to 067FFFh     |
| SA13   | 0           | 0           | 0           | 1           | 1           | 0           | 1           | 64/32                              | 0D0000h to 0DFFFFh    | 068000h to 06FFFFh     |
| SA14   | 0           | 0           | 0           | 1           | 1           | 1           | 0           | 64/32                              | 0E0000h to 0EFFFFh    | 070000h to 077FFFh     |
| SA15   | 0           | 0           | 0           | 1           | 1           | 1           | 1           | 64/32                              | 0F0000h to 0FFFFh     | 078000h to 07FFFFh     |
| SA16   | 0           | 0           | 1           | 0           | 0           | 0           | 0           | 64/32                              | 100000h to 10FFFFh    | 080000h to 087FFFh     |
| SA17   | 0           | 0           | 1           | 0           | 0           | 0           | 1           | 64/32                              | 110000h to 11FFFFh    | 088000h to 08FFFFh     |
| SA18   | 0           | 0           | 1           | 0           | 0           | 1           | 0           | 64/32                              | 120000h to 12FFFFh    | 090000h to 097FFFh     |
| SA19   | 0           | 0           | 1           | 0           | 0           | 1           | 1           | 64/32                              | 130000h to 13FFFFh    | 098000h to 09FFFFh     |
| SA20   | 0           | 0           | 1           | 0           | 1           | 0           | 0           | 64/32                              | 140000h to 14FFFFh    | 0A0000h to 0A7FFFh     |
| SA21   | 0           | 0           | 1           | 0           | 1           | 0           | 1           | 64/32                              | 150000h to 15FFFFh    | 0A8000h to 0AFFFFh     |
| SA22   | 0           | 0           | 1           | 0           | 1           | 1           | 0           | 64/32                              | 160000h to 16FFFFh    | 0B0000h to 0B7FFFh     |
| SA23   | 0           | 0           | 1           | 0           | 1           | 1           | 1           | 64/32                              | 170000h to 17FFFFh    | 0B8000h to 0BFFFFh     |
| SA24   | 0           | 0           | 1           | 1           | 0           | 0           | 0           | 64/32                              | 180000h to 18FFFFh    | 0C0000h to 0C7FFFh     |
| SA25   | 0           | 0           | 1           | 1           | 0           | 0           | 1           | 64/32                              | 190000h to 19FFFFh    | 0C8000h to 0CFFFFh     |
| SA26   | 0           | 0           | 1           | 1           | 0           | 1           | 0           | 64/32                              | 1A0000h to 1AFFFFh    | 0D0000h to 0D7FFFh     |
| SA27   | 0           | 0           | 1           | 1           | 0           | 1           | 1           | 64/32                              | 1B0000h to 1BFFFFh    | 0D8000h to 0DFFFFh     |
| SA28   | 0           | 0           | 1           | 1           | 1           | 0           | 0           | 64/32                              | 1C0000h to 1CFFFFh    | 0E0000h to 0E7FFFh     |
| SA29   | 0           | 0           | 1           | 1           | 1           | 0           | 1           | 64/32                              | 1D0000h to 1DFFFFh    | 0E8000h to 0EFFFFh     |
| SA30   | 0           | 0           | 1           | 1           | 1           | 1           | 0           | 64/32                              | 1E0000h to 1EFFFFh    | 0F0000h to 0F7FFh      |

| Sector | <b>A</b> 21 | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | Sector size<br>(Kbytes/<br>Kwords) | (×8)<br>Address Range | (×16)<br>Address Range |
|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------------------------|-----------------------|------------------------|
| SA31   | 0           | 0           | 1           | 1           | 1           | 1           | 1           | 64/32                              | 1F0000h to 1FFFFFh    | 0F8000h to 0FFFFFh     |
| SA32   | 0           | 1           | 0           | 0           | 0           | 0           | 0           | 64/32                              | 200000h to 20FFFFh    | 100000h to 107FFFh     |
| SA33   | 0           | 1           | 0           | 0           | 0           | 0           | 1           | 64/32                              | 210000h to 21FFFFh    | 108000h to 10FFFFh     |
| SA34   | 0           | 1           | 0           | 0           | 0           | 1           | 0           | 64/32                              | 220000h to 22FFFFh    | 110000h to 117FFFh     |
| SA35   | 0           | 1           | 0           | 0           | 0           | 1           | 1           | 64/32                              | 230000h to 23FFFFh    | 118000h to 11FFFFh     |
| SA36   | 0           | 1           | 0           | 0           | 1           | 0           | 0           | 64/32                              | 240000h to 24FFFFh    | 120000h to 127FFFh     |
| SA37   | 0           | 1           | 0           | 0           | 1           | 0           | 1           | 64/32                              | 250000h to 25FFFFh    | 128000h to 12FFFFh     |
| SA38   | 0           | 1           | 0           | 0           | 1           | 1           | 0           | 64/32                              | 260000h to 26FFFFh    | 130000h to 137FFFh     |
| SA39   | 0           | 1           | 0           | 0           | 1           | 1           | 1           | 64/32                              | 270000h to 27FFFFh    | 138000h to 13FFFFh     |
| SA40   | 0           | 1           | 0           | 1           | 0           | 0           | 0           | 64/32                              | 280000h to 28FFFFh    | 140000h to 147FFFh     |
| SA41   | 0           | 1           | 0           | 1           | 0           | 0           | 1           | 64/32                              | 290000h to 29FFFFh    | 148000h to 14FFFFh     |
| SA42   | 0           | 1           | 0           | 1           | 0           | 1           | 0           | 64/32                              | 2A0000h to 2AFFFFh    | 150000h to 157FFFh     |
| SA43   | 0           | 1           | 0           | 1           | 0           | 1           | 1           | 64/32                              | 2B0000h to 2BFFFFh    | 158000h to 15FFFFh     |
| SA44   | 0           | 1           | 0           | 1           | 1           | 0           | 0           | 64/32                              | 2C0000h to 2CFFFFh    | 160000h to 167FFFh     |
| SA45   | 0           | 1           | 0           | 1           | 1           | 0           | 1           | 64/32                              | 2D0000h to 2DFFFFh    | 168000h to 16FFFFh     |
| SA46   | 0           | 1           | 0           | 1           | 1           | 1           | 0           | 64/32                              | 2E0000h to 2EFFFFh    | 170000h to 177FFFh     |
| SA47   | 0           | 1           | 0           | 1           | 1           | 1           | 1           | 64/32                              | 2F0000h to 2FFFFFh    | 178000h to 17FFFFh     |
| SA48   | 0           | 1           | 1           | 0           | 0           | 0           | 0           | 64/32                              | 300000h to 30FFFFh    | 180000h to 187FFFh     |
| SA49   | 0           | 1           | 1           | 0           | 0           | 0           | 1           | 64/32                              | 310000h to 31FFFFh    | 188000h to 18FFFFh     |
| SA50   | 0           | 1           | 1           | 0           | 0           | 1           | 0           | 64/32                              | 320000h to 32FFFFh    | 190000h to 197FFFh     |
| SA51   | 0           | 1           | 1           | 0           | 0           | 1           | 1           | 64/32                              | 330000h to 33FFFFh    | 198000h to 19FFFFh     |
| SA52   | 0           | 1           | 1           | 0           | 1           | 0           | 0           | 64/32                              | 340000h to 34FFFFh    | 1A0000h to 1A7FFFh     |
| SA53   | 0           | 1           | 1           | 0           | 1           | 0           | 1           | 64/32                              | 350000h to 35FFFFh    | 1A8000h to 1AFFFFh     |
| SA54   | 0           | 1           | 1           | 0           | 1           | 1           | 0           | 64/32                              | 360000h to 36FFFFh    | 1B0000h to 1B7FFFh     |
| SA55   | 0           | 1           | 1           | 0           | 1           | 1           | 1           | 64/32                              | 370000h to 37FFFFh    | 1B8000h to 1BFFFFh     |
| SA56   | 0           | 1           | 1           | 1           | 0           | 0           | 0           | 64/32                              | 380000h to 38FFFFh    | 1C0000h to 1C7FFFh     |
| SA57   | 0           | 1           | 1           | 1           | 0           | 0           | 1           | 64/32                              | 390000h to 39FFFFh    | 1C8000h to 1CFFFFh     |
| SA58   | 0           | 1           | 1           | 1           | 0           | 1           | 0           | 64/32                              | 3A0000h to 3AFFFFh    | 1D0000h to 1D7FFFh     |
| SA59   | 0           | 1           | 1           | 1           | 0           | 1           | 1           | 64/32                              | 3B0000h to 3BFFFFh    | 1D8000h to 1DFFFFh     |
| SA60   | 0           | 1           | 1           | 1           | 1           | 0           | 0           | 64/32                              | 3C0000h to 3CFFFFh    | 1E0000h to 1E7FFFh     |
| SA61   | 0           | 1           | 1           | 1           | 1           | 0           | 1           | 64/32                              | 3D0000h to 3DFFFFh    | 1E8000h to 1EFFFFh     |
| SA62   | 0           | 1           | 1           | 1           | 1           | 1           | 0           | 64/32                              | 3E0000h to 3EFFFFh    | 1F0000h to 1F7FFFh     |

| Sector | <b>A</b> 21 | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | Sector size<br>(Kbytes/<br>Kwords) | (×8)<br>Address Range | (×16)<br>Address Range |
|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------------------------|-----------------------|------------------------|
| SA63   | 0           | 1           | 1           | 1           | 1           | 1           | 1           | 64/32                              | 3F0000h to 3FFFFFh    | 1F8000h to 1FFFFFh     |
| SA64   | 1           | 0           | 0           | 0           | 0           | 0           | 0           | 64/32                              | 400000h to 40FFFFh    | 200000h to 207FFFh     |
| SA65   | 1           | 0           | 0           | 0           | 0           | 0           | 1           | 64/32                              | 410000h to 41FFFFh    | 208000h to 20FFFFh     |
| SA66   | 1           | 0           | 0           | 0           | 0           | 1           | 0           | 64/32                              | 420000h to 42FFFFh    | 210000h to 217FFFh     |
| SA67   | 1           | 0           | 0           | 0           | 0           | 1           | 1           | 64/32                              | 430000h to 43FFFFh    | 218000h to 21FFFFh     |
| SA68   | 1           | 0           | 0           | 0           | 1           | 0           | 0           | 64/32                              | 440000h to 44FFFFh    | 220000h to 227FFFh     |
| SA69   | 1           | 0           | 0           | 0           | 1           | 0           | 1           | 64/32                              | 450000h to 45FFFFh    | 228000h to 22FFFFh     |
| SA70   | 1           | 0           | 0           | 0           | 1           | 1           | 0           | 64/32                              | 460000h to 46FFFFh    | 230000h to 237FFFh     |
| SA71   | 1           | 0           | 0           | 0           | 1           | 1           | 1           | 64/32                              | 470000h to 47FFFFh    | 238000h to 23FFFFh     |
| SA72   | 1           | 0           | 0           | 1           | 0           | 0           | 0           | 64/32                              | 480000h to 48FFFFh    | 240000h to 247FFFh     |
| SA73   | 1           | 0           | 0           | 1           | 0           | 0           | 1           | 64/32                              | 490000h to 49FFFFh    | 248000h to 24FFFFh     |
| SA74   | 1           | 0           | 0           | 1           | 0           | 1           | 0           | 64/32                              | 4A0000h to 4AFFFFh    | 250000h to 257FFFh     |
| SA75   | 1           | 0           | 0           | 1           | 0           | 1           | 1           | 64/32                              | 4B0000h to 4BFFFFh    | 258000h to 25FFFFh     |
| SA76   | 1           | 0           | 0           | 1           | 1           | 0           | 0           | 64/32                              | 4C0000h to 4CFFFFh    | 260000h to 267FFFh     |
| SA77   | 1           | 0           | 0           | 1           | 1           | 0           | 1           | 64/32                              | 4D0000h to 4DFFFFh    | 268000h to 26FFFFh     |
| SA78   | 1           | 0           | 0           | 1           | 1           | 1           | 0           | 64/32                              | 4E0000h to 4EFFFFh    | 270000h to 277FFFh     |
| SA79   | 1           | 0           | 0           | 1           | 1           | 1           | 1           | 64/32                              | 4F0000h to 4FFFFh     | 278000h to 27FFFFh     |
| SA80   | 1           | 0           | 1           | 0           | 0           | 0           | 0           | 64/32                              | 500000h to 50FFFFh    | 280000h to 287FFFh     |
| SA81   | 1           | 0           | 1           | 0           | 0           | 0           | 1           | 64/32                              | 510000h to 51FFFFh    | 288000h to 28FFFFh     |
| SA82   | 1           | 0           | 1           | 0           | 0           | 1           | 0           | 64/32                              | 520000h to 52FFFFh    | 290000h to 297FFFh     |
| SA83   | 1           | 0           | 1           | 0           | 0           | 1           | 1           | 64/32                              | 530000h to 53FFFFh    | 298000h to 29FFFFh     |
| SA84   | 1           | 0           | 1           | 0           | 1           | 0           | 0           | 64/32                              | 540000h to 54FFFFh    | 2A0000h to 2A7FFFh     |
| SA85   | 1           | 0           | 1           | 0           | 1           | 0           | 1           | 64/32                              | 550000h to 55FFFFh    | 2A8000h to 2AFFFFh     |
| SA86   | 1           | 0           | 1           | 0           | 1           | 1           | 0           | 64/32                              | 560000h to 56FFFFh    | 2B0000h to 2B7FFFh     |
| SA87   | 1           | 0           | 1           | 0           | 1           | 1           | 1           | 64/32                              | 570000h to 57FFFh     | 2B8000h to 2BFFFFh     |
| SA88   | 1           | 0           | 1           | 1           | 0           | 0           | 0           | 64/32                              | 580000h to 58FFFFh    | 2C0000h to 2C7FFFh     |
| SA89   | 1           | 0           | 1           | 1           | 0           | 0           | 1           | 64/32                              | 590000h to 59FFFFh    | 2C8000h to 2CFFFFh     |
| SA90   | 1           | 0           | 1           | 1           | 0           | 1           | 0           | 64/32                              | 5A0000h to 5AFFFFh    | 2D0000h to 2D7FFFh     |
| SA91   | 1           | 0           | 1           | 1           | 0           | 1           | 1           | 64/32                              | 5B0000h to 5BFFFFh    | 2D8000h to 2DFFFFh     |
| SA92   | 1           | 0           | 1           | 1           | 1           | 0           | 0           | 64/32                              | 5C0000h to 5CFFFFh    | 2E0000h to 2EE7FFh     |
| SA93   | 1           | 0           | 1           | 1           | 1           | 0           | 1           | 64/32                              | 5D0000h to 5DFFFFh    | 2E8000h to 2EFFFFh     |
| SA94   | 1           | 0           | 1           | 1           | 1           | 1           | 0           | 64/32                              | 5E0000h to 5EFFFFh    | 2F0000h to 2F7FFFh     |

## (Continued)

| Sector | <b>A</b> 21 | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | Sector size<br>(Kbytes/<br>Kwords) | (×8)<br>Address Range | (×16)<br>Address Range |
|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------------------------|-----------------------|------------------------|
| SA95   | 1           | 0           | 1           | 1           | 1           | 1           | 1           | 64/32                              | 5F0000h to 5FFFFFh    | 2F8000h to 2FFFFFh     |
| SA96   | 1           | 1           | 0           | 0           | 0           | 0           | 0           | 64/32                              | 600000h to 60FFFFh    | 300000h to 307FFFh     |
| SA97   | 1           | 1           | 0           | 0           | 0           | 0           | 1           | 64/32                              | 610000h to 61FFFFh    | 308000h to 30FFFFh     |
| SA98   | 1           | 1           | 0           | 0           | 0           | 1           | 0           | 64/32                              | 620000h to 62FFFFh    | 310000h to 317FFFh     |
| SA99   | 1           | 1           | 0           | 0           | 0           | 1           | 1           | 64/32                              | 630000h to 63FFFFh    | 318000h to 31FFFFh     |
| SA100  | 1           | 1           | 0           | 0           | 1           | 0           | 0           | 64/32                              | 640000h to 64FFFFh    | 320000h to 327FFFh     |
| SA101  | 1           | 1           | 0           | 0           | 1           | 0           | 1           | 64/32                              | 650000h to 65FFFFh    | 328000h to 32FFFFh     |
| SA102  | 1           | 1           | 0           | 0           | 1           | 1           | 0           | 64/32                              | 660000h to 66FFFFh    | 330000h to 337FFFh     |
| SA103  | 1           | 1           | 0           | 0           | 1           | 1           | 1           | 64/32                              | 670000h to 67FFFh     | 338000h to 33FFFFh     |
| SA104  | 1           | 1           | 0           | 1           | 0           | 0           | 0           | 64/32                              | 680000h to 68FFFFh    | 340000h to 347FFFh     |
| SA105  | 1           | 1           | 0           | 1           | 0           | 0           | 1           | 64/32                              | 690000h to 69FFFFh    | 348000h to 34FFFFh     |
| SA106  | 1           | 1           | 0           | 1           | 0           | 1           | 0           | 64/32                              | 6A0000h to 6AFFFFh    | 350000h to 357FFFh     |
| SA107  | 1           | 1           | 0           | 1           | 0           | 1           | 1           | 64/32                              | 6B0000h to 6BFFFFh    | 358000h to 35FFFFh     |
| SA108  | 1           | 1           | 0           | 1           | 1           | 0           | 0           | 64/32                              | 6C0000h to 6CFFFh     | 360000h to 367FFFh     |
| SA109  | 1           | 1           | 0           | 1           | 1           | 0           | 1           | 64/32                              | 6D0000h to 6DFFFFh    | 368000h to 36FFFFh     |
| SA110  | 1           | 1           | 0           | 1           | 1           | 1           | 0           | 64/32                              | 6E0000h to 6EFFFFh    | 370000h to 377FFFh     |
| SA111  | 1           | 1           | 0           | 1           | 1           | 1           | 1           | 64/32                              | 6F0000h to 6FFFFh     | 378000h to 37FFFFh     |
| SA112  | 1           | 1           | 1           | 0           | 0           | 0           | 0           | 64/32                              | 700000h to 70FFFFh    | 380000h to 387FFFh     |
| SA113  | 1           | 1           | 1           | 0           | 0           | 0           | 1           | 64/32                              | 710000h to 71FFFFh    | 388000h to 38FFFFh     |
| SA114  | 1           | 1           | 1           | 0           | 0           | 1           | 0           | 64/32                              | 720000h to 72FFFFh    | 390000h to 397FFFh     |
| SA115  | 1           | 1           | 1           | 0           | 0           | 1           | 1           | 64/32                              | 730000h to 73FFFFh    | 398000h to 39FFFFh     |
| SA116  | 1           | 1           | 1           | 0           | 1           | 0           | 0           | 64/32                              | 740000h to 74FFFFh    | 3A0000h to 3A7FFFh     |
| SA117  | 1           | 1           | 1           | 0           | 1           | 0           | 1           | 64/32                              | 750000h to 75FFFFh    | 3A8000h to 3AFFFFh     |
| SA118  | 1           | 1           | 1           | 0           | 1           | 1           | 0           | 64/32                              | 760000h to 76FFFFh    | 3B0000h to 3B7FFFh     |
| SA119  | 1           | 1           | 1           | 0           | 1           | 1           | 1           | 64/32                              | 770000h to 77FFFFh    | 3B8000h to 3BFFFFh     |
| SA120  | 1           | 1           | 1           | 1           | 0           | 0           | 0           | 64/32                              | 780000h to 78FFFFh    | 3C0000h to 3C7FFFh     |
| SA121  | 1           | 1           | 1           | 1           | 0           | 0           | 1           | 64/32                              | 790000h to 79FFFFh    | 3C8000h to 3CFFFFh     |
| SA122  | 1           | 1           | 1           | 1           | 0           | 1           | 0           | 64/32                              | 7A0000h to 7AFFFFh    | 3D0000h to 3D7FFFh     |
| SA123  | 1           | 1           | 1           | 1           | 0           | 1           | 1           | 64/32                              | 7B0000h to 7BFFFFh    | 3D8000h to 3DFFFFh     |
| SA124  | 1           | 1           | 1           | 1           | 1           | 0           | 0           | 64/32                              | 7C0000h to 7CFFFFh    | 3E0000h to 3E7FFFh     |
| SA125  | 1           | 1           | 1           | 1           | 1           | 0           | 1           | 64/32                              | 7D0000h to 7DFFFFh    | 3E8000h to 3EFFFFh     |
| SA126  | 1           | 1           | 1           | 1           | 1           | 1           | 0           | 64/32                              | 7E0000h to 7EFFFFh    | 3F0000h to 3F7FFFh     |
| SA127  | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 64/32                              | 7F0000h to 7FFFFh     | 3F8000h to 3FFFFFh     |

Note : The address range is  $A_{21}$ :  $A_{-1}$  if in Byte mode ( $\overline{BYTE} = V_{IL}$ ) . The address range is  $A_{21}$ :  $A_0$  if in Word mode ( $\overline{BYTE} = V_{IH}$ ) .

## Sector Group Address Table (MBM29PL64LM)

| Sector Group | <b>A</b> 21 | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | Sector group size (Kbytes/Kwords) | Sectors        |
|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-----------------------------------|----------------|
| SGA0         | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 64/32                             | SA0            |
| SGA1         | 0           | 0           | 0           | 0           | 0           | 0           | 1           | 64/32                             | SA1            |
| SGA2         | 0           | 0           | 0           | 0           | 0           | 1           | 0           | 64/32                             | SA2            |
| SGA3         | 0           | 0           | 0           | 0           | 0           | 1           | 1           | 64/32                             | SA3            |
| SGA4         | 0           | 0           | 0           | 0           | 1           | 0           | 0           | 256/128                           | SA4 to SA7     |
| SGA5         | 0           | 0           | 0           | 1           | 0           | 0           | 0           | 256/128                           | SA8 to SA11    |
| SGA6         | 0           | 0           | 0           | 1           | 1           | 0           | 0           | 256/128                           | SA12 to SA15   |
| SGA7         | 0           | 0           | 1           | 0           | 0           | 0           | 0           | 256/128                           | SA16 to SA19   |
| SGA8         | 0           | 0           | 1           | 0           | 1           | 0           | 0           | 256/128                           | SA20 to SA23   |
| SGA9         | 0           | 0           | 1           | 1           | 0           | 0           | 0           | 256/128                           | SA24 to SA27   |
| SGA10        | 0           | 0           | 1           | 1           | 1           | 0           | 0           | 256/128                           | SA28 to SA31   |
| SGA11        | 0           | 1           | 0           | 0           | 0           | 0           | 0           | 256/128                           | SA32 to SA35   |
| SGA12        | 0           | 1           | 0           | 0           | 1           | 0           | 0           | 256/128                           | SA36 to SA39   |
| SGA13        | 0           | 1           | 0           | 1           | 0           | 0           | 0           | 256/128                           | SA40 to SA43   |
| SGA14        | 0           | 1           | 0           | 1           | 1           | 0           | 0           | 256/128                           | SA44 to SA47   |
| SGA15        | 0           | 1           | 1           | 0           | 0           | 0           | 0           | 256/128                           | SA48 to SA51   |
| SGA16        | 0           | 1           | 1           | 0           | 1           | 0           | 0           | 256/128                           | SA52 to SA55   |
| SGA17        | 0           | 1           | 1           | 1           | 0           | 0           | 0           | 256/128                           | SA56 to SA59   |
| SGA18        | 0           | 1           | 1           | 1           | 1           | 0           | 0           | 256/128                           | SA60 to SA63   |
| SGA19        | 1           | 0           | 0           | 0           | 0           | 0           | 0           | 256/128                           | SA64 to SA67   |
| SGA20        | 1           | 0           | 0           | 0           | 1           | 0           | 0           | 256/128                           | SA68 to SA71   |
| SGA21        | 1           | 0           | 0           | 1           | 0           | 0           | 0           | 256/128                           | SA72 to SA75   |
| SGA22        | 1           | 0           | 0           | 1           | 1           | 0           | 0           | 256/128                           | SA76 to SA79   |
| SGA23        | 1           | 0           | 1           | 0           | 0           | 0           | 0           | 256/128                           | SA80 to SA83   |
| SGA24        | 1           | 0           | 1           | 0           | 1           | 0           | 0           | 256/128                           | SA84 to SA87   |
| SGA25        | 1           | 0           | 1           | 1           | 0           | 0           | 0           | 256/128                           | SA88 to SA91   |
| SGA26        | 1           | 0           | 1           | 1           | 1           | 0           | 0           | 256/128                           | SA92 to SA95   |
| SGA27        | 1           | 1           | 0           | 0           | 0           | 0           | 0           | 256/128                           | SA96 to SA99   |
| SGA28        | 1           | 1           | 0           | 0           | 1           | 0           | 0           | 256/128                           | SA100 to SA103 |
| SGA29        | 1           | 1           | 0           | 1           | 0           | 0           | 0           | 256/128                           | SA104 to SA107 |
| SGA30        | 1           | 1           | 0           | 1           | 1           | 0           | 0           | 256/128                           | SA108 to SA111 |
| SGA31        | 1           | 1           | 1           | 0           | 0           | 0           | 0           | 256/128                           | SA112 to SA115 |
| SGA32        | 1           | 1           | 1           | 0           | 1           | 0           | 0           | 256/128                           | SA116 to SA119 |
| SGA33        | 1           | 1           | 1           | 1           | 0           | 0           | 0           | 256/128                           | SA120 to SA123 |
| SGA34        | 1           | 1           | 1           | 1           | 1           | 0           | 0           | 64/32                             | SA124          |
| SGA35        | 1           | 1           | 1           | 1           | 1           | 0           | 1           | 64/32                             | SA125          |
| SGA36        | 1           | 1           | 1           | 1           | 1           | 1           | 0           | 64/32                             | SA126          |
| SGA37        | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 64/32                             | SA127          |

## **Common Flash Memory Interface Code**

| A <sub>0</sub> to A <sub>6</sub> | DQ <sub>0</sub> to DQ <sub>15</sub> | Description                                                          |
|----------------------------------|-------------------------------------|----------------------------------------------------------------------|
| 10h<br>11h<br>12h                | 0051h<br>0052h<br>0059h             | Query-unique ASCII string "QRY"                                      |
| 13h<br>14h                       | 0002h<br>0000h                      | Primary OEM Command Set (02h = Fujitsu standard)                     |
| 15h<br>16h                       | 0040h<br>0000h                      | Address for Primary Extended Table                                   |
| 17h<br>18h                       | 0000h<br>0000h                      | Alternate OEM Command Set (00h = not applicable)                     |
| 19h<br>1Ah                       | 0000h<br>0000h                      | Address for Alternate OEM Extended Table (00h = not applicable)      |
| 1Bh                              | 0027h                               | Vcc Min (write/erase) DQ7 to DQ4: 1 V/bit, DQ3 to DQ0: 100 mV/bit    |
| 1Ch                              | 0036h                               | Vcc Max (write/erase) DQ7 to DQ4: 1 V/bit, DQ3 to DQ0: 100 mV/bit    |
| 1Dh                              | 0000h                               | V <sub>PP</sub> Min voltage (00h = no V <sub>pp</sub> pin)           |
| 1Eh                              | 0000h                               | V <sub>PP</sub> Max voltage (00h =no V <sub>pp</sub> pin)            |
| 1Fh                              | 0007h                               | Typical timeout per single write 2 <sup>N</sup> μs                   |
| 20h                              | 0007h                               | Typical timeout for Min size buffer write 2 <sup>N</sup> μs          |
| 21h                              | 000Ah                               | Typical timeout per individual sector erase 2 <sup>N</sup> ms        |
| 22h                              | 0000h                               | Typical timeout for full chip erase 2 <sup>N</sup> ms                |
| 23h                              | 0001h                               | Max timeout for write 2 <sup>N</sup> times typical                   |
| 24h                              | 0005h                               | Max timeout for buffer write 2 <sup>N</sup> times typical            |
| 25h                              | 0004h                               | Max timeout per individual sector erase 2 <sup>N</sup> times typical |
| 26h                              | 0000h                               | Max timeout for full chip erase 2 <sup>N</sup> times typical         |
| 27h                              | 0017h                               | Device Size = 2 <sup>N</sup> byte                                    |
| 28h<br>29h                       | 0002h<br>0000h                      | Flash Device Interface description 02h : $\times$ 8/ $\times$ 16     |
| 2Ah<br>2Bh                       | 0005h<br>0000h                      | Max number of byte in multi-byte write = 2 <sup>N</sup>              |
| 2Ch                              | 0002h                               | Number of Erase Block Regions within device (02h = Boot)             |
| 2Dh<br>2Eh<br>2Fh<br>30h         | 007Fh<br>0000h<br>0020h<br>0000h    | Erase Block Region 1 Information                                     |
| 31h<br>32h<br>33h<br>34h         | 003Eh<br>0000h<br>0000h<br>0001h    | Erase Block Region 2 Information                                     |

| A <sub>0</sub> to A <sub>6</sub> | DQ <sub>0</sub> to DQ <sub>15</sub> | Description                                                                                                                                  |
|----------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 35h<br>36h<br>37h<br>38h         | 0000h<br>0000h<br>0000h<br>0000h    | Erase Block Region 3 Information                                                                                                             |
| 39h<br>3Ah<br>3Bh<br>3Ch         | 0000h<br>0000h<br>0000h<br>0000h    | Erase Block Region 4 Information                                                                                                             |
| 40h<br>41h<br>42h                | 0050h<br>0052h<br>0049h             | Query-unique ASCII string "PRI"                                                                                                              |
| 43h                              | 0031h                               | Major version number, ASCII                                                                                                                  |
| 44h                              | 0033h                               | Minor version number, ASCII                                                                                                                  |
| 45h                              | 0008h                               | Address Sensitive Unlock<br>Required                                                                                                         |
| 46h                              | 0002h                               | Erase Suspend (02h = To Read & Write)                                                                                                        |
| 47h                              | 0004h                               | Number of sectors in per group                                                                                                               |
| 48h                              | 0001h                               | Sector Temporary Unprotection (01h = Supported)                                                                                              |
| 49h                              | 0004h                               | Sector Protection Algorithm                                                                                                                  |
| 4Ah                              | 0000h                               | Dual Operation<br>(00h = Not Supported)                                                                                                      |
| 4Bh                              | 0000h                               | Burst Mode Type<br>(00h = Not Supported)                                                                                                     |
| 4Ch                              | 0001h                               | Page Mode Type<br>(01h = 4-Word Page Supported)                                                                                              |
| 4Dh                              | 00B5h                               | V <sub>ACC</sub> (Acceleration) Supply Minimum DQ <sub>7</sub> to DQ <sub>4</sub> : 1 V/bit, DQ <sub>3</sub> to DQ <sub>0</sub> : 100 mV/bit |
| 4Eh                              | 00C5h                               | V <sub>ACC</sub> (Acceleration) Supply Maximum DQ <sub>7</sub> to DQ <sub>4</sub> : 1 V/bit, DQ <sub>3</sub> to DQ <sub>0</sub> : 100 mV/bit |
| 4Fh                              | 0004h                               | Write Protect (04h = Uniform Sectors Bottom Write Protect)                                                                                   |
| 50h                              | 01h                                 | Program Suspend (01h = Supported)                                                                                                            |

#### **■ FUNCTIONAL DESCRIPTION**

#### **Standby Mode**

There are two ways to implement the standby mode on the device, one using both the  $\overline{\text{CE}}$  and  $\overline{\text{RESET}}$  pins, and the other via the  $\overline{\text{RESET}}$  pin only.

When using both pins, CMOS standby mode is achieved with  $\overline{\text{CE}}$  and  $\overline{\text{RESET}}$  input held at  $V_{\text{CC}} \pm 0.3 \text{ V}$ . Under this condition the current consumed is less than 5  $\mu$ A Max. During Embedded Algorithm operation,  $V_{\text{CC}}$  active current ( $I_{\text{CC2}}$ ) is required even when  $\overline{\text{CE}}$  = "H". The device can be read with standard access time ( $I_{\text{CE}}$ ) from either of these standby modes.

When using the  $\overline{\text{RESET}}$  pin only, CMOS standby mode is achieved with  $\overline{\text{RESET}}$  input held at  $V_{SS}\pm0.3$  V ( $\overline{\text{CE}}$  = "H" or "L") . Under this condition the current consumed is less than 5  $\mu$ A Max. Once the  $\overline{\text{RESET}}$  pin is set high, the device requires  $t_{RH}$  as a wake-up time for output to be valid for read access.

During standby mode, the output is in the high impedance state, regardless of  $\overline{\text{OE}}$  input.

#### **Automatic Sleep Mode**

Automatic sleep mode works to restrain power consumption during read-out of device data. It can be useful in applications such as handy terminal, which requires low power consumption.

To activate this mode, the device automatically switch themselves to low power mode when the device addresses remain stable after 30 ns from data valid. It is not necessary to control  $\overline{CE}$ ,  $\overline{WE}$ , and  $\overline{OE}$  in this mode. The current consumed is typically 1  $\mu$ A (CMOS Level).

Since the data are latched during this mode, the data are continuously read out. When the addresses are changed, the mode is automatically canceled and the device read-out the data for changed addresses.

#### **Autoselect**

The Autoselect mode allows reading out of a binary code and identifies its manufacturer and type. It is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm.

To activate this mode, the programming equipment must force  $V_{ID}$  on address pin  $A_9$ . Two identifier bytes may then be sequenced from the devices outputs by toggling  $A_0$ . All addresses can be either High or Low except  $A_6$ ,  $A_3$ ,  $A_2$ ,  $A_1$  and  $A_0$ . See "MBM29PL64LM User Bus Operations (Word Mode: BYTE = VIH)" and "MBM29PL64LM User Bus Operations (Byte Mode: BYTE = VIL)" in  $\blacksquare$ DEVICE BUS OPERATION.

The manufacturer and device codes may also be read via the command register, for instances when the device is erased or programmed in a system without access to high voltage on the A<sub>9</sub> pin. The command sequence is illustrated in "MBM29PL64LM Standard Command Definitions" in ■DEVICE BUS OPERATION.Refer to Autoselect Command section.

In Word mode, a read cycle from address 00h returns the manufacturer's code (Fujitsu = 04h). A read cycle at address 01h outputs device code. When 227Eh is output, it indicates that two additional codes, called Extended Device Codes will be required. Therefore the system may continue reading out these Extended Device Codes at addresses of 0Eh and 0Fh. Notice that the above applies to Word mode. The addresses and codes differ from those of Byte mode. Refer to "Sector Group Protection Verify Autoselect Codes" in ■DEVICE BUS OPERATION.

#### **Read Mode**

The device has two control functions required to obtain data at the outputs.  $\overline{CE}$  is the power control and used for a device selection.  $\overline{OE}$  is the output control and used to gate data to the output pins.

Address access time (tacc) is equal to the delay from stable addresses to valid output data. The chip enable access time (tce) is the delay from stable addresses and stable  $\overline{CE}$  to valid data at the output pins. The output enable access time is the delay from the falling edge of  $\overline{OE}$  to valid data at the output pins. (Assuming the addresses have been stable for at least tacc-toe time.) When reading out a data without changing addresses after power-up, input hardware reset or to change  $\overline{CE}$  pin from "H" or "L".

#### Page Mode Read

The device is capable of fast read access for random locations within limited address location called Page. The Page size of the device is 8 bytes / 4 words, within the appropriate Page being selected by the higher address bits  $A_{21}$  to  $A_{2}$  and the address bits  $A_{1}$  to  $A_{0}$  in Word mode (  $A_{1}$  to  $A_{-1}$  in Byte mode) determining the specific word within that page. This is an asynchronous operation with the microprocessor supplying the specific word location.

The initial page access is equal to the random access ( $t_{ACC}$ ) and subsequent Page read access (as long as the locations specified by the microprocessor fall within that Page) is equivalent to the page address access time( $t_{PACC}$ ). Here again,  $\overline{CE}$  selects the device and  $\overline{OE}$  is the output control and should be used to gate data to the output pins if the device is selected. Fast Page mode, accesses are obtained by keeping  $A_{20}$  to  $A_{2}$  constant and changing  $A_{1}$  and  $A_{0}$  in Word mode (  $A_{1}$  to  $A_{-1}$  in Byte mode ) to select the specific word within that Page.

#### **Output Disable**

With the  $\overline{\text{OE}}$  input at logic high level (V<sub>IH</sub>), output from the devices are disabled. This may cause the output pins to be in a high impedance state.

#### Write

Device erasure and programming are accomplished via the command register. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the device function.

The command register itself does not occupy any addressable memory location. The register is a latch used to store the commands, along with the address and data information needed to execute the command. The command register is written by bringing  $\overline{WE}$  to  $V_{\text{IL}}$ , while  $\overline{CE}$  is at  $V_{\text{IL}}$  and  $\overline{OE}$  is at  $V_{\text{IH}}$ . Addresses are latched on the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , whichever starts later; while data is latched on the rising edge of  $\overline{WE}$  or  $\overline{CE}$ , whichever starts first. Standard microprocessor write timings are used.

Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters.

#### **Sector Group Protection**

The device features hardware sector group protection. This feature will disable both program and erase operations in any combination of 38 sector groups of memory. See "Sector Group Address Table (MBM29PL64LM)" in **DEVICE BUS OPERATION**. The user's side can use the sector group protection using programming equipment. The device is shipped with all sector groups that are unprotected.

To activate it, the programming equipment must force  $V_{ID}$  on address pin  $A_9$  and control pin  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$  and  $A_6 = A_3 = A_2 = A_0 = V_{IL}$ ,  $A_1 = V_{IH}$ . The sector group addresses ( $A_{21}$ ,  $A_{20}$ ,  $A_{19}$ ,  $A_{18}$ ,  $A_{17}$ ,  $A_{16}$ , and  $A_{15}$ ) should be set to the sector to be protected. "Sector Address Table (MBM29PL64LM)" in  $\blacksquare$ DEVICE BUS OPERATION defines the sector address for each of the seventy-one (71) individual sectors, and "Sector Group Address Table (MBM29PL64LM)" in  $\blacksquare$ DEVICE BUS OPERATION defines the sector group address for each of the twenty-four (24) individual group sectors. Programming of the protection circuitry begins on the falling edge of the  $\overline{WE}$  pulse and is terminated with the rising edge of the same. Sector group addresses must be held constant during the  $\overline{WE}$  pulse. See "Sector Group Protection Timing Diagram" in  $\blacksquare$ TIMING DIAGRAM and "Sector Group Protection Algorithm" in  $\blacksquare$ FLOW CHART for sector group protection timing diagram and algorithm.

To verify programming of the protection circuitry, the programming equipment must force  $V_{ID}$  on address pin  $A_9$  with  $\overline{CE}$  and  $\overline{OE}$  at  $V_{IL}$  and  $\overline{WE}$  at  $V_{IH}$ . Scanning the sector group addresses ( $A_{21}$ ,  $A_{20}$ ,  $A_{19}$ ,  $A_{18}$ ,  $A_{17}$ ,  $A_{16}$ , and  $A_{15}$ ) while ( $A_6$ ,  $A_3$ ,  $A_2$ ,  $A_1$ ,  $A_0$ ) = (0, 0, 0, 1, 0) will produce a logical "1" code at device output DQ<sub>0</sub> for a protected sector. Otherwise the device will produce "0" for unprotected sectors. In this mode, the lower order addresses, except for  $A_0$ ,  $A_1$ ,  $A_2$ ,  $A_3$ , and  $A_6$  can be either High or Low.  $A_{-1}$  requires applying to  $V_{IL}$  on Byte mode.

Where the higher order addresses(A<sub>21</sub>, A<sub>20</sub>, A<sub>19</sub>, A<sub>18</sub>, A<sub>17</sub>, A<sub>16</sub>, and A<sub>15</sub>) are the desired sector group address will produce a logical "1" at DQ₀ for a protected sector group. See "Sector Group Protection Verify Autoselect Codes" in ■DEVICE BUS OPERATION for Autoselect codes.

#### **Temporary Sector Group Unprotection**

This feature allows temporary unprotection of previously protected sector groups of the devices in order to change data. The Sector Group Unprotection mode is activated by setting the  $\overline{RESET}$  pin to high voltage ( $V_{ID}$ ). During this mode, formerly protected sector groups can be programmed or erased by selecting the sector group addresses. Once the  $V_{ID}$  is taken away from the  $\overline{RESET}$  pin, all the previously protected sector groups will be protected again. Refer to "Temporary Sector Group Unprotection Timing Diagram" in  $\blacksquare$ TIMING DIAGRAM and "Temporary Sector Group Unprotection Algorithm" in  $\blacksquare$ FLOW CHART.

#### **Hardware Reset**

The devices may be reset by driving the  $\overline{RESET}$  pin to  $V_{IL}$  from  $V_{IH}$ . The  $\overline{RESET}$  pin has a pulse requirement and has to be kept low  $(V_{IL})$  for at least " $t_{RP}$ " in order to properly reset the internal state machine. Any operation in the process of being executed will be terminated and the internal state machine will be reset to the read mode " $t_{READY}$ " after the  $\overline{RESET}$  pin is driven low. Furthermore, once the  $\overline{RESET}$  pin goes high, the devices require an additional " $t_{RH}$ " before it will allow read access. When the  $\overline{RESET}$  pin is low, the devices will be in the standby mode for the duration of the pulse and all the data output pins will be tri-stated. If a hardware reset occurs during a program or erase operation, the data at that particular location will be corrupted.

### Write Protect (WP)

The Write Protection function provides a hardware method of protecting certain first 64K bytes words sectors without using  $V_{ID}$ . This function is one of two provided by the  $\overline{WP}/ACC$  pin.

If the system asserts  $V_{\text{IL}}$  on the  $\overline{\text{WP}}/\text{ACC}$  pin, the device disables program and erase functions in the first 64K bytes / 32K words sectors independently of whether this sector was protected or unprotected using the method described in "Sector Group Protection" above.

If the system asserts  $V_{\text{IH}}$  on the  $\overline{\text{WP}}/\text{ACC}$  pin, the device reverts of whether the outermost 8K bytes / 4K words sectors were last set to be protected to the unprotected status. Sector protection or unprotection for this sector depends on whether this was last protected or unprotected using the method described in "Sector protection/unprotection".

#### **Accelerated Program Operation**

The device offers accelerated program operation which enables programming in high speed. If the system asserts  $V_{ACC}$  to the  $\overline{WP}/ACC$  pin, the device automatically enters the acceleration mode and the time required for program operation will reduce to about 85%. This function is primarily intended to allow high speed programing, so caution is needed as the sector group becomes temporarily unprotected.

The system would use a fast program command sequence when programming during acceleration mode. Set command to fast mode and reset command from fast mode are not necessary. When the device enters the acceleration mode, the device is automatically set to fast mode. Therefore, the present sequence could be used for programming and detection of completion during acceleration mode.

Removing  $V_{ACC}$  from the  $\overline{WP}/ACC$  pin returns the device to normal operation. Do not remove  $V_{ACC}$  from the  $\overline{WP}/ACC$  pin while programming. See "Accelerated Program Timing Diagram" in  $\blacksquare$ TIMING DIAGRAM.

#### **Enhanced Vccq Feature**

The output voltage generated on the device is determined based on the Vccq level. This feature allows the device to operate in mixed-voltage environments, driving and receiving signals to and from other devices on the same bus.

#### ■ COMMAND DEFINITIONS

Device operations are selected by writing specific address and data sequences into the command register. "MBM29PL64LM Standard Command Definitions" in ■DEVICE BUS OPERATION shows the valid register command sequences. Note that the Erase Suspend (B0h) and Erase Resume (30h) commands are valid only while the Sector Erase operation is in progress. Also the Program Suspend (B0h) and Program Resume (30h) commands are valid only while the Program operation is in progress. Moreover Reset commands are functionally equivalent, resetting the device to the read mode. Please note that commands must be asserted to DQ<sub>7</sub> to DQ<sub>0</sub> and DQ<sub>15</sub> to DQ<sub>8</sub> bits are ignored.

#### **Reset Command**

In order to return from Autoselect mode or Exceeded Timing Limits ( $DQ_5 = 1$ ) to Read mode, the Reset operation is initiated by writing the Reset command sequence into the command register. The devices remain enabled for reads until the command register contents are altered.

The devices will automatically be in the reset state after power-up. In this case, a command sequence is not required in order to read data.

#### **Autoselect Command**

Flash memories are intended for use in applications where the local CPU alters memory contents. Therefore, manufacture and device codes must be accessible while the devices reside in the target system. PROM programmers typically access the signature codes by raising A<sub>9</sub> to a high voltage. However applying high voltage onto the address lines is not generally desired system design practice.

The device contains an Autoselect command operation to supplement traditional PROM programming methodology. The operation is initiated by writing the Autoselect command sequence into the command register.

The Autoselect command sequence is initiated first by writing two unlock cycles. This is followed by a third write cycle that contains the address and the Autoselect command. Then the manufacture and device codes can be read from the address, and an actual data of memory cell can be read from the another address.

Following the command write, a read cycle from address 00h returns the manufactures's code (Fujitsu = 04h). A read cycle at address 01h outputs device code. When 227Eh is output, it indicates that two additional codes, called Extended Device Codes will be required. Therefore the system may continue reading out these Extended Device Codes at address of 0Eh as well as at 0Fh. Notice that above applies to Word mode. The addresses and codes differ from those of Byte mode. Refer to "Sector Group Protection Verify Autoselect Codes" in DEVICE BUS OPERATION.

To terminate the operation, it is necessary to write the Reset command into the register. To execute the Autoselect command during the operation, Reset command must be written before the Autoselect command.

#### **Programming**

The devices are programmed on a word-by-word basis. Programming is a four bus cycle operation. There are two "unlock" write cycles. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of  $\overline{CE}$  or  $\overline{WE}$ , whichever happens later and the data is latched on the rising edge of  $\overline{CE}$  or  $\overline{WE}$ , whichever happens first. The rising edge of  $\overline{CE}$  or  $\overline{WE}$  (whichever happens first) starts programming. Upon executing the Embedded Program Algorithm command sequence, the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin.

The system can determine the status of the program operation by using  $DQ_7$  ( $\overline{Data}$  Polling),  $DQ_6$  (Toggle Bit) or RY/BY. The  $\overline{Data}$  Polling and Toggle Bit are automatically performed at the memory location being programmed.

The programming operation is completed when the data on DQ<sub>7</sub> is equivalent to data written to this bit at which the devices return to the read mode and plogram addresses are no longer latched. Therefore, the devices require that a valid address to the devices be supplied by the system at this particular instance. Hence Data Polling requires the same address which is being programmed.

If hardware reset occurs during the programming operation, the data being written is not guaranteed.

Programming is allowed in any address sequence and across sector boundaries. Beware that a data "0" cannot be programmed back to a "1". Attempting to do so may result in either failure condition or an apparent success according to the data polling algorithm. But a read from Reset mode will show that the data is still "0". Only erase operations can convert "0"s to "1"s.

Note that attempting to program a "1" over a "0" will result in programming failure. This precaution is the same with Fujitsu standard NOR devices. "Embedded Program™ Algorithm" in ■FLOW CHART illustrates the Embedded Program™ Algorithm using typical command strings and bus operations.

#### **Program Suspend/Resume**

The Program Suspend command allows the system to interrupt a program operation so that data can be read from any address. Writing the Program Suspend command (B0h) during Embedded Program operation immediately suspends the programming. Refer to "Erase Suspend/Resume" for the detail.

When the Program Suspend command is written during a programming process, the device halts the program operation within 1us and updates the status bits. After the program operation has been suspended, the system can read data from any address. The data at program-suspended address is not valid. Normal read timing and command definitions apply.

After the Program Resume command (30h) is written, the device reverts to programming. The system can determine the status of the program operation using the DQ7 or DQ6 status bits, just as in the standard program operation. See "Write Operation Status" for more information. When issuing program suspend command in 4  $\mu$ s after issuing program command, determine the status of program operation by reading status bit at more 4  $\mu$ s after issuing program resume command.

The system also writes the Autoselect command sequence in the Program Suspend mode. The device allows reading Autoselect codes at the addresses within programming sectors, since the codes are not stored in the memory. When the device exits the Autoselect mode, the device reverts to the Program Suspend mode, and is ready for another valid operation. See "Autoselect Command Sequence" for more information.

The system must write the Program Resume command to exit from the Program Suspend mode and continue the programming operation. Further writes of the Resume command are ignored. Another Program Suspend command can be written after the device resumes programming. Do not read CFI code after HiddenROM Entry and Exit in program suspend mode.

#### Write Buffer Programming Operations

Write Buffer Programming allows the system write to series of 16 words in one programming operation. This results in faster effective word programming time than the standard programming algorithms. The Write Buffer Programming command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle selecting the Sector Address in which programming will occur. In forth cycle contains both Sector Address and unique code for data bus width will be loaded into the page buffer at the Sector Address in which programming will occur.

The system then writes the starting address/data combination. This "starting address" must be the same Sector Address used in third and fourth cycles and its lower addresses of  $A_3$  to  $A_0$  should be 0h. All subsequent address must be incremented by 1. Addresses are latched on the falling edge of  $\overline{CE}$  or  $\overline{WE}$ , whichever happens later and the data is latched on the rising edge of  $\overline{CE}$  or  $\overline{WE}$ , whichever happens first. The rising edge of  $\overline{CE}$  or  $\overline{WE}$  (whichever happens first) starts programming. Upon executing the Write Buffer Programming Operations command sequence, the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin.

DQ<sub>7</sub>(Data Polling), DQ<sub>6</sub>(Toggle Bit), DQ<sub>5</sub>(Exceeded Timing Limits), DQ<sub>1</sub>(Write-to-Buffer Abort) should be monitored to determine the device status during Write Buffer Programming. In addition to these functions, it is also possible to indicate to the host system that Write Buffer Programming Operations are either in progress or have been completed by RY/BY. See "Hardware Sequence Flags".

The Data polling techniques described in "Data Polling Algorithm" in ■FLOW CHART should be used while monitoring the last address location loaded into the write buffer. In addition, it is not neccessary to specify an address in Toggle Bit techniques described in "Toggle Bit Algorithm" in ■FLOW CHART. The automatic pro-

graming operation is completed when the data on DQ7 is equivalent to the data written to this bit at which time the device returns to the read mode and addresses are no longer latched (See "Hardware Sequence Flags").

The write-buffer programming operation can be suspended using the standard program suspend/resume commands.

Once the write buffer programming is set, the system must then write the "Program Buffer to Flash" command at the Sector Address. Any other address/data combination will abort the Write Buffer Programming operation and the device will continue busy state.

The Write Buffer Programming Sequence can be ABORTED by doing the following:

- · Different Sector Address is asserted.
- Write data other than the "Program Buffer to Flash" command after the specified number of "data load" cycles.

A "Write-to-Buffer-Abort Reset" command sequence must be written to the device to return to read mode. (See "MBM29PL64LM Standard Command Definitions" in **DEVICE BUS OPERATION** for details on this command sequence.)

#### **Chip Erase**

Chip erase is a six bus cycle operation. It begins two "unlock" write cycles followed by writing the "set-up" command, and two "unlock" write cycles followed by the chip erase command which invokes the Embedded Erase algorithm.

The device does not require the user to program the device prior to erase. Upon executing the Embedded Erase Algorithm the devices automatically programs and verifies the entire memory for an all zero data pattern prior to electrical erase (Preprogram function). The system is not required to provide any controls or timings during these operations.

The system can determine the erase operation status by using DQ $_7$  (Data Polling), DQ $_6$  (Toggle Bit I) and DQ $_2$  (Toggle Bit II) or RY/BY output signal. The chip erase begins on the rising edge of the last  $\overline{CE}$  or  $\overline{WE}$ , whichever happens first from last command sequence and completes when the data on DQ $_7$  is "1" (See Write Operation Status section.) at which time the device returns to read mode.

#### **Sector Erase**

Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the Sector Erase command.

Multiple sectors may be erased concurrently by writing the same six bus cycle operations. This sequence is followed by writes of the Sector Erase command to addresses in other sectors desired to be concurrently erased. The time between writes must be less than Erase Time-out time( $t_{TOW}$ ). Otherwise that command will not be accepted and erasure will not start. It is recommended that processor interrupts be disabled during this time to guarantee this condition. The interrupts can reoccur after the last Sector Erase command is written. A time-out of " $t_{TOW}$ " from the rising edge of last  $\overline{CE}$  or  $\overline{WE}$ , whichever happens first, will initiate the execution of the Sector Erase command(s). If another falling edge of  $\overline{CE}$  or  $\overline{WE}$ , whichever happens first occurs within the " $t_{TOW}$ " time-out window the timer is reset (monitor  $DQ_3$  to determine if the sector erase timer window is still open, see section  $DQ_3$ , Sector Erase Timer). Resetting the devices once execution has begun will corrupt the data in the sector. In that case, restart the erase on those sectors and allow them to complete (refer to the Write Operation Status). Loading the sector erase buffer may be done in any sequence and with any number of sectors (0 to 127).

Sector erase does not require the user to program the devices prior to erase. The devices automatically program all memory locations in the sector(s) to be erased prior to electrical erase using the Embedded Erase Algorithm. When erasing a sector, the remaining unselected sectors remain unaffected. The system is not required to provide any controls or timings during these operations.

The system can determine the status of the erase operation by using  $DQ_7$  (Data Polling),  $DQ_6$  (Toggle Bit) or RY/BY.

The sector erase begins after the " $t_{TOW}$ " time-out from the rising edge of  $\overline{CE}$  or  $\overline{WE}$  whichever happens first for the last sector erase command pulse and completes when the data on  $DQ_7$  is "1" (see Write Operation Status

section), at which the devices return to the read mode. Data polling and Toggle Bit must be performed at an address within any of the sectors being erased.

#### **Erase Suspend/Resume**

The Erase Suspend command allows the user to interrupt Sector Erase operation and then perform read to a sector not being erased. This command is applicable ONLY during the Sector Erase operation within the time-out period for sector erase. Writting the Erase Suspend command (B0h) during the Sector Erase time-out results in immediate termination of the time-out period and suspension of the erase operation.

Writing the "Erase Resume" command (30h) resumes the erase operation.

When the "Erase Suspend" command is written during the Sector Erase operation, the device takes maximum of " $t_{SPD}$ " to suspend the erase operation. When the devices enter the erase-suspended mode, the RY/ $\overline{BY}$  output pin will be at High-Z and the DQ<sub>7</sub> bit will be at logic "1" and DQ<sub>6</sub> will stop toggling. The user must use the address of the erasing sector for reading DQ<sub>6</sub> and DQ<sub>7</sub> to determine if the erase operation has been suspended. Further writes of the Erase Suspend command are ignored.

When the erase operation is suspended, the devices default to the erase-suspend-read mode. Reading data in this mode is the same as reading from the standard read mode, except that the data must be read from sectors that have not been erase-suspended. Reading successively from the erase-suspended sector while the device is in the erase-suspend-read mode will cause DQ<sub>2</sub> to toggle. See the section on DQ<sub>2</sub>.

To resume the operation of Sector Erase, the Resume command (30h) should be written. Any further writes of the Resume command at this point will be ignored. Another Erase Suspend command can be written after the chip has resumed erasing.

Do not issuing program command after entering erase-suspend-read mode.

#### Fast Mode Set/Reset

The device has Fast Mode function. It dispenses with the initial two unclock cycles required in the standard program command sequence by writing Fast Mode command into the command register. In this mode, the required bus cycle for programming consists of two cycles instead of four bus cycles in standard program command. The read operation is also executed after exiting this mode. During the Fast mode, do not write any command other than the Fast program/Fast mode reset command. To exit from this mode, write Fast Mode Reset command into the command register. (Refer to the "Embedded Program<sup>TM</sup> Algorithm for Fast Mode" in  $\blacksquare$ FLOW CHART.) The Vcc active current is required even  $\overline{CE} = V_{IH}$  during Fast Mode.

#### **Fast Programming**

During Fast Mode, the programming can be executed with two bus cycles operation. The Embedded Program Algorithm is executed by writing program set-up command (A0h) and data write cycles (PA/PD). See "Embedded Program™ Algorithm for Fast Mode" in ■FLOW CHART.

#### **Extended Sector Group Protection**

In addition to normal sector group protection, the device has Extended Sector Group Protection as extended function. This function enables protection of the sector group by forcing V<sub>ID</sub> on RESET pin and writes a command sequence. Unlike conventional procedures, it is not necessary to force V<sub>ID</sub> and control timing for control pins. The only RESET pin requires V<sub>ID</sub> for sector group protection in this mode. The extended sector group protection requires V<sub>ID</sub> on RESET pin. With this condition, the operation is initiated by writing the set-up command (60h) into the command register. Then the sector group addresses pins (A<sub>21</sub>, A<sub>20</sub>, A<sub>19</sub>, A<sub>18</sub>, A<sub>17</sub>, A<sub>16</sub> and A<sub>15</sub>) and (A<sub>6</sub>, A<sub>3</sub>, A<sub>2</sub>, A<sub>1</sub>, A<sub>0</sub>) = (0, 0, 0, 1, 0) should be set to the sector group to be protected (set V<sub>IL</sub> for the other addresses pins is recommended), and write extended sector group protection command (60h). A sector group is typically protected in 250 µs. To verify programming of the protection circuitry, the sector group addresses pins (A<sub>21</sub>, A<sub>20</sub>, A<sub>19</sub>, A<sub>18</sub>, A<sub>17</sub>, A<sub>16</sub> and A<sub>15</sub>) and (A<sub>6</sub>, A<sub>3</sub>, A<sub>2</sub>, A<sub>1</sub>, A<sub>0</sub>) = (0, 0, 0, 1, 0) should be set and write a command (40h). Following the command write, a logical "1" at device output DQ<sub>0</sub> will produce for protected sector in the read operation. If the output data is logical "0", write the extended sector group protection command (60h) again. To terminate the operation, set RESET pin to V<sub>IH</sub>. (Refer to the "Extended Sector Group Protection Timing Diagram" in ■TIMING DIAGRAM and "Extended Sector Group Protection Algorithm" in ■FLOW CHART.)

### **Query Command (CFI: Common Flash Memory Interface)**

The CFI (Common Flash Memory Interface) specification outlines device and host system software interrogation handshake which allows specific vendor-specified software algorithms to be used for entire families of devices. This allows device-independent, JEDEC ID-independent, and forward-and backward-compatible software support for the specified flash device families. Refer to CFI specification in detail.

The operation is initiated by writing the query command (98h) into the command register. Following the command write, a read cycle from specific address retrieves device information. Please note that output data of upper byte (DQ₁₅ to DQ₃) is "0". Refer to the CFI code table. To terminate operation, it is necessary to write the Reset command sequence into the register. (See "Common Flash Memory Interface Code" in ■DEVICE BUS OPERATION.)

#### **HiddenROM Mode**

#### (1) HiddenROM Region

The HiddenROM (HiddenROM) feature provides a Flash memory region that the system may access through a new command sequence. This is primarily intended for customers who wish to use an Electronic Serial Number (ESN) in the device with the ESN protected against modification. Once the HiddenROM region is protected, any further modification of that region is impossible. This ensures the security of the ESN once the product is shipped to the field.

The HiddenROM region is 256 bytes / 128 words in length. After the system writes the HiddenROM Entry command sequence, it may read the HiddenROM region by using device addresses  $A_6$  to  $A_0$  ( $A_{21}$  to  $A_{15}$  are all "0"). That is, the device sends only program command that would normally be sent to the address to the HiddenROM region. This mode of operation continues until the system issues the Exit HiddenROM command sequence, or until power is removed from the device. On power-up, or following a hardware reset, the device reverts to sending commands to the address.

If you request Fujitsu to program the ESN in the device, please contact a Fujitsu representative for more information.

#### (2) HiddenROM Entry Command

The device has a HiddenROM area with One Time Protect function. This area is to enter the security code and to unable the change of the code once set. Programming is allowed in this area until it is protected. However, once it gets protected, it is impossible to unprotect. Therefore, extreme caution is required.

The HiddenROM area is 256 bytes / 128 words. This area is in SA0 . Therefore, write the HiddenROM entry command sequence to enter the HiddenROM area. It is called HiddenROM mode when the HiddenROM area appears.

Sectors other than the block area SA0 can be read during HiddenROM mode. Read/program of the HiddenROM area is possible during HiddenROM mode. Write the HiddenROM reset command sequence to exit the HiddenROM mode. Note that any other commands should not be issued than the HiddenROM program/protection/reset commands during the HiddenROM mode. When you issue the other commands including the suspend resume capability, send the HiddenROM reset command first to exit the HiddenROM mode and then issue each command.

#### (3) HiddenROM Program Command

To program the data to the HiddenROM area, write the HiddenROM program command sequence during HiddenROM mode. This command is the same as the usual program command, except that it needs to write the command during HiddenROM mode. Therefore the detection of completion method is the same as in the past, using the  $DQ_7$  data pooling,  $DQ_6$  Toggle bit or RY/ $\overline{BY}$ . You should pay attention to the address to be programmed. If an address not in the HiddenROM area is selected, the previous data will be deleted.

During the write into the HiddenROM region, the program suspend command issuance is prohibited.

#### (4) HiddenROM Protect Command

There are two methods to protect the HiddenROM area. One is to write the sector group protect setup command (60h), set the sector address in the HiddenROM area and  $(A_6, A_3, A_2, A_1, A_0) = (0, 0, 0, 1, 0)$ , and write the sector group protect command (60h) during the HiddenROM mode. The same command sequence may be used because it is the same as the extension sector group protect in the past, except that it is in the HiddenROM mode and does not apply high voltage to the  $\overline{RESET}$  pin. Please refer to above mentioned "Extended Sector Group Protection" for details of sector group protect setting.

The other method is to apply high voltage ( $V_{ID}$ ) to  $A_9$  and OE, set the sector address in the HiddenROM area and ( $A_6$ ,  $A_3$ ,  $A_2$ ,  $A_1$ ,  $A_0$ ) = (0, 0, 0, 1, 0), and apply the write pulse during the HiddenROM mode. To verify the protect circuit, apply high voltage ( $V_{ID}$ ) to  $A_9$ , specify ( $A_6$ ,  $A_3$ ,  $A_2$ ,  $A_1$ ,  $A_0$ ) = (0, 0, 0, 1, 0) and the sector address in the HiddenROM area, and read. When "1" appears on DQ<sub>0</sub>, the protect setting is completed. "0" will appear on DQ<sub>0</sub> if it is not protected. Apply write pulse again. The same command sequence could be used for the above method because other than the HiddenROM mode, it is the same as the sector group protect previously mentioned.

Take note that other sector groups will be affected if an address other than those for the HiddenROM area is selected for the sector group address, so please be careful. Pay close attention that once it is protected, protection CANNOT BE CANCELLED.

#### **Write Operation Status**

Detailed in "Hardware Sequence Flags" are all the status flags which can determine the status of the device for current mode operation. When checking Hardware Sequence Flags during program operation, it should be checked 4  $\mu$ s after issuing program command. During sector erase, the part provides the status flags automatically to the I/O ports. The information on DQ2 is address sensitive. If an address from an erasing sector is consecutively read, then the DQ2 bit will toggle. However DQ2 will not toggle if an address from a non-erasing sector is consecutively read. This allows the user to determine which sectors are erasing.

Once erase suspend is entered address sensitivity still applies. If the address of a non-erasing sector (one available for read) is provided, then stored data can be read from the device. If the address of an erasing sector (one unavailable for read) is applied, the device will output its status bits.

### **Hardware Sequence Flags**

|                            |                            | Status                                              | DQ <sub>7</sub>   | $DQ_6$ | DQ <sub>5</sub> | DQ <sub>3</sub> | DQ <sub>2</sub>                                                                                                | DQ <sub>1</sub> *3 |
|----------------------------|----------------------------|-----------------------------------------------------|-------------------|--------|-----------------|-----------------|----------------------------------------------------------------------------------------------------------------|--------------------|
| In<br>Progress             | Embedded Program Algorithm |                                                     | DQ <sub>7</sub>   | Toggle | 0               | 0               | 1                                                                                                              | 0                  |
|                            | Embedded Erase Algorithm   |                                                     | 0                 | Toggle | 0               | 1               | Toggle*1                                                                                                       | N/A                |
|                            | Program<br>Suspend<br>Mode | Program-Suspend-Read<br>(Program Suspended Sector)  | Data              | Data   | Data            | Data            | Data                                                                                                           | Data               |
|                            |                            | Program-Suspend-Read (Non-Program Suspended Sector) | Data              | Data   | Data            | Data            | Data                                                                                                           | Data               |
|                            | Erase<br>Suspend<br>Mode   | Erase-Suspend-Read<br>(Erase Suspended Sector)      | 1                 | 1      | 0               | 0               | Toggle*1                                                                                                       | N/A                |
|                            |                            | Erase-Suspend-Read (Non-Erase Suspended Sector)     | Data              | Data   | Data            | Data            | Data                                                                                                           | Data               |
|                            |                            | Erase-Suspend-Program (Non-Erase Suspended Sector)  | DQ <sub>7</sub>   | Toggle | 0               | 0               | 1*2                                                                                                            | N/A                |
|                            | Embedde                    | d Program Algorithm                                 | DQ <sub>7</sub>   | Toggle | 1               | 0               | 0 1 1 Toggle*1 ata Data ata Data 0 Toggle*1 ata Data 0 Toggle*1 ata Data 0 1*2 0 1 1 N/A 1 N/A N/A N/A N/A N/A | N/A                |
| Exceeded<br>Time<br>Limits | Embedded Erase Algorithm   |                                                     | 0                 | Toggle | 1               | 1               | N/A                                                                                                            | N/A                |
|                            | Erase<br>Suspend<br>Mode   | Erase-Suspend-Program (Non-Erase Suspended Sector)  | ŪQ₁               | Toggle | 1               | 0               | N/A                                                                                                            | N/A                |
| Write to<br>Buffer*4       | BUSY State                 |                                                     | $\overline{DQ}_7$ | Toggle | 0               | N/A             | N/A                                                                                                            | 0                  |
|                            | Exceeded Timing Limits     |                                                     | $\overline{DQ}_7$ | Toggle | 1               | N/A             | N/A                                                                                                            | 0                  |
|                            | ABORT State                |                                                     | N/A               | Toggle | 0               | N/A             | N/A                                                                                                            | 1                  |

<sup>\*1 :</sup> Successive reads from the erasing or erase-suspend sector will cause DQ2 to toggle.

<sup>\*2 :</sup> Reading from non-erase suspend sector address will indicate logic "1" at the DQ2 bit.

<sup>\*3 :</sup> DQ1 indicates the Write-to-Buffer ABORT status during Write-Buffer-Programming operations.

<sup>\*4 :</sup> The Data Polling algorithm detailed in "Data Polling Algorithm" in ■FLOW CHART should be used for Write-Buffer-Programming operations. Note that DQ₂ during Write-Buffer-Programming indicates the data-bar for DQ₂ data for the LAST LOADED WRITE-BUFFER ADDRESS location.

#### DQ<sub>7</sub>

## Data Polling

The devices feature Data Polling as a method to indicate to the host that the Embedded Algorithms are in progress or completed. During the Embedded Program Algorithm, an attempt to read devices will produce reverse data last written to DQ<sub>7</sub>. Upon completion of the Embedded Program Algorithm, an attempt to read the device will produce true data last written to DQ<sub>7</sub>. During the Embedded Erase Algorithm, an attempt to read the device will produce a "0" at the DQ<sub>7</sub> output. Upon completion of the Embedded Erase Algorithm, an attempt to read device will produce a "1" at the DQ<sub>7</sub> output. The flowchart for Data Polling (DQ<sub>7</sub>) is shown in "Data Polling Algorithm" in ■FLOW CHART.

For programming, the Data Polling is valid after the rising edge of fourth write pulse in the four write pulse sequence.

For chip erase and sector erase, the Data Polling is valid after the rising edge of the sixth write pulse in the six write pulse sequence. Data Polling must be performed at sector addresses of sectors being erased, not protected sectors. Otherwise, the status may become invalid.

If a program address falls within a protected sector, Data polling on DQ7 is active for approximately 1  $\mu$ s, then the device returns to read mode. After an erase command sequence is written, if all sectors selected for erasing are protected, Data Polling on DQ7 is active for approximately 100  $\mu$ s, then the device returns to read mode. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected.

Once the Embedded Algorithm operation is close to being completed, the device data pins  $(DQ_7)$  may change asynchronously while the output enable  $(\overline{OE})$  is asserted low. This means that the device is driving status information on  $DQ_7$  at one instant of time, and then that byte's valid data the next. Depending on when the system samples the  $DQ_7$  output, it may read the status or valid data. Even if the device completes the Embedded Algorithm operation and  $DQ_7$  has a valid data, the data outputs on  $DQ_6$  to  $DQ_0$  may still be invalid. The valid data on  $DQ_7$  to  $DQ_0$  will be read on the successive read attempts.

The Data Polling feature is active only during the Embedded Programming Algorithm, Embedded Erase Algorithm, Erace Suspendmode or sector erase time-out.

See "Data Polling during Embedded Algorithm Operation Timing Diagram" in ■TIMING DIAGRAM for the Data Polling timing specifications and diagram.

#### $DQ_6$

### Toggle Bit I

The device also feature the "Toggle Bit I" as a method to indicate to the host system that the Embedded Algorithms are in progress or completed.

During an Embedded Program or Erase Algorithm cycle, successive attempts to read ( $\overline{CE}$  or  $\overline{OE}$  toggling) data from the devices will result in DQ $_6$  toggling between one and zero. Once the Embedded Program or Erase Algorithm cycle is completed, DQ $_6$  will stop toggling and valid data will be read on the next successive attempts. During programming, the Toggle Bit I is valid after the rising edge of the fourth write pulse in the four write pulse sequences. For chip erase and sector erase, the Toggle Bit I is valid after the rising edge of the sixth write pulse in the six write pulse sequences. The Toggle Bit I is active during the sector time out.

In programm operation, if the sector being written to is protected, the Toggle bit will toggle for about 1  $\mu$ s and then stop toggling with the data unchanged. In erase, the device will erase all the selected sectors except for the protected ones. If all selected sectors are protected, the chip will toggle the Toggle bit for about 100  $\mu$ s and then drop back into read mode, having data kept remained.

Either  $\overline{CE}$  or  $\overline{OE}$  toggling will cause the DQ<sub>6</sub> to toggle. See "Toggle Bit I Timing Diagramduring Embedded Algorithm Operations" in ■TIMING DIAGRAM for the Toggle Bit I timing specifications and diagram.

#### $DQ_5$

#### **Exceeded Timing Limits**

 $DQ_5$  will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under these conditions  $DQ_5$  will produce a "1". This is a failure condition indicating that the program or erase cycle was not successfully completed.  $\overline{D}$ ata Polling is the only operating function of the device under this condition. The  $\overline{CE}$  circuit will partially power down the device under these conditions (to approximately 2 mA). The  $\overline{OE}$  and  $\overline{WE}$  pins will control the output disable functions as described in "MBM29PL64LM User Bus Operations (Word Mode :  $\overline{BYTE} = V_{IH}$ )" and "MBM29PL64LM User Bus Operations (Byte Mode :  $\overline{BYTE} = V_{IL}$ )" in  $\blacksquare$ DEVICE BUS OPERATION.

The  $DQ_5$  failure condition may also appear if a user tries to program a non blank location without pre-erase. In this case the device locks out and never completes the Embedded Algorithm operation. Hence, the system never reads a valid data on  $DQ_7$  bit and  $DQ_6$  never stop toggling. Once the device has exceeded timing limits, the  $DQ_5$  bit will indicate a "1". Note that this is not a device failure condition since the device was incorrectly used. If this occurs, reset the device with command sequence.

#### DQ<sub>3</sub>

#### Sector Erase Timer

After the completion of the initial sector erase command sequence the sector erase time-out will begin.  $DQ_3$  will remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase command sequence.

If  $\overline{Data}$  Polling or the Toggle Bit I indicates a valid erase command has been written,  $DQ_3$  may be used to determine whether the sector erase timer window is still open. If  $DQ_3$  is "1" the internally controlled erase cycle has begun. If  $DQ_3$  is "0", the device will accept additional sector erase commands. To insure the command has been accepted, the system software should check the status of  $DQ_3$  prior to and following each subsequent Sector Erase command. If  $DQ_3$  were high on the second status check, the command may not have been accepted.

See "Hardware Sequence Flags".

#### $DQ_2$

#### Toggle Bit II

This Toggle bit II, along with DQ<sub>6</sub>, can be used to determine whether the devices are in the Embedded Erase Algorithm or in Erase Suspend.

Successive reads from the erasing sector will cause  $DQ_2$  to toggle during the Embedded Erase Algorithm. If the devices are in the erase-suspended-read mode, successive reads from the erase-suspended sector will cause  $DQ_2$  to toggle. When the device is in the erase-suspended-program mode, successive reads from the non-erase suspended sector will indicate a logic "1" at the  $DQ_2$  bit.

 $DQ_6$  is different from  $DQ_2$  in that  $DQ_6$  toggles only when the standard program or Erase, or Erase Suspend Program operation is in progress. The behavior of these two status bits, along with that of  $DQ_7$ , is summarized as follows:

For example, DQ₂ and DQ₆ can be used together to determine if the erase-suspend-read mode is in progress. (DQ₂ toggles while DQ₆ does not.) See also "Hardware Sequence Flags" and "DQ₂ vs. DQ₆" in ■TIMING DIA-GRAM.

Furthermore, DQ<sub>2</sub> can also be used to determine which sector is being erased. At the erase mode, DQ<sub>2</sub> toggles if this bit is read from an erasing sector.

#### Reading Toggle Bits DQ6/DQ2

Whenever the system initially begins reading Toggle bit status, it must read  $DQ_7$  to  $DQ_0$  at least twice in a row to determine whether a Toggle bit is toggling. Typically a system would note and store the value of the Toggle bit after the first read. After the second read, the system would compare the new value of the Toggle bit with the first. If the Toggle bit is not toggling, the device has completed the program or erase operation. The system can read array data on  $DQ_7$  to  $DQ_0$  on the following read cycle.

However, if, after the initial two read cycles, the system determines that the Toggle bit is still toggling, the system also should note whether the value of  $DQ_5$  is high (see the section on  $DQ_5$ ). If it is, the system should then determine again whether the Toggle bit is toggling, since the Toggle bit may have stopped toggling just as  $DQ_5$  went high. If the Toggle bit is no longer toggling, the device has successfully completed the program or erase operation. If it is still toggling, the device did not complete the operation successfully, and the system must write the reset command to return to reading array data.

The remaining scenario is that the system initially determines that the Toggle bit is toggling and DQ₅ has not gone high. The system may continue to monitor the Toggle bit and DQ₅ through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation. (Refer to "Toggle Bit Algorithm" in ■FLOW CHART.)

#### Mode DQ<sub>7</sub> $DQ_6$ $DQ_2$ Program DQ<sub>7</sub> Toggle **Erase** 0 Toggle Toggle \*1 Erase-Suspend-Read 1 1 Toggle \*1 (Erase-Suspended Sector) Erase-Suspend-Program DQ<sub>7</sub> Toggle 1 \*2

#### **Toggle Bit Status**

#### $DQ_1$

#### Write-to-Buffer Abort

DQ<sub>1</sub> indicates whether a Write-to-Buffer operation was aborted. Under these conditions DQ<sub>1</sub> produces a "1". The system must issue the Write-to-Buffer-Abort-Reset command sequence to return the device to reading array data. See "Write Buffer Programming Operations" section for more details.

#### RY/BY

### Ready/Busy

The device provides a RY/BY open-drain output pin to indicate to the host system that the Embedded Algorithms are either in progress or has been completed. If the output is low, the device is busy with either a program or erase operation. If the output is high, the device is ready to accept any read/write or erase operation. If the device is placed in an Erase Suspend mode, the RY/BY output will be high, by means of connecting with a pull-up resister to Vcc.

During programming, the RY/BY pin is driven low after the rising edge of the fourth WE pulse. During an erase operation, the RY/BY pin is driven low after the rising edge of the sixth WE pulse. The RY/BY pin will indicate a busy condition during the RESET pulse. See "RY/BY Timing Diagram during Program/Erase Operation Timing Diagram" and "RESET Timing Diagram ( During Embedded Algorithms )" in ■TIMING DIAGRAM for a detailed timing diagram. The RY/BY pin is pulled high in standby mode.

Since this is an open-drain output, RY/BY pins can be tied together in parallel with a pull-up resistor to Vcc.

<sup>\*1 :</sup> Successive reads from the erasing or erase-suspend sector will cause DQ2 to toggle.

<sup>\*2 :</sup> Reading from the non-erase suspend sector address will indicate logic "1" at the DQ2 bit.

#### **Word/Byte Configuration**

BYTE pin selects the byte (8-bit) mode or word (16-bit) mode for the device. When this pin is driven high, the device operates in the word (16-bit) mode. Data is read and programmed at DQ<sub>15</sub> to DQ<sub>0</sub>. When this pin is driven low, the device operates in byte (8-bit) mode. In this mode, DQ<sub>15</sub>/A<sub>-1</sub> pin becomes the lowest address bit, and DQ<sub>14</sub> to DQ<sub>8</sub> bits are tri-stated. However, the command bus cycle is always an 8-bit operation and hence commands are written at DQ<sub>7</sub> to DQ<sub>0</sub> and DQ<sub>15</sub> to DQ<sub>8</sub> bits are ignored.

#### **Data Protection**

The device is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. During power up the device automatically reset the internal state machine in Read mode. Also, with its control register architecture, alteration of memory contents only occurs after successful completion of specific multi-bus cycle command sequences.

The device also incorporates several features to prevent inadvertent write cycles resulting form Vcc power-up and power-down transitions or system noise.

#### (1) Low Vcc Write Inhibit

To avoid initiation of a write cycle during  $V_{CC}$  power-up and power-down, a write cycle is locked out for  $V_{CC}$  less than  $V_{LKO}$ . If  $V_{CC} < V_{LKO}$ , the command register is disabled and all internal program/erase circuits are disabled. Under this condition, the device will reset to the read mode. Subsequent writes will be ignored until the  $V_{CC}$  level is greater than  $V_{LKO}$ . It is the user's responsibility to ensure that the control pins are logically correct to prevent unintentional writes when  $V_{CC}$  is above  $V_{LKO}$ .

If Embedded Erase Algorithm is interrupted, the intervened erasing sector(s) is(are) not valid.

### (2) Write Pulse "Glitch" Protection

Noise pulses of less than 3 ns (typical) on  $\overline{OE}$ ,  $\overline{CE}$ , or  $\overline{WE}$  will not initiate a write cycle.

#### (3) Logical Inhibit

Writing is inhibited by holding any one of  $\overline{OE} = V_{IL}$ ,  $\overline{CE} = V_{IH}$ , or  $\overline{WE} = V_{IH}$ . To initiate a write,  $\overline{CE}$  and  $\overline{WE}$  must be a logical zero while  $\overline{OE}$  is a logical one.

### (4) Power-up Write Inhibit

Power-up of the devices with  $\overline{WE} = \overline{CE} = V_{\parallel}$  and  $\overline{OE} = V_{\parallel}$  will not accept commands on the rising edge of  $\overline{WE}$ . The internal state machine is automatically reset to read mode on power-up.

#### (5) Sector Protection

Device user is able to protect each sector group individually to store and protect data. Protection circuit voids both write and erase commands that are addressed to protected sectors.

Any commands to write or erase addressed to protected sector are ignored.

#### ■ ABSOLUTE MAXIMUM RATINGS

| Parameter                                                                           | Symbol    | Rat         | Unit     |       |
|-------------------------------------------------------------------------------------|-----------|-------------|----------|-------|
| raiametei                                                                           | Зушьог    | Min         | Max      | Ollit |
| Storage Temperature                                                                 | Tstg      | <b>–</b> 55 | +125     | °C    |
| Ambient Temperature with Power Applied                                              | TA        | -20         | +85      | °C    |
| Voltage with Respect to Ground All Pins Except A <sub>9</sub> , OE, and RESET *1,*2 | VIN, VOUT | -0.5        | Vcc +0.5 | V     |
| Power Supply Voltage *1                                                             | Vcc       | -0.5        | +4.0     | V     |
| A <sub>9</sub> , $\overline{\text{OE}}$ , and $\overline{\text{RESET}}$ *1,*3       | Vin       | -0.5        | +12.5    | V     |
| WP/ACC *1,*3                                                                        | Vacc      | -0.5        | +12.5    | V     |

<sup>\*1:</sup> Voltage is defined on the basis of VSS = GND = 0 V.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

#### ■ RECOMMENDED OPERATING RANGES\*1

| Paran                         | Symbol | Va     | Unit |      |      |
|-------------------------------|--------|--------|------|------|------|
| Parameter                     |        | Symbol | Min  | Max  | Unit |
| Ambient Temperature           | 90     | TA     | -20  | +70  | °C   |
| Ambient remperature           | 10     | TA TA  | -20  | +85  |      |
| Vcc Supply Voltage *2, *3     |        | Vcc    | +3.0 | +3.6 | V    |
| Vcca Supply Voltage *2, *3 *4 |        | Vccq   | Vcc  |      | V    |

<sup>\*1 :</sup> Operating ranges define those limits between which the functionality of the device is guaranteed.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

<sup>\*2 :</sup> Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, input or I/O pins may undershoot Vss to -0.2 V for periods of up to 20 ns. Maximum DC voltage on input or I/O pins is Vcc +0.5 V. During voltage transitions, input or I/O pins may overshoot to Vcc +2.0 V for periods of up to 20 ns

<sup>\*3:</sup> Minimum DC input voltage is -0.5 V. During voltage transitions, these pins may undershoot Vss to -0.2 V for periods of up to 20 ns.Voltage difference between input and supply voltage (VIN-Vcc) dose not exceed to +9.0 V. Maximum DC input voltage is +12.5 V which may overshoot to +14.0 V for periods of up to 20 ns.

<sup>\*2 :</sup> Voltage is defined on the basis of Vss = GND = 0 V.

<sup>\*3:</sup> Vcc and Vccq supply voltage must be on the same level.

<sup>\*4 :</sup> Vccq supply voltage is only for MBM29PL64LMxxPCN : 56 pin TSOP

## ■ MAXIMUM OVERSHOOT/MAXIMUM UNDERSHOOT







#### **■ ELECTRICAL CHARACTERISTICS**

#### 1. DC Characteristics

| Parameter                                                                        | Symbol           | Condition                                                                                                                                                                                       |                                  | Unit     |      |          |       |
|----------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------|------|----------|-------|
| i didilicitor                                                                    | Cymbol           | Condition                                                                                                                                                                                       | 0113                             | Min      | Тур  | Max      | Oiiii |
| Input Lookaga Current                                                            | ILI              | Vin = Vss to Vcc,                                                                                                                                                                               | WP/ACC pin                       | -2.0     | _    | +2.0     |       |
| Input Leakage Current                                                            | ILI              | Vcc = Vcc Max                                                                                                                                                                                   | Others                           | -1.0     | _    | +1.0     | μA    |
| Output Leakage Current                                                           | ILO              | Vout = Vss to Vcc, V                                                                                                                                                                            | Vout = Vss to Vcc, Vcc = Vcc Max |          | _    | +1.0     | μΑ    |
| A <sub>9</sub> , OE, RESET Inputs Leakage<br>Current                             | Ішт              | Vcc = Vcc Max,<br>A <sub>9</sub> , OE, RESET = 1                                                                                                                                                | 12.5 V                           | _        | _    | 35       | μΑ    |
|                                                                                  |                  | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH}, Word$                                                                                                                                          |                                  | _        | 15   | 25       |       |
| Vcc Active Current                                                               |                  | f = 5 MHz                                                                                                                                                                                       | Byte                             | _        | 15   | 25       |       |
| (Read ) *1,*2                                                                    | Icc1             | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH},$                                                                                                                                               | Word                             | _        | 35   | 50       | mA    |
|                                                                                  |                  | f = 10 MHz                                                                                                                                                                                      | Byte                             | _        | 35   | 50       |       |
| Vcc Active Current<br>(Intra-Page Read) *2                                       | Icc2             | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH},$ 4-Word                                                                                                                                        | tprc = 25 ns,                    | _        | 10   | 20       | mA    |
| Vcc Active Current<br>(Program / Erase) *2,*3                                    | Іссз             | CE = VIL, OE = VIH                                                                                                                                                                              | _                                | 50       | 60   | mA       |       |
| Vcc Standby Current *2                                                           | Icc4             | $\overline{CE} = Vcc \pm 0.3 \text{ V},$ $\overline{RESET} = Vcc \pm 0.3$ $\overline{OE} = V_{IH}, \overline{WP/ACC}$                                                                           | _                                | 1        | 5    | μA       |       |
| Vcc Reset Current *2                                                             | Icc5             | $\overline{\text{RESET}} = \text{Vcc} \pm 0.3$<br>$\overline{\text{WP}}/\text{ACC} = \text{Vcc} \pm 0.$                                                                                         | _                                | 1        | 5    | μA       |       |
| Vcc Automatic Sleep Current *4                                                   | Icc <sub>6</sub> | $\overline{CE} = Vss \pm 0.3 \text{ V},$ $\overline{RESET} = Vcc \pm 0.3 \text{ V},$ $V_{IN} = Vcc \pm 0.3 \text{ V or } V_{ss} \pm 0.3 \text{ V},$ $\overline{WP}/ACC = Vcc \pm 0.3 \text{ V}$ |                                  | _        | 1    | 5        | μΑ    |
| Vcc Active Current (Erase-Suspend-Program) *2                                    | Icc7             | $\overline{\text{CE}} = \text{V}_{\text{IL}}, \ \overline{\text{OE}} = \text{V}_{\text{IH}}$                                                                                                    |                                  | _        | 50   | 60       | mA    |
| ACC Accelerated Program<br>Current                                               | Iacc             | CE = VIL, OE = VIH,<br>Vcc = Vcc Max,<br>WP/ACC = VACC<br>Max                                                                                                                                   |                                  | _        | _    | 45<br>60 | mA    |
| Input Low Level                                                                  | VIL              | _                                                                                                                                                                                               | ·                                | -0.5     | _    | 0.6      | V     |
| Input High Level                                                                 | VIH              | _                                                                                                                                                                                               |                                  | 0.7×Vcc  | _    | Vcc+0.3  | V     |
| Voltage for WP/ACC Sector<br>Protection/Unprotection and<br>Program Acceleration | Vacc             | Vcc = 3.0 V to 3.6 V                                                                                                                                                                            |                                  | 11.5     | 12.0 | 12.5     | V     |
| Voltage for Autoselect, and<br>Temporary Sector Unprotected                      | VID              | Vcc = 3.0 V to 3.6 V                                                                                                                                                                            |                                  | 11.5     | 12.0 | 12.5     | V     |
| Output Low Voltage Level                                                         | Vol              | IoL = 4.0 mA, Vcc =                                                                                                                                                                             | _                                | _        | 0.45 | V        |       |
| Output High Voltage Level                                                        | Vон              | Iон = −2.0 mA, Vcc                                                                                                                                                                              | = Vcc Min                        | 0.85×Vcc | _    | _        | V     |
| Low Vcc Lock-Out Voltage                                                         | VLKO             | _                                                                                                                                                                                               |                                  | 2.3      | _    | 2.5      | V     |

- \*1 : The lcc current listed includes both the DC operating current and the frequency dependent component.
- \*2 : Maximum Icc values are tested with Vcc = Vcc Max, and Vccq = Vccq Max. Vccq is only for MBM29PL64LMxxPCN : 56 pin TSOP.
- \*3 : Icc active while Embedded Erase or Embedded Program or Write Buffer Programming is in progress.
- \*4 : Automatic sleep mode enables the low power mode when address remain stable for tacc + 30 ns.

#### 2. AC Characteristics

• Read Only Operations Characteristics

| Parameter                                                         |                         | Symbols       |                |                       | Value* |     |     |     |      |
|-------------------------------------------------------------------|-------------------------|---------------|----------------|-----------------------|--------|-----|-----|-----|------|
|                                                                   |                         |               |                | Condition             | 90     |     | 10  |     | Unit |
|                                                                   |                         | JEDEC         | Standard       |                       | Min    | Max | Min | Max |      |
| Read Cycle Tin                                                    | ne                      | tavav         | <b>t</b> RC    | _                     | 90     | _   | 100 |     | ns   |
| Address to Out                                                    | put Delay               | <b>t</b> avqv | tacc           | CE = VIL,<br>OE = VIL |        | 90  |     | 100 | ns   |
| Chip Enable to Output Delay                                       |                         | <b>t</b> ELQV | <b>t</b> ce    | OE = VIL              | _      | 90  |     | 100 | ns   |
| Page Read Cyc                                                     | cle Time                | _             | <b>t</b> PRC   | _                     | 25     | _   | 30  |     | ns   |
| Page Address t                                                    | o Output Delay          | _             | <b>t</b> PACC  | CE = VIL,<br>OE = VIL |        | 25  |     | 30  | ns   |
| Output Enable                                                     | to Output Delay         | <b>t</b> GLQV | <b>t</b> oe    | _                     | _      | 25  | _   | 30  | ns   |
| Chip Enable to                                                    | Output High-Z           | <b>t</b> ehqz | <b>t</b> DF    | _                     | _      | 25  |     | 30  | ns   |
| Output Enable                                                     | Read                    |               | <b>t</b>       | _                     | 0      | _   | 0   |     | ns   |
| Hold Time                                                         | Toggle and Data Polling | _             | <b>t</b> oeh   | _                     | 10     | _   | 10  |     | ns   |
| Output Enable to Output High-Z                                    |                         | <b>t</b> GHQZ | <b>t</b> DF    | _                     | _      | 25  | _   | 30  | ns   |
| Output Hold Time From Addresses, CE or OE, Whichever Occurs First |                         | <b>t</b> axqx | tон            | _                     | 0      |     | 0   |     | ns   |
| RESET Pin Lov                                                     | v to Read Mode          | —             | <b>t</b> ready | _                     |        | 20  | _   | 20  | μs   |

#### \*: Test Conditions:

Output Load : 1 TTL gate and 30 pF

Input rise and fall times: 5 ns
Input pulse levels: 0.0 V or Vcc

Timing measurement reference level Input : Vcc / 2

Output: Vcc / 2



• Write (Erase/Program) Operations

|                                                                         | Operations            | S.            | mbal           |     |      | Va  | lue |      |     |      |
|-------------------------------------------------------------------------|-----------------------|---------------|----------------|-----|------|-----|-----|------|-----|------|
| Parameter                                                               |                       | Sy            | mbol           | 90  |      |     | 10  |      |     | Unit |
|                                                                         |                       | JEDEC         | Standard       | Min | Тур  | Max | Min | Тур  | Max |      |
| Write Cycle Time                                                        |                       | tavav         | twc            | 90  | _    | _   | 100 | _    | _   | ns   |
| Address Setup Time                                                      |                       | <b>t</b> avwl | <b>t</b> AS    | 0   | _    |     | 0   | _    |     | ns   |
| Address Setup Time to OE L<br>Toggle Bit Polling                        | ow During             | _             | taso           | 15  |      |     | 15  |      |     | ns   |
| Address Hold Time                                                       |                       | twlax         | <b>t</b> ah    | 45  | _    | _   | 45  | _    | _   | ns   |
| Address Hold Time from CE<br>During Toggle Bit Polling                  | or <del>OE</del> High | _             | <b>t</b> aht   | 0   |      |     | 0   |      |     | ns   |
| Data Setup Time                                                         |                       | <b>t</b> DVWH | <b>t</b> os    | 35  | _    | _   | 35  | _    | _   | ns   |
| Data Hold Time                                                          |                       | twhox         | <b>t</b> DH    | 0   | _    | _   | 0   | _    | _   | ns   |
| Output Enable Setup Time                                                |                       | _             | toes           | 0   | _    |     | 0   | _    |     | ns   |
| CE High During Toggle Bit P                                             | olling                | _             | <b>t</b> CEPH  | 20  | _    |     | 20  | _    |     | ns   |
| OE High During Toggle Bit P                                             | olling                | _             | <b>t</b> oeph  | 20  | _    | _   | 20  | _    | _   | ns   |
| Read Recover Time Before \(\) (OE High to WE Low)                       | Vrite                 | <b>t</b> GHWL | <b>t</b> GHWL  | 0   | _    |     | 0   | _    |     | ns   |
| Read Recover Time Before \(\) (\overline{OE} High to \overline{CE} Low) | Vrite                 | <b>t</b> GHEL | <b>t</b> ghel  | 0   |      |     | 0   | _    |     | ns   |
| CE Setup Time                                                           |                       | <b>t</b> ELWL | <b>t</b> cs    | 0   | _    |     | 0   | _    | _   | ns   |
| WE Setup Time                                                           |                       | twlel         | tws            | 0   | _    | _   | 0   |      |     | ns   |
| CE Hold Time                                                            |                       | twheh         | <b>t</b> cH    | 0   | _    | _   | 0   | _    | _   | ns   |
| WE Hold Time                                                            |                       | <b>t</b> EHWH | twн            | 0   | _    |     | 0   | _    | _   | ns   |
| CE Pulse Width                                                          |                       | <b>t</b> ELEH | <b>t</b> cp    | 35  | _    | _   | 35  | _    | _   | ns   |
| Write Pulse Width                                                       |                       | twlwh         | <b>t</b> wp    | 35  | _    | _   | 35  | _    | _   | ns   |
| CE Pulse Width High                                                     |                       | <b>t</b> ehel | <b>t</b> cph   | 25  | _    | _   | 25  | _    | _   | ns   |
| Write Pulse Width High                                                  |                       | twhwL         | <b>t</b> wph   | 30  | _    | _   | 30  | _    | _   | ns   |
| Effective Page<br>Programming Time<br>(Write Buffer Programming)        | Per Word              | twnwh1        | twnwh1         |     | 23.5 |     |     | 23.5 |     | μs   |
| Programming Time                                                        | Word                  |               |                | _   | 100  |     |     | 100  |     | μs   |
| Sector Erase Operation *1                                               |                       | twhwh2        | <b>t</b> whwh2 | _   | 1.0  |     | _   | 1.0  |     | S    |
| Vcc Setup Time                                                          |                       | _             | tvcs           | 50  | _    |     | 50  | _    |     | μs   |
| Recovery Time From RY/BY                                                |                       | _             | <b>t</b> PB    | 0   | _    | _   | 0   | _    | _   | ns   |
| Erase/Program Valid to RY/BY Delay                                      |                       | -             | <b>t</b> BUSY  | _   | _    | 90  | _   | _    | 90  | ns   |
| Rise Time to V <sub>ID</sub> *2                                         |                       | _             | <b>t</b> vidr  | 500 | _    | _   | 500 | _    |     | ns   |
| Rise Time to V <sub>ACC</sub> *3                                        |                       | _             | tvaccr         | 500 | _    | _   | 500 | _    | _   | ns   |
| Voltage Transition Time *2                                              |                       | _             | t∨LHT          | 4   | _    |     | 4   |      |     | μs   |

(Continued)

#### (Continued)

|                                           | Symbol |              | Value |     |     |     |     |     |      |
|-------------------------------------------|--------|--------------|-------|-----|-----|-----|-----|-----|------|
| Parameter                                 |        |              | 90    |     |     | 10  |     |     | Unit |
|                                           | JEDEC  | Standard     | Min   | Тур | Max | Min | Тур | Max |      |
| Write Pulse Width *2                      | _      | twpp         | 100   | _   | _   | 100 | _   | _   | μs   |
| OE Setup Time to WE Active *2             | _      | toesp        | 4     | _   | _   | 4   | _   | _   | μs   |
| CE Setup Time to WE Active *2             | _      | <b>t</b> csp | 4     | _   | _   | 4   | _   | _   | μs   |
| RESET Pulse Width                         | _      | <b>t</b> RP  | 500   | _   | _   | 500 | _   | _   | ns   |
| RESET High Time Before Read               | _      | <b>t</b> RH  | 100   | _   | _   | 100 | _   | _   | ns   |
| Delay Time from Embedded Output<br>Enable | _      | <b>t</b> EOE |       |     | 90  |     |     | 100 | ns   |
| Erase Time-out Time                       | _      | <b>t</b> TOW | 50    | _   | _   | 50  | _   | _   | μs   |
| Erase Suspend Transition Time             | _      | <b>t</b> spd | _     | _   | 20  | _   | _   | 20  | μs   |

<sup>\*1 :</sup> This does not include the preprogramming time.

<sup>\*2 :</sup> This timing is for Sector Group Protection operation.

<sup>\*3 :</sup> This timing is for Accelerated Program operation.

#### **■ ERASE AND PROGRAMMING PERFORMANCE**

| Parameter                                                  |         | Limits |      | Unit  | Remarks                                    |
|------------------------------------------------------------|---------|--------|------|-------|--------------------------------------------|
| raiametei                                                  | Min     | Тур    | Max  | Oiiit | Remarks                                    |
| Sector Erase Time                                          | _       | 1      | 15   | S     | Excludes programming time prior to erasure |
| Programming Time                                           | _       | 100    | 3000 | μs    |                                            |
| Effective Page Programming Time (Write Buffer Programming) | _       | 23.5   | _    | μs    | Excludes system-level overhead             |
| Chip Programming Time                                      | _       | _      | 600  | S     |                                            |
| Absolute Maximum Programming Time (16 words)               | _       | _      | 6    | ms    | Non programming within the same page       |
| Erase/Program Cycle                                        | 100,000 | _      | _    | cycle | _                                          |

#### ■ TSOP (1) PIN CAPACITANCE

| Parameter                            | Symbol           | Toot Sotup          | Va  | Unit |      |
|--------------------------------------|------------------|---------------------|-----|------|------|
| rarameter                            | Symbol           | Test Setup          | Тур | Max  | Onit |
| Input Capacitance                    | Cin              | Vin = 0             | 8   | 10   | pF   |
| Output Capacitance                   | Соит             | Vout = 0            | 8.5 | 12   | pF   |
| Control Pin Capacitance              | C <sub>IN2</sub> | Vin = 0             | 8   | 10   | pF   |
| Reset pin and WP/ACC Pin Capacitance | Сілз             | V <sub>IN</sub> = 0 | 20  | 25   | pF   |

Notes: • Test conditions T<sub>A</sub> = +25°C, f = 1.0 MHz

• DQ<sub>15</sub>/A-1 pin capacitance is stipulated by output capacitance.

#### **■ FBGA PIN CAPACITANCE**

| Parameter                            | Cymbol           | Took Soture         | Va  | l lmi4 |      |
|--------------------------------------|------------------|---------------------|-----|--------|------|
| Parameter                            | Symbol           | Test Setup          | Тур | Max    | Unit |
| Input Capacitance                    | Cin              | Vin = 0             | 8   | 10     | pF   |
| Output Capacitance                   | Соит             | Vout = 0            | 8.5 | 12     | pF   |
| Control Pin Capacitance              | C <sub>IN2</sub> | Vin = 0             | 8   | 10     | pF   |
| Reset pin and WP/ACC Pin Capacitance | Сілз             | V <sub>IN</sub> = 0 | 15  | 20     | pF   |

Notes: • Test conditions T<sub>A</sub> = +25°C, f = 1.0 MHz

• DQ<sub>15</sub>/A-1 pin capacitance is stipulated by output capacitance.

#### **■ TIMING DIAGRAM**

• Key to Switching Waveforms











Notes: • PA is address of the memory location to be programmed.

- PD is data to be programmed at word address.
- $\overline{DQ}_7$  is the output of the complement of the data written to the device.
- Dout is the output of the data written to the device.
- Figure indicates the last two bus cycles out of four bus cycle sequence.

Alternate  $\overline{\text{WE}}$  Controlled Program Operation Timing Diagram



Notes: • PA is address of the memory location to be programmed.

- PD is data to be programmed at word address.
- $\overline{DQ}_7$  is the output of the complement of the data written to the device.
- Dout is the output of the data written to the device.
- Figure indicates the last two bus cycles out of four bus cycle sequence.

Alternate  $\overline{\text{CE}}$  Controlled Program Operation Timing Diagram







\*: DQ<sub>7</sub> = Valid Data (The device has completed the Embedded operation.)

Note : When checking Hardware Sequence Flags program operations, it should be checked 4  $\mu s$  after issuing program command.

Data Polling during Embedded Algorithm Operation Timing Diagram



\*: DQ6 stops toggling (The device has completed the Embedded operation).

Note : When checking Hardware Sequence Flags program operations, it should be checked 4  $\mu s$  after issuing program command.

Toggle Bit I Timing Diagram during Embedded Algorithm Operations

















#### **■ FLOW CHART**

## **EMBEDDED ALGORITHMS** Start Write Program Command Sequence (See Below) Data Polling Embedded Program Algorithm in progress No Verify Data Yes No Increment Address Last Address Yes Programming Completed Program Command Sequence (Address/Command): 555h/AAh 2AAh/55h 555h/A0h Program Address/Program Data Note: The sequence is applied for Word (×16) mode. The addresses differ from Byte ( $\times$ 8) mode. **Embedded Program™ Algorithm**

#### **EMBEDDED ALGORITHMS** Start Write Erase Command Sequence (See Below) Data Polling Embedded Erase Algorithm No in progress Data = FFh **Erasure Completed** Individual Sector/Multiple Sector Chip Erase Command Sequence Erase Command Sequence (Address/Command): (Address/Command): 555h/AAh 555h/AAh 2AAh/55h 2AAh/55h 555h/80h 555h/80h 555h/AAh 555h/AAh 2AAh/55h 2AAh/55h Sector Address 555h/10h Sector Address /30h Additional sector erase commands are optional. Sector Address Note: The sequence is applied for Word (×16) mode. The addresses differ from Byte ( $\times$ 8 ) mode. **Embedded Erase™ Algorithm**













#### **■** ORDERING INFORMATION

| Part No.         | Package                        | Access Time (ns) | Remarks |
|------------------|--------------------------------|------------------|---------|
| MBM29PL64LM90TN  | 48-pin, plastic TSOP (1)       | 90 ns            |         |
| MBM29PL64LM10TN  | (FPT-48P-M19)<br>(Normal Bend) | 100 ns           |         |
| MBM29PL64LM90PCN | 56-pin, plastic TSOP (1)       | 90 ns            |         |
| MBM29PL64LM10PCN | (FPT-56P-M01)<br>(Normal Bend) | 100 ns           |         |
| MBM29PL64LM90PBT | 80-ball, plastic FBGA          | 90 ns            |         |
| MBM29PL64LM10PBT | (BGA-80P-M01)                  | 100 ns           |         |



#### **■ PACKAGE DIMENSIONS**



(Continued)



(Continued)



### **FUJITSU LIMITED**

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

F0311 © FUJITSU LIMITED Printed in Japan