

# **PS700**

# **Battery Monitor**

#### Features

- Measures, maintains and reports all critical rechargeable battery parameters with high accuracy
- · Supports Lithium (1-cell and 2-cell) battery packs
- Current measurement with 16-bit integrating A/D accurate to less than ±0.5% error
- Temperature measurement accurate to within ±2°C absolute, using on-chip temperature sensor or external thermistor
- Accumulation of charge current, discharge current, temperature and voltage in independent 32-bit registers
- 512-byte nonvolatile EEPROM stores factory programmed, measured and user-defined parameters
- In-system offset calibration compensates for offset error in current measurement
- Industry standard SMBus/I<sup>2</sup>C<sup>™</sup> compatible 2-wire communications interface
- 8-pin TSSOP package
- -20°C to +85°C operating temperature range
- NTC pin can be configured as a thermistor input or GPIO
- VC2 pin can be configured as a cell input or a GPIO
- Flexible power operating modes allow low-power monitoring of battery conditions during system full operating and standby conditions:
  - Run: Continuous Conversion; 80 µA typ.
  - Sample: Sample interval from 0.5-64s @ 45 μA typ.
  - Sample-Sleep: Sample interval from 0.5-138s min. @ 20 μA typ.
- Shelf-Sleep mode reduces power consumption during pack storage conditions to 300 nA typ., with automatic wake-up upon pack insertion

#### Pin Description



#### **Pin Summary**

| Pin Name | Description                                                                             |  |
|----------|-----------------------------------------------------------------------------------------|--|
| VC2/IO1  | Cell voltage input for cell 2 in a<br>2-series Li lon pack or general<br>purpose I/O #1 |  |
| VC1      | Cell voltage input for cell 1                                                           |  |
| SCL      | SMBus clock line                                                                        |  |
| SDA      | SMBus data I/O                                                                          |  |
| Rosc     | Oscillator bias resistor                                                                |  |
| NTC/IO0  | External thermistor connection or general purpose I/O #0                                |  |
| GND      | Power supply ground                                                                     |  |
| SR       | Sense resistor input                                                                    |  |

# 1.0 PRODUCT OVERVIEW

The PS700 is a cost-effective, highly accurate IC that measures, stores and reports all of the critical parameters required for rechargeable battery monitoring with a minimum of external components. It precisely measures charge/discharge current as well as voltage and temperature of a battery pack. In addition, the PS700 accurately accumulates both charge and discharge current as independent parameters. Temperature history can also be maintained for calculating self-discharge effects.

The PS700 integrates a highly accurate 16-bit integrating A/D converter that performs current measurement to within  $\pm 0.5\%$  error. On-chip counters precisely track battery charge/discharge and temperature history. Also included are an on-chip voltage regulation circuit, noncrystal time base and on-chip temperature sensor. The operating voltage range of the PS700 is optimized to allow a direct interface to 1 or 2-series Li Ion/Li Poly battery packs. 512 bytes of general purpose nonvolatile EEPROM storage are provided to store factory programmed, measured and user defined parameters.

Efficient communication is provided through an industry standard SMBus/I<sup>2</sup>C<sup>TM</sup> compatible 2-wire communications interface. This interface allows the host to determine accurate battery status for effective system power management and for communication to the end user. A battery management solution utilizing the PS700 delivers both space and total system component cost savings for a wide variety of battery operated applications.



#### FIGURE 1-1: PS700 INTERNAL BLOCK DIAGRAM

FIGURE 1-2: APPLICATION SCHEMATIC – PS700-BASED BATTERY PACK



#### TABLE 1-1: PIN DESCRIPTIONS

| Pin No. | Pin Name | Description                                                                                                                                                                          |  |  |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1       | VC2/IO1  | Cell input connection for lowest cell in a 2-cell series Li lon pack. Can also be configured as an open-drain general purpose input/output.                                          |  |  |
| 2       | VC1      | Cell input connection for highest cell in a 2-cell series Li lon pack. Connects to the positive terminal of 1-cell series packs. VC1 serves as the power supply input for the PS700. |  |  |
| 3       | SCL      | SMBus/I <sup>2</sup> C clock line connection.                                                                                                                                        |  |  |
| 4       | SDA      | SMBus/I <sup>2</sup> C data line connection.                                                                                                                                         |  |  |
| 5       | Rosc     | External bias resistor.                                                                                                                                                              |  |  |
| 6       | NTC/IO0  | Input for an external temperature sensor using a 103ETB-type thermistor. Can also be configured as a general purpose input/output pin.                                               |  |  |
| 7       | GND      | Analog and digital ground.                                                                                                                                                           |  |  |
| 8       | SR       | Current measurement A/D input from positive side of the current sense resistor.                                                                                                      |  |  |

# 2.0 ARCHITECTURAL OVERVIEW

The PS700 contains a complete analog "front-end" for battery monitoring as well as digital logic for control, measurement accumulation, timing and communications. Major functions within the PS700 include:

- Voltage Regulator
- Precision Time Base
- Temperature Sensor
- 512-Byte EEPROM Memory
- 32-Byte RAM Memory
- Analog-to-Digital (A/D) Converter
- 32-bit Accumulators/Timers
- SMBus/I<sup>2</sup>C Communications Interface

Figure 1-1 is a block diagram of the internal circuitry of the PS700. Figure 1-2 is a schematic diagram that depicts the PS700 in a typical single cell Lithium Ion application. The function of each of the blocks listed above is summarized in the following sections.

# 2.1 Internal Voltage Regulator

The PS700 incorporates an internal voltage regulator that supports 1 or 2-cell series lithium pack configurations. The internal regulator draws power directly from the VC1 input. No other external components are required to regulate internal supply voltage.

# 2.2 Precision Time Base

The integrated precision time base is a highly accurate RC oscillator that provides precise timing for the sigmadelta A/D and for the on-chip elapsed time counters without the need for an external crystal. This time base is trimmed during manufacturing to a nominal frequency of 131,072 Hz.

# 2.3 Temperature Sensor

An integrated temperature sensor is provided that can eliminate the need for an external thermistor. As an option, a connection is provided for an external thermistor for applications where the battery pack is physically located at a distance away from the PS700.

# 2.4 EEPROM Memory

512 bytes of EEPROM memory are incorporated for storage of nonvolatile parameters, such as PowerSmart<sup>®</sup> 3D cell models for use with host driver firmware. An initialization block is reserved within the EEPROM array for values that are loaded into PS700 registers following a power-on condition.

#### 2.5 RAM Memory

32 bytes of general purpose RAM memory are provided for storage of temporary parameters.

#### 2.6 A/D Converter

The PS700 incorporates an integrating sigma-delta A/D converter together with an analog mux that has inputs for charge and discharge current, cell and pack voltages, the on-chip temperature sensor and an off-chip thermistor. The converter can be programmed to perform a conversion with resolutions of 8 to 15 bits plus sign while utilizing either a  $\pm$ 340 mV or a  $\pm$ 170 mV reference.

# 2.7 32-Bit Accumulators/Timers

The PS700 incorporates four 32-bit accumulators and four 32-bit elapsed time counters. The Discharge Current Accumulator (DCA) and the Charge Current Accumulator (CCA) are intended to record discharge and charge capacity values. The Discharge Time Counter (DTC) and the Charge Time Counter (CTC) are intended to maintain the total discharge time and charge time. Accumulated charge and discharge values can be used to determine state of charge of the battery as well as cycle count information. With information provided by the elapsed time counters, average charge and discharge currents over an extended period of time can be calculated.

# 2.8 SMBus/l<sup>2</sup>C Communications Interface

The communications port for the PS700 is a 2-wire industry standard SMBus/I<sup>2</sup>C interface. All commands, status and data are read or written from the host system via this interface.

# 3.0 OPERATIONAL DESCRIPTION

#### 3.1 A/D and Accumulator/Timer Operation

#### 3.1.1 A/D CONVERSION CYCLE

When the A/D converter is enabled and active, it repeatedly performs a cycle of 1 to 8 conversions as programmed by the user through 8 A/D Control registers. These registers determine the input source, resolution, reference voltage source and sequence of conversions during an A/D converter cycle. During the cycle, the A/D logic accesses each register in sequence and performs the conversion specified by the bits within the register. This register contains an enable bit, a resolution field, a select bit for a single-ended or differential reference and a select field for the analog input mux. The results from each conversion are stored in one of eight corresponding16-bit result registers.

If the "enable" bit is set within a control register, a conversion will be performed. If it is disabled, that conversion will be skipped and the logic will move on to

the next register. In this manner, the user can specify a sequence of conversions that will be performed during each A/D cycle.

As stated above, the input source for each of the registers is programmable. The 3-bit mux field within each control register selects one of seven possible input sources for the A/D conversion. The list of input sources is as follows:

- Charge/Discharge Current (voltage from SR pin to GND)
- Internal Temperature Sensor
- External Thermistor (constant current source on NTC pin)
- Battery Pack Voltage
- VC1 Voltage
- VC2 Voltage
- A/D Offset (conversion performed with input shorted internally to determine offset error associated with the converter)

However, the accumulator/timer functions are "hard wired" to specific A/D Result registers. For this reason, the control/result registers are given names which indicate their primary intended usage (see Table 3-1).

| A/D Register # | Control Register | Result Register | Intended Input Source                                                           |
|----------------|------------------|-----------------|---------------------------------------------------------------------------------|
| 0              | lctrl            | Ires            | Battery Pack Current (via sense resistor)                                       |
| 1              | ITctrl           | ITres           | Internal Temperature Sensor                                                     |
| 2              | ETctrl           | ETres           | External Temperature Sensor                                                     |
| 3              | VPctrl           | VPres           | Battery Pack Voltage (VC1 to GND)                                               |
| 4              | VC1ctrl          | VC1res          | Battery Cell Voltage (VC1 to VC2)                                               |
| 5              | VC2ctrl          | VC2res          | Battery Cell Voltage (VC2 to GND)                                               |
| 6              | OFFSctrl         | OFFSres         | Internal A/D Offset Voltage (A/D input automatically internally shorted to GND) |
| 7              | AUXctrl          | AUXres          | Any                                                                             |

TABLE 3-1: A/D CONTROL/RESULT REGISTERS

The 3-bit "resolution" field in each A/D Control register determines the resolution of the conversion, from a minimum of 9 bits (8 bits plus sign bit) to a maximum of 16 bits (15 bits plus sign bit). The time required to complete the conversion is a function of the number of bits of resolution (n) selected. The conversion time can be calculated as follows:

TADC =  $30.52 \ \mu s * 2^n$ 

where:

"n" is the number of bits of resolution selected

The "Ref" bit selects the magnitude of the reference voltage. Either a  $\pm 340$  mV or a  $\pm 170$  mV reference is available. The  $\pm 170$  mV reference is typically used for current readings and the  $\pm 340$  mV reference for all other measurements.

The value of the LSB can be expressed as a function of the resolution selected as follows:

 $A/D LSB = 680/340 \text{ mV}/2^n$ 

where:

"n" is the number of bits of resolution selected

The result value is given in sign/magnitude format (i.e., a sign bit with a 15-bit magnitude).

| 15 | 0         |
|----|-----------|
| S  | Magnitude |

#### 3.1.2 CURRENT MEASUREMENT

Charge and discharge currents are measured using a 5 to 600 m $\Omega$  sense resistor that is connected between the SR and GND pins. The maximum input voltage at SR is ±150 mV. The sense resistor should be properly sized to accommodate the systems lowest and highest expected charge and discharge currents including suspend and/or standby currents.

In order to perform charge and discharge current measurements, the lctrl register must be programmed with the SR pin as the analog input source. If charge and discharge accumulation is desired, the lctrl and corresponding Ires registers should be used to select current measurement since the DCA, DTC, CCA and DCA registers are updated by the measurement results from the Ires register.

Ictrl programming in a typical application is as follows.

TABLE 3-2: Ictrl PROGRAMMING

| Bit(s) | Name | Value | Function                       |  |
|--------|------|-------|--------------------------------|--|
| 7      | En   | 1     | Enables A/D conversion         |  |
| 6-4    | Res  | 111   | Selects 16-bit resolution      |  |
| 3      | Ref  | 0     | Selects ±170 mV reference      |  |
| 2-0    | Sel  | 000   | Selects VSR as converter input |  |

Using the maximum resolution of 16 bits, the voltage value of the LSB is:

 $A/D LSB = 340 \text{ mV}/2^{16} = 5.19 \mu \text{V}$ 

Using a sense resistor value of 20 m $\Omega$ , the value of the LSB in units of current is:

 $5.19 \,\mu V/20 \,m\Omega = 259 \,\mu A$ 

#### 3.1.3 VOLTAGE MEASUREMENTS

Analog mux inputs are provided to support measurement of individual cell and battery pack voltages. A/D control registers VPctrl, VC1ctrl and VC2ctrl are used to specify the measurement to be made. In typical applications, voltage measurement at the cell or pack level is done using the +340 mV reference and a resolution of 10 bits plus sign bit.

The value of the LSB in a pack voltage measurement using a 340 mV reference voltage is given by the formula:

VPACK LSB =  $10.2V/2^{n}$ 

Where "n" is the resolution selected. For typical applications where n = 10:

VPACK LSB =  $10.2V/2^{10} = 10.2V/1024 = 9.96 \text{ mV}$ 

The value of the LSB in a cell voltage measurement using a 340 mV reference voltage is given by the formula:

VCELL LSB =  $6.23V/2^n$ 

Where "n" is the resolution selected. For typical applications where n = 10:

VCELL LSB = 6.23V/ $2^{10}$  = 6.23V/1024 = 6.08 mV

The following table shows LSB values for 9-bit plus sign resolution, so n = 9.

| TABLE 3-3: | LSB VALUES FOR 10-BIT |
|------------|-----------------------|
|            | RESOLUTION            |

| Measurement | VR  | Divider | Bits     | LSB   |
|-------------|-----|---------|----------|-------|
| VPACK       | 340 | 1/30    | 9 + sign | 19.92 |
| VCELL       | 340 | 1/18.33 | 9 + sign | 12.17 |

VPctrl programming in a typical application is as follows.

TABLE 3-4: VPctrl PROGRAMMING

| Bit(s) | Name | Value                    | Function                       |
|--------|------|--------------------------|--------------------------------|
| 7      | En   | 1 Enables A/D conversion |                                |
| 6-4    | Res  | 001                      | Selects 10-bit resolution      |
| 3      | Ref  | 1                        | Selects ±340 mV reference      |
| 2-0    | Sel  | 011                      | Selects VSR as converter input |

The input source fields for the VPctrl, VC1ctrl and VC2ctrl registers must be programmed to select pack voltage (on VC1), VC1 cell voltage and VC2 cell voltage in order for these registers to control their intended measurements.

#### 3.1.4 TEMPERATURE MEASUREMENTS

A/D input channels are provided for temperature measurement using either the internal temperature sensor or an external thermistor.

#### 3.1.4.1 Internal Temperature

The output of the internal temperature sensor is a voltage range with limits that correspond to operating temperature limits as follows:

$$\begin{array}{rl} \text{-20°C} & \rightarrow \text{239 mV} \\ \text{+70°C} & \rightarrow \text{312 mV} \end{array}$$

The output voltage of the internal sensor as a function of temperature can be given as:

VIT (mV) = 239 + 0.82 \* (T + 20)

Defined within the ITctrl registers are the settings for the reference utilized and the resolution desired for measurement of temperature using the internal temperature sensor. Because of input voltage range described above, the 340 mV reference should be selected. Typically, 10-bit plus sign of resolution are selected which results in the following temperature resolution:

LSB (Voltage) = Full Scale Range/# of steps =  $340 \text{ mV}/2^{10} = 332 \mu\text{V}/\text{LSB}$ 

LSB (°C) = 
$$332 \ \mu V/LSB * (1 / 820) \ ^{\circ}C/\mu V$$
  
=  $0.404 \ ^{\circ}C/LSB$ 

#### 3.1.4.2 External Temperature

For temperature measurement using an external sensor, the NTC pin supplies a constant current source of 12.5  $\mu$ A. For proper operation, an industry standard 10 kOhm at 25°C negative temperature coefficient (NTC) device of the 103ETBtype, should be connected between NTC and GND. The NTC reference output is only enabled during an external temperature measurement in order to minimize power consumption.

The output of the current source, connected to the external thermistor, produces a voltage range with limits that correspond to operating temperature limits, as follows:

-20°C  $\rightarrow$  263 mV +70°C  $\rightarrow$  317 mV

The output voltage of the external sensor as a function of temperature can be given as:

VEX (mV) = 263 + 0.6 \* (T + 20)

Defined within the ETctrl registers are the settings for the reference utilized and the resolution desired for measurement of temperature using the external temperature sensor. Again, the 340 mV reference should be selected. The following temperature results in a 10-bit conversion:

LSB (Voltage) = Full Scale Range/# of steps = 340 mV/2<sup>10</sup> = 332  $\mu$ V/LSB LSB (°C) = 332  $\mu$ V/LSB \* (1/600)°C/ $\mu$ V = 0.553°C/LSB

# 3.1.5 OFFSET COMPENSATION

The host software can perform offset compensation by using an offset measurement value read from the PS700. When the offset calibration is enabled within the OFFSctrl register, the converter inputs are internally shorted together and an A/D conversion is performed at the specified resolution. The offset value is stored in the OFFSres register.

#### 3.1.6 ACCUMULATION/TIMING

The PS700 incorporates four 32-bit accumulators and four 32-bit elapsed time counters. The Discharge Current Accumulator (DCA) and the Charge Current Accumulator (CCA) are intended to record discharge and charge capacity values. The Discharge Time Counter (DTC) and the Charge Time Counter (CTC) are intended to maintain the total discharge time and charge time. Accumulated charge and discharge values can be used to determine state of charge of the battery as well as cycle count information. With information provided by the elapsed time counters, average charge and discharge currents over an extended period of time can be calculated.

Each of the four 32-bit accumulator registers is assigned a fixed "source" A/D Result register. When the accumulator is enabled, it is updated every 500 ms by adding the contents of the assigned result register value to the previous accumulator value. The accumulators are listed in Table 3-5 with their assigned source registers.

#### TABLE 3-5:ACCUMULATOR REGISTERS

| Abbr. | Accumulator Name                 | Source              |
|-------|----------------------------------|---------------------|
| DCA   | Discharge Current<br>Accumulator | Ires (Sign bit = 1) |
| CCA   | Charge Current<br>Accumulator    | Ires (Sign bit = 0) |
| TA    | Temperature Accumulator          | ITres or ETres      |
| VC2A  | VC2 Accumulator                  | VC2res              |

The resolution of the accumulated value is equal to the resolution selected for the associated conversion, up to a converter resolution of 15-bit plus sign. If a 15-bit plus sign A/D value is being accumulated, then the accumulator resolution in microvolt seconds is:

Accumulator LSB ( $\mu$ Vs) = (Full Scale Range/# of steps) \* 0.5s = (340 mV/2<sup>15</sup>) \* 0.5s = 5.19  $\mu$ Vs

#### 3.1.7 CHARGE/DISCHARGE ACCUMULATORS

The DCA register is intended to accumulate discharge current and the CCA register is intended to accumulate charge current. Both use the Ires register as its source. For this reason, in most applications, current measurement defined in the A/D Control registers should be programmed to measure current by reading the voltage across the Sense Resistor pin (SR).

During charging, a negative voltage will exist across the SR pin to ground. Following a conversion, a positive voltage measurement results in the sign bit = 0 in the Ires register. When the sign bit = 0, the measured result will be added to the CCA register contents and the sum is returned to CCA.

In this way, the total charge current will be accumulated in CCA.

Similarly, during discharge, a positive voltage will exist between the SR pin and ground. In this case, the conversion will result with sign bit = 1 in the Ires register, indicating a negative value or discharge current condition. Under this condition, the DCA register will be updated with the discharge current measured during that conversion.

The value stored in the DCA or CCA register can be interpreted as illustrated in the following example. Using a 16-bit signed conversion for current measurement and a 20 m $\Omega$  sense resistor, the LSB can be expressed in units of capacity in micro amp seconds as follows:

Accumulator LSB ( $\mu$ As) = Voltage LSB/RSENSE = (2.59  $\mu$ Vs)/20 m $\Omega$  = 130  $\mu$ As

The "Accum" bit in the Accumctrl register must be enabled for accumulation to occur in both the CCA and DCA registers.

#### 3.1.8 CHARGE/DISCHARGE TIME COUNTERS

The Charge Time Counter (CTC) will increment at the rate of 2 counts every second as long as a negative voltage is measured at the SR pin. The CTC can thereby maintain a time count representing the total time that charge current has flowed into the battery.

The Discharge Time Counter (DTC) will increment at the rate of 2 counts every second as long as a positive voltage is measured at the SR pin. The DTC can thereby maintain a time count representing the total time that discharge current has flowed from the battery.

#### 3.1.9 GENERAL PURPOSE ACCUMULATORS

There are two general purpose accumulators, TA and VC2A. For typical applications, these accumulators have been assigned specific functions. The user can redefine the use of these accumulators to fit the design requirements.

TA can be used to accumulate results from the ITres or ETres registers. Accumulation to TA must be enabled in the Accumctrl register bit "AccT". The selection for accumulation of the values represented by the internal or external thermistor is also determined in the Accumctrl register bit "tsel".

VC2A can be used to accumulate results from VC2res. Accumulation in VC2A must be enabled in the Accumctrl register bit "AccV". The value stored in VC2res corresponds to the measurement as defined in the A/D Control register VC2ctrl. This function is utilized if the VC2 pin is configured as an independent A/D input and not connected to the cell stack.

The "Accum" bit in the Accumctrl register must be enabled for accumulation to occur in TA and VC2A.

#### 3.1.10 GENERAL PURPOSE TIMERS

There are two general purpose timers that are enabled by accumulation in the TA and VC2A accumulators.

TAT is used to maintain a time count during accumulation in the TA register. This timer increments at a frequency of 2 counts every second.

VC2T is used to maintain a time count during accumulation in the VC2A register. This timer increments at a frequency of 2 counts every second.

#### 3.2 Power Modes

The PS700 has four operational power modes: Run, Sample, Sample-Sleep and Shelf-Sleep. Each consumes power according to the configuration settings as described in the following sections.

#### 3.2.1 RUN MODE

During Run mode, the PS700 performs continuous A/D conversion cycles per the programming of the A/D conversion cycle documented in **Section 3.1.1 "A/D Conversion Cycle**". As described above, during each cycle, between 1 and 8 conversions are performed and the accumulators/time counters are updated as programmed by the user.

Run mode is entered following a Power-on Reset when the pack voltage (VPACK) applied on the VC1 pin rises above the VPOR threshold. Run mode can also be entered from the Sample, Sample-Sleep and Shelf-Sleep modes as described below.

The PS700 will remain in Run mode as long as the pack voltage is above the VPOR threshold and the Sample, Sample-Sleep and Shelf-Sleep modes are not active.

#### 3.2.2 SAMPLE MODE

In Sample mode, A/D measurements are not continuously performed as in Run mode. Instead, they are performed at a user selectable rate. The purpose of Sample mode is to reduce power consumption during periods of low rate charge or discharge. The power advantage of Sample mode comes from the reduction in frequency of A/D measurements.

Sample mode is entered by programming the "Samp" bit = 1 in the A/D Configuration register. The PS700 will remain in Sample mode as long as "Samp" bit = 1 and the VC1 voltage is above the VPOR threshold and the Sample-Sleep and Shelf-Sleep modes are not active. Run mode will be resumed when the Samp bit is cleared to '0'.

The Sample mode rate is selected using the "SampDiv" bits within the A/D Configuration register. The sample interval is 2\*\*(SampDiv) \* 0.5 sec. The possible sample rate intervals are as follows.

TABLE 3-6:SAMPLE RATE INTERVALS

| "SampDiv" | Sample Interval |
|-----------|-----------------|
| Value = 0 | 0.5s            |
| Value = 1 | 1.0s            |
| Value = 2 | 2.0s            |
| Value = 3 | 4.0s            |
| Value = 4 | 8.0s            |
| Value = 5 | 16.0s           |
| Value = 6 | 32.0s           |
| Value = 7 | 64.0s           |

In Sample mode, much of the analog circuitry remains on. Therefore, the power savings are not as great as in Sample-Sleep mode (described below). Refer to **Section 6.0 "Electrical Characteristics**" for a specification of the amount of current consumed in Sample mode.

#### 3.2.3 SAMPLE-SLEEP MODE

In Sample-Sleep mode, the PS700 goes into the Sleep state and wakes up at user-programmed intervals to perform a set of conversions as programmed for the A/D cycle. The purpose of Sample-Sleep is to achieve the minimum power consumption possible while periodically measuring specified parameters.

While the PS700 is in the Sleep portion of Sample-Sleep interval, all of the analog circuitry is shut off. The Sleep interval time is driven by an independent low-power on-chip RC oscillator that is separate from the primary oscillator. The Sleep oscillator consumes much less power than the primary oscillator, but is less accurate. While in Sample-Sleep mode, the device consumes average current in the range of 20  $\mu$ A. During the active portion of Sample-Sleep mode, a single set of conversions is performed and a Run mode current in the range of 85  $\mu$ A will be consumed for the duration of the measurements.

Sample-Sleep mode is invoked by one of the following actions:

- Cell voltage on VC1 or VC2 drops below the trip point programmed in the VCtrip register with the corresponding "VC1ent" or "VC2ent" bit set in the TRIPctrl register. This action can be used to prevent excessive battery discharge in the event of a dangerously low cell voltage. Be aware that Sample-Sleep will not be entered if the "lex" bit is set, enabling wake-up based on charge current and the measured current is above the threshold set in the I+trip register.
- 2. Setting the SSLP bit in the OpMode register. The host can take this action when the system is entering a low-power standby condition and it is desired to periodically measure and accumulate current, voltage, or temperature.
- 3. Current less than the I-trip register value when "lent" bit is set in the TRIPctrl register.

The Sample-Sleep interval is determined by the programming of the "Sampdiv" bits within the A/D Configuration register, together with the "SSLPdiv" bits within the OpMode register. The sample interval is 2\*\*(Sampdiv) \* 2\*\*(SSLPdiv) \* 0.5 sec. The possible Sample-Sleep interval time, therefore, ranges from a minimum of 0.5 sec to over 136 minutes.

Exit from Sample-Sleep mode to Run mode can be accomplished by clearing the "SSLP" bit or by programming a wake-up based on pack voltage or current. Wake-up based on charge current will occur when the "lex" bit is set in the TRIPctrl register and the charging current value is above the threshold programmed in the I+trip register. Wake-up based on pack voltage will occur when the "VPex" bit is set in the TRIPctrl register and the pack voltage rises above the threshold programmed in the SStrip register.

#### 3.2.4 SHELF-SLEEP MODE

Shelf-Sleep mode is the lowest power mode and is intended to preserve battery capacity when the battery pack is shipped or stored or if the battery voltage drops below a specified threshold. While in Shelf-Sleep mode, no measurements occur, no accumulation is performed and no SMBus communications are recognized. In addition, volatile memory is not maintained.

Entry to Shelf-Sleep mode is enabled by programming the "SHent" bit = 1 or if VPACK is less than VPtrip. The Shelf-Sleep mode will then be entered when the SMBus pins (both SDA and SCL) drop from a high to a low level for a minimum time period specified by tSHELF. This action will also occur if the battery pack is physically disconnected from the system.

Exit from the Shelf-Sleep mode back to Run mode will occur when the SMBus pins (both SDA and SCL) are both pulled from a low to high condition and remain high for a minimum time of tWAKE, signifying system activity or the connection of the pack to the host.

# 3.3 General Purpose Input/Outputs

The NTC and VC2 pins have alternate functions of general purpose I/O; IO0 and IO1, respectively. These pins can be configured as digital general purpose inputs/outputs if their normal application functions of temperature and cell monitoring are not needed. Their configuration is controlled in the GPIOctrl register.

The IO0 (NTC) pin may be configured as a push-pull output, an open-drain driver with internal pull-up, or as a tri-stated pin. When configured as a push-pull or open-drain output, the output high voltage is the 3.0V internally regulated supply. When the output function is disabled, an external circuit may drive the pin as an input with a voltage range of 0-3.0V. The input function may be used whether or not the pin is driven by the PS700. In addition, the input function may be disabled, in which case the input buffer is powered down, preventing current drain if the NTC pin rests at an intermediate level.

The IO1 (VC2) pin is similar to that of NTC except it is an open-drain output only. IO1 has no explicit output enable control; therefore, if the output is set to a logic '1', the internal pull-down is turned off which tri-states the pin. The input function is the same as IO0.

Note: If the IO0 and/or IO1 pins are being used for their analog functions, their respective GPIO output and input functions must be disabled. The GPIO function may be totally disabled by clearing the appropriate GPIOctrl bit.

# 3.4 SMBus/l<sup>2</sup>C Interface

The PS700 supports a 2-wire bidirectional bus and data transmission protocol that is fully compatible with the industry standard SMBus V1.1 based on the I<sup>2</sup>C interface. This interface is used to read and write data from/to the on-chip registers and EEPROM. The device responds to the same SMBus slave address for access to all functions. The following is a brief overview of the SMBus/I<sup>2</sup>C operational implementation in the PS700. Please refer to the SMBus v1.1 specification for complete operational details of this industry standard interface. This specification can be obtained at the SMBus Implementer's Forum web site at www.smbus.org.

#### 3.4.1 SMBus OVERVIEW

SMBus is a two-wire multi-master bus, meaning that more than one device capable of controlling the bus can be connected to it. A master device initiates a bus transfer and provides the clock signals. A slave device can receive data provided by the master or can in return provide data to the master.

Since more than one device may attempt to take control of the bus as a master, SMBus provides an arbitration mechanism based on  $I^2C$  and relying on the wired-AND connection of all SMBus devices residing on the bus. If two or more masters try to place information on the bus, the first to produce a "one" when the other(s) produce a "zero" loses arbitration and has to release the bus.

The clock signals during arbitration are a wired-AND combination of all the clocks provided by SMBus masters. Bus clock signals from a master can only be altered by clock stretching or by other masters and only during a bus arbitration situation. In addition to bus arbitration, SMBus implements the I<sup>2</sup>C method of clock low extending in order to accommodate devices of different speeds on the same bus.

SMBus version 1.1 can be implemented at any voltage between 3 and 5 Volts  $\pm 10\%$ . Devices can be powered by the bus VDD or by their own power source (such as Smart Batteries) and they will interoperate flawlessly as long as they adhere to the SMBus electrical specifications.

#### 3.4.2 SMBus DATA TRANSFERS

A device that sends data onto the SMBus is defined as a transmitter and a device receiving data as a receiver. The device that controls the message is called a "master". The devices that are controlled by the master are "slaves". The SMBus must be controlled by a master device that generates the serial clock (SCL), controls the bus access and generates Start and Stop conditions. The PS700 operates as a slave on the twowire bus. Connections to the bus are made via the open-drain I/O lines SDA and SCL.

SMBus operates according to the following bus protocol:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high will be interpreted as control signals.

The SMBus specification defines the following bus conditions:

Bus Not Busy: Both data and clock lines remain high.

**Start Data Transfer:** A change in the state of the data line from high to low, while the clock is high, defines a Start condition.

**Stop Data Transfer:** A change in the state of the data line from low to high, while the clock line is high, defines the Stop condition.

**Data Valid:** The state of the data line represents valid data when, after a Start condition, the data line is stable for the duration of the high period of the clock signal. The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a Start condition and terminated with a Stop condition. The number of data bytes transferred between Start and Stop conditions is not limited and is determined by the master device. The information is transferred byte-wise and each receiver Acknowledges with a ninth bit.

Acknowledge: Each receiving device, when addressed, is obliged to generate an Acknowledge bit after the reception of each byte. The master device must generate an extra clock pulse which is associated with this Acknowledge bit.

A device that Acknowledges must pull down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the Acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an Acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line high to enable the master to generate the Stop condition.





Figure 3-1 details how data transfer is accomplished on the SMBus. Depending upon the state of the R/W bit, two types of data transfer are possible:

- 1. Data transfer from a master transmitter to a slave receiver: The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an Acknowledge bit after each received byte.
- 2. Data transfer from a slave transmitter to a master receiver: The first byte (slave address) is transmitted by the master. The slave then returns an Acknowledge bit. Next follows a number of data bytes transmitted by the slave to the master. The master returns an Acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a 'Not Acknowledge' is returned.

The master device generates all of the serial clock pulses and the Start and Stop conditions. A transfer is ended with a Stop condition or with a Repeated Start condition. Since a Repeated Start condition is also the beginning of the next serial transfer, the bus will not be released. The PS700 may operate in the following two modes:

- 1. **Slave Receiver mode:** Serial data and clock are received through SDA and SCL. After each byte is received, an Acknowledge bit is transmitted. Start and Stop conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit.
- 2. **Slave Transmitter mode:** The first byte is received and handled as in the Slave Receiver mode. However, in this mode, the direction bit will indicate that the transfer direction is reversed. Serial data is transmitted on SDA by the PS700 while the serial clock is input on SCL. Start and Stop conditions are recognized as the beginning and end of a serial transfer.

# **PS700**





# 4.0 MEMORY/OPERATIONAL REGISTER DESCRIPTION

#### 4.1 Memory/Register Map

The PS700 internal structure is accessible on a strict memory mapped basis. The only action directly taken by the PS700 in response to an SMBus command is to read or write registers, RAM or EEPROM. Any actions taken by PS700 happen as a result of values written to internal control registers.

Addressing in PS700 consists of 10 bits plus two bank select bits. Therefore, there are a total of 4 Kbyte locations that are addressable within the PS700, organized as 4 banks of 1024 locations each. Bank 0 is dedicated to EEPROM, Bank 1 contains RAM/Registers, Bank 2 contains Test registers and Bank 3 is reserved.

Table 4-1 describes the PS700 memory map. The notation is y:0xzzz, where 'y' is the bank and 'zzz' is the address in hex.

# 4.2 EEPROM

The 512-byte EEPROM is located in Bank 0 and occupies addresses 0:0x000 to 0:0x1FF. All critical PS700 parameters, calibration factors and learned data are stored in the PS700 integrated EEPROM. See Table 4-2 for the PS700 EEPROM map. The EEPROM can be read using Byte or Block Transfer modes, but can only be written a byte at a time. Writing the EEPROM takes approximately 4 ms/byte. An EEPROM write cycle command from the SMBus is immediately Acknowledged by the PS700 if no other EEPROM write cycles are in progress. If a EEPROM write cycle is attempted while a previous request to write is in progress, a negative Acknowledge will be returned until the previous write cycle is completed. A EEPROM read cycle also results in a negative Acknowledge or an Acknowledge depending on whether or not a EEPROM write cycle is in progress

The data EEPROM does not write reliably at temperatures less than 0°C and supply voltages less than 3.3V. A read or write to a register or RAM location will not be affected by an EEPROM write cycle in progress.

# 4.3 General Purpose RAM

32 bytes of general purpose RAM are provided as temporary storage and are located in Bank 1 at 1:0x000 through 1:0x01F. The RAM may be read or written using either the Byte or Block Transfer modes.

# 4.4 Operational Registers

The following is a detailed description of all operational registers within the PS700 and all control, status, result bits and fields that are contained therein.

#### 4.4.1 DCA – DISCHARGE COUNT ACCUMULATOR

The DCA is a 32-bit register that holds the total accumulated capacity discharged from the battery. Each time a conversion is performed with the sign bit of Ires = 1 and current accumulation is enabled, the measured value is added to DCA. As a result, the register is updated whenever a current measurement is performed with a negative voltage across the sense resistor (VSR < GND).

The DCA register will rollover if it is allowed be updated beyond 0xFFFFFFF, so proper register maintenance by the host system is necessary. The DCA register may be cleared using the ACCclr register bit, CLR0, described in Register 4-6.

#### 4.4.2 DTC – DISCHARGE TIME COUNT REGISTER

The DTC records the length of accumulated time that the battery is in a discharge condition as indicated by a negative voltage on the SR pin. This register is incremented using a 2 Hz internal clock rate; therefore, the DTC is incremented at the rate of 2 counts per second or 7200 counts per hour so long as current accumulation is enabled and the Ires register returns a '1' in the sign bit following a current conversion.

The DTC register will rollover if it is allowed to count beyond 0xFFFFFF; therefore, proper register maintenance by the host system is necessary. The DTC register may be cleared using the ACCclr register bit, CLR1, described in Register 4-6.

#### 4.4.3 CCA – CHARGE COUNT ACCUMULATOR

The CCA is a 32-bit register that holds the total accumulated current delivered as charge into the battery. Each time a current conversion is performed with the sign bit of Ires = 0 and current accumulation is enabled, the measured value is added to CCA. As a result, the register is updated whenever a current measurement is performed with a positive voltage across the sense resistor (VSR > GND).

The CCA register will rollover if it is allowed to be updated beyond 0xFFFFFFF; therefore, proper register maintenance by the host system is necessary. The CCA register may be cleared using the ACCclr register bit, CLR2, described below.

| Function                       | Byte 3        | Byte 2                  | Byte 1           | Byte 0       | Bank:Address (Byte |
|--------------------------------|---------------|-------------------------|------------------|--------------|--------------------|
|                                |               |                         |                  |              | 0:0x000            |
|                                |               |                         |                  |              | 0:0x004            |
|                                | $\downarrow$  | $\downarrow$            | $\downarrow$     | ↓            |                    |
|                                |               |                         |                  |              | 0:0x00C            |
|                                | Register Init | ialization Values (Rese | rved Locations m | ust = 0x00)  | 0:0x020            |
| EEPROM                         | $\downarrow$  | ↓ ,                     | $\downarrow$     | $\downarrow$ |                    |
|                                | Register Init | 0:0x084                 |                  |              |                    |
|                                |               | )                       |                  | Í            | 0:0x088            |
|                                | $\downarrow$  | ↓                       | $\downarrow$     | ↓            |                    |
|                                | •             | -                       | •                | -            | 0:0x1F8            |
|                                |               |                         |                  |              | 0:0x1FC            |
|                                |               | Reserve                 | ad               | ł            | 0:0x201            |
| Reserved                       |               | 11636176                |                  | $\downarrow$ | 0.07201            |
| Reserved                       | ↓             | Reserve                 |                  | $\checkmark$ | 0.0.250            |
|                                |               | Reserve                 | a                | Γ            | 0:0x3FC            |
|                                |               |                         |                  |              | 1:0x000            |
|                                |               |                         |                  |              | 1:0x004            |
| General Purpose<br>RAM         | 1             |                         | 1                | I            | 1:0x008            |
| KAW                            | $\downarrow$  | $\downarrow$            | $\downarrow$     | $\downarrow$ | -                  |
|                                |               |                         |                  |              | 1:0x018            |
|                                |               |                         |                  |              | 1:0x01C            |
|                                |               | DCA                     |                  |              | 1:0x020            |
|                                |               | DTC                     |                  |              | 1:0x024            |
|                                |               | 1:0x028                 |                  |              |                    |
|                                |               | 1:0x02C                 |                  |              |                    |
|                                |               | 1:0x030                 |                  |              |                    |
|                                |               | 1:0x034                 |                  |              |                    |
|                                |               | 1:0x038                 |                  |              |                    |
|                                |               | 1:0x03C                 |                  |              |                    |
|                                | ADconfig      | VC2T<br>Ictrl (ADc0)    | Ires             | (ADr0)       | 1:0x040            |
| Operational                    | , in coming   | ITctrl (ADc1)           |                  | (ADr1)       | 1:0x044            |
| Registers:                     | Reserved      | ETctrl (ADc2)           |                  | (ADr2)       | 1:0x044            |
| -                              |               | VPctrl (ADc3)           |                  | (ADr3)       | 1:0x040            |
| Accumulators/                  | GPIOctrl      |                         |                  |              | 1:0x04C            |
| Timers,                        | GFIOCIII      | VC1ctrl (ADc4)          |                  | s (ADr4)     | -                  |
| A/D Registers,<br>Mode Control | Reserved      | VC2ctrl (ADc5)          |                  | s (ADr5)     | 1:0x054            |
|                                | Reserved      | OFFSctrl (ADc6)         |                  | es (ADr6)    | 1:0x058            |
|                                |               | AUXctrl (ADc7)          |                  | s (ADr7)     | 1:0x05C            |
|                                | ACCcontrol    | ACCclr                  |                  | trip         | 1:0x060            |
|                                |               |                         |                  | trip         | 1:0x064            |
|                                |               | Reserved                |                  | Ptrip        | 1:0x068            |
|                                |               |                         | VCtrip           |              | 1:0x06C            |
|                                | Reserved      |                         | SS               | Strip        | 1:0x070            |
|                                |               | TRIPctrl                |                  |              | 1:0x074            |
|                                |               | OpMode                  | Res              | erved        | 1:0x078            |
|                                |               | Reserved                |                  |              | 1:0x07C            |
|                                |               | Reserve                 | ed               |              | 2:0x004            |
| Reserved                       | $\downarrow$  | $\downarrow$            | $\downarrow$     | $\downarrow$ | _                  |
|                                |               | Reserve                 | ed               |              | 2:0x0FC            |
| Cal/Setup                      | MOsct         | VREFT                   | VBGT             | SMBAdd       | 2:0x080            |
| Registers                      | Reserved      | AOsct                   | Reserved         | Reserved     | 2:0x084            |
|                                |               | Reserve                 |                  |              | 2:0x084            |
| Reserved                       | ↓             | ↓                       | ↓                | 4            | 2.0,000            |
|                                | ¥             | <br>Reserve             |                  | *            | 2:0x3FC            |
|                                |               |                         |                  |              |                    |
| Reserved                       | LI            | Reserve<br>↓            | ;u<br>           | Ļ            | 3:0x000            |
| I COSCIVEU                     | $\checkmark$  | $\checkmark$            | $\checkmark$     | $\checkmark$ |                    |

# TABLE 4-2: P7 EEPROM

| ADR      | Name        | LEN  | Units  | DFLT   | Description                                        |  |
|----------|-------------|------|--------|--------|----------------------------------------------------|--|
| Unuse    | Unused      |      |        |        |                                                    |  |
| 0x00     | (available) | (32) | _      |        | (not used)                                         |  |
| Factor   | у           |      |        |        |                                                    |  |
| 0x88     | PATTERN     | 2    |        |        | EEPROM Pattern ID                                  |  |
| 0x8A     | TESTER_ID   | 2    | _      |        | Tester Program ID/Version                          |  |
| 0x8C     | CAL_STATUS  | 1    |        | 0      | Bit Flags – Calibration Status                     |  |
| 0x8D     | CF_CURR     | 2    |        |        | Calibration Factor – Gain – Current                |  |
| 0x8F     | CO_CURR     | 1    | A/D    |        | Calibration Factor – Offset – Current              |  |
| 0x90     | CF_PACK     | 2    |        |        | Calibration Factor – Gain – Pack                   |  |
| 0x92     | CF_VCELL1   | 2    | _      |        | Calibration Factor – Gain – VCELL1                 |  |
| 0x94     | CF_VCELL2   | 2    |        |        | Calibration Factor – Gain – VCELL2                 |  |
| 0x96     | CO_PACK     | 1    | A/D    |        | Calibration Factor – Offset – Pack                 |  |
| 0x97     | CO_VCELL1   | 1    | A/D    |        | Calibration Factor – Offset – VCELL1               |  |
| 0x98     | CO_VCELL2   | 1    | A/D    |        | Calibration Factor – Offset – VCELL2               |  |
| 0x99     | CF_TEMPI    | 2    |        |        | Calibration Factor – Gain – Internal Temperature   |  |
| 0x9B     | CO_TEMPI    | 2    |        |        | Calibration Factor – Offset – Internal Temperature |  |
| 0x9D     | CF_TEMPE    | 2    | _      |        | Calibration Factor – Gain – External Temperature   |  |
| 0x9F     | CO_TEMPE    | 2    |        |        | Calibration Factor – Offset – External Temperature |  |
| 0xA1     | RESERVED    | 4    | _      |        | Reserved                                           |  |
| TOTAL 29 |             | 29   |        |        |                                                    |  |
| Fuel G   | auge        |      |        | 1      |                                                    |  |
| 0xA5     | VERSION     | 2    | N/A    | 0x0101 | Fuel Gauge Version Number                          |  |
| 0xA7     | VEOD        | 2    | mV     |        | EOD Voltage Threshold                              |  |
| 0xA9     | VEOC        | 2    | mV     |        | EOC Voltage Threshold                              |  |
| 0xAB     | IEOC        | 2    | mA     |        | EOC Current Threshold                              |  |
| 0xAD     | EOD_CAP     | 2    | mAh    |        | EOD Capacity                                       |  |
| 0xAF     | MODE        | 1    | bits   |        | Fuel Gauge Mode Bits                               |  |
| 0xB0     | SERIAL_NO   | 2    | N/A    |        | Serial Number – Battery ID                         |  |
| 0xB2     | CAP_FULL    | 2    | mAh    |        | Full Charge Capacity                               |  |
| 0xB4     | CYCLES      | 2    | cycles |        | Cycle Count                                        |  |
| 0xB6     | VEOD_C      | 3    | XmA    |        | VEOD LUT Current Axis                              |  |
| 0xB9     | VEOD_T      | 7    | XdegC  |        | VEOD LUT Temperature Axis                          |  |
| 0xC0     | VEOD        | 32   | XmV    |        | VEOD Voltage Threshold(s)                          |  |
| 0xE0     | RCAP_T      | 7    | XdegC  |        | RCAP LUT – Residual Capacity Temperature Axis      |  |
| 0xE7     | RCAP        | 8    | XmAh   |        | Residual Capacity                                  |  |
|          | TOTAL       | 74   |        |        |                                                    |  |
| Unuse    |             |      |        |        |                                                    |  |
| 0xEF     | (available) | (17) |        |        | (not used)                                         |  |

#### 4.4.4 CTC – CHARGE TIME COUNT REGISTER

CTC records the length of accumulated time that the battery is in a charge condition as indicated by a positive voltage on the SR pin. This register is incremented using a 2 Hz internal clock rate; therefore, the CTC is incremented at the rate of 2 counts per second or 7200 counts per hour so long as current accumulation is enabled and the Ires register returns a '0' in the sign bit following a current conversion.

The CTC register will rollover if it is allowed to count beyond 0xFFFFFFF; therefore, proper register maintenance by the host system is necessary. The CTC register may be cleared using the ACCclr register bit, CLR3, described below.

#### 4.4.5 TA – TEMPERATURE ACCUMULATOR

TA is the accumulated 32-bit value of temperature measurements from the internal or external temperature sensor. TA is updated by the Itres or ETres registers. Selection of the internal temperature sensor, or external thermistor connected to the NTC pin, is made in the Accumctrl register, bit tsel.

The TA register will rollover if it is allowed be updated beyond 0xFFFFFFF; therefore, proper register maintenance by the host system is necessary. The TA register may be cleared using the ACCclr register bit, CLR4, described below.

#### 4.4.6 TAT – TEMPERATURE TIME COUNT REGISTER

The TAT register records the length of accumulated time that the PS700 is sensing temperature and accumulating the value in register TA. TAT is incremented using a 2 Hz internal clock rate and is incremented at the rate of 2 counts per second, or 7200 counts per hour, as long as temperature accumulation is enabled.

The TAT register will rollover if it is allowed to count beyond 0xFFFFFFF; therefore, proper register maintenance by the host system is necessary. The TAT register may be cleared using the ACCclr register bit, CLR5, described below.

#### 4.4.7 VC2A – VC2 ACCUMULATOR

VC2A is a 32-bit register that holds the total accumulated value measured on the VC2 pin. At the completion of each measurement, VC2A is incremented by the value of VC2res. This function is enabled when the Accumctrl register, bit AccV is a '1'.

The VC2A register will rollover if it is allowed to count beyond 0xFFFFFF; therefore, proper register maintenance by the host system is necessary. The VC2A register may be cleared using the ACCclr register bit, CLR6, described below.

#### 4.4.8 VC2T – VC2 TIME COUNT REGISTER

VC2T records accumulated time for which measurements are taken on the VC2 pin. This register is incremented using a 2 Hz internal clock rate; therefore, VC2T is incremented at the rate of 2 counts per second or 7200 counts per hour.

The VC2T register will rollover if it is allowed to count beyond 0xFFFFFF; therefore, proper register maintenance by the host system is necessary. The VC2T register may be cleared using the ACCclr register bit, CLR7, described below.

# 4.4.9 ADCONFIG – A/D CONFIGURATION REGISTER

# REGISTER 4-1: ADCONFIG: A/D CONFIGURATION REGISTER (ADDRESS 43 HEX/67 DECIMAL)

|         | ADEN                            | Samp          | Reserved                                                                          | SampDiv<2:0>                      |  |  |  |
|---------|---------------------------------|---------------|-----------------------------------------------------------------------------------|-----------------------------------|--|--|--|
|         | bit 7                           |               |                                                                                   | bit 0                             |  |  |  |
|         |                                 |               |                                                                                   |                                   |  |  |  |
| bit 7   | ADEN: Ma                        | ster A/D Ena  | able bit                                                                          |                                   |  |  |  |
|         | If no conve                     | rsions are d  | esired, the A/D converter must be dis                                             | abled using this bit.             |  |  |  |
|         |                                 | nversions e   |                                                                                   |                                   |  |  |  |
|         | 0 = A/D co                      | nversions d   | isabled                                                                           |                                   |  |  |  |
| bit 6   | Samp: San                       | nple Mode E   | Enable bit                                                                        |                                   |  |  |  |
|         | This bit cor                    | ntrols the er | nabling of Sample mode when the PS                                                | S700 is not in a Power-on Reset,  |  |  |  |
|         |                                 | •             | Sleep mode. When set to '1', Sample                                               |                                   |  |  |  |
|         | -                               | •             | periodic rate determined by the progra-<br>is disabled and the PS700 will operate |                                   |  |  |  |
|         | 1 = Sample                      | e mode ena    | bled                                                                              |                                   |  |  |  |
|         | 0 = Sampl                       | e mode disa   | abled                                                                             |                                   |  |  |  |
| bit 5-3 | Reserved: Reserved bit location |               |                                                                                   |                                   |  |  |  |
| bit 2-0 | SampDiv:                        | Sample Per    | iod Interval bits                                                                 |                                   |  |  |  |
|         | The Samp[                       | Div bits dete | rmine the interval between sample per                                             | riods when the PS700 is operating |  |  |  |
|         | in Sample r                     | node. The p   | programmed interval will be 2**(Samp                                              | Div) * 0.5 sec.                   |  |  |  |
|         |                                 |               |                                                                                   |                                   |  |  |  |

| Legend:          |                      |                  |  |
|------------------|----------------------|------------------|--|
| '1' = Bit is set | '0' = Bit is cleared | R = Reserved bit |  |

#### 4.4.10 Accumctrl – ACCUMULATOR CONTROL REGISTER

#### REGISTER 4-2: Accumctrl: ACCUMULATOR CONTROL REGISTER (ADDRESS 63 HEX/99 DECIMAL)

|         | Accum                                                                                                                                                                                                                                                                                                                     | Accl         | AccT         | AccV         | tsel                          | Reserved                                                                |  |  |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|-------------------------------|-------------------------------------------------------------------------|--|--|
|         | bit 7                                                                                                                                                                                                                                                                                                                     |              | •            | •            |                               | bit 0                                                                   |  |  |
| bit 7   | Accum: Accumulator Master Enable bit<br>"Accum" is a master enable for AccI, AccT and AccV. If any combination of "AccI", "AccT" and                                                                                                                                                                                      |              |              |              |                               |                                                                         |  |  |
|         | "AccV" are                                                                                                                                                                                                                                                                                                                | enabled, Ad  | ccum must a  | also be enal | oled to permit a              | accumulation. If "Accum" is '0', no<br>AccT" and "AccV".                |  |  |
|         | 1 = Accum<br>0 = Accum                                                                                                                                                                                                                                                                                                    |              |              |              |                               |                                                                         |  |  |
| bit 6   | Accl: Curre                                                                                                                                                                                                                                                                                                               | ent Accumu   | lation Enab  | le bit       |                               |                                                                         |  |  |
|         | When "Accl" is set to a '1', current accumulation is enabled. The DCA and CCA registers will periodically add the value of the Ires register. Also, the DCT and CCT elapsed time counter registers will count during discharge and charge, respectively. When "Accl" is cleared to '0', current accumulation is disabled. |              |              |              |                               |                                                                         |  |  |
|         | 1 = Curren<br>0 = Curren                                                                                                                                                                                                                                                                                                  |              |              | -            |                               |                                                                         |  |  |
| bit 5   | AccT: Accu                                                                                                                                                                                                                                                                                                                | imulate Ten  | nperature E  | nable bit    |                               |                                                                         |  |  |
|         | the AD5 R                                                                                                                                                                                                                                                                                                                 | esult regist | er and the   |              | ed time counte                | A. TA will accumulate results from<br>er will increment. When "Acct" is |  |  |
|         | 1 = Accum 0 = Accum                                                                                                                                                                                                                                                                                                       |              |              |              |                               |                                                                         |  |  |
| bit 4   | AccV: Accu                                                                                                                                                                                                                                                                                                                | umulate Vol  | tage from V  | C2 Enable I  | oit                           |                                                                         |  |  |
|         |                                                                                                                                                                                                                                                                                                                           |              |              |              | updated by the VC2res registe | e VC1res register. When "AccV" is er.                                   |  |  |
| bit 3   | tsel: Tempe                                                                                                                                                                                                                                                                                                               | erature Sele | ection bit   |              |                               |                                                                         |  |  |
|         | When "tsel" is '0', the internal temperature sensor is used for accumulation. When "tsel" is '1', the external temperature sensor is used for accumulation.                                                                                                                                                               |              |              |              |                               |                                                                         |  |  |
|         | 1 = Externa<br>0 = Interna                                                                                                                                                                                                                                                                                                |              |              |              |                               |                                                                         |  |  |
| bit 2-0 | Reserved:                                                                                                                                                                                                                                                                                                                 | Reserved b   | oit location |              |                               |                                                                         |  |  |
|         | Legend:                                                                                                                                                                                                                                                                                                                   |              |              |              |                               |                                                                         |  |  |
|         | '1' = Bit is s                                                                                                                                                                                                                                                                                                            | et           | '0' = Bit    | is cleared   | F                             | R = Reserved bit                                                        |  |  |

#### 4.4.11 A/D CONTROL REGISTERS

The eight A/D Control registers are defined as follows.

| A/D Reg. # | Name     | Function                                 | Location (HEX) |
|------------|----------|------------------------------------------|----------------|
| ADc0       | lctrl    | Current measurement control              | 42             |
| ADc1       | ITctrl   | Internal temperature measurement control | 46             |
| ADc2       | ETctrl   | External temperature measurement control | 4A             |
| ADc3       | VPctrl   | Pack voltage measurement control         | 4E             |
| ADc4       | VC1ctrl  | VC1 voltage measurement control          | 52             |
| ADc5       | VC2ctrl  | VC2 voltage measurement control          | 56             |
| ADc6       | OFFSctrl | Offset measurement control               | 5A             |
| ADc7       | AUXctrl  | Auxiliary measurement control            | 5E             |

#### TABLE 4-3: A/D CONTROL REGISTERS

The following register defines the bits contained in the eight A/D Control registers.

# REGISTER 4-3: A/D CONTROL REGISTERS

|         | Enable                           | Resolution                                                                                                                                       | Reference      | Select                           |  |  |  |  |  |
|---------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------|--|--|--|--|--|
|         | bit 7                            |                                                                                                                                                  |                | bit 0                            |  |  |  |  |  |
| bit 7   | Enable: A/D N                    | leasurement Enable bit                                                                                                                           |                |                                  |  |  |  |  |  |
|         | A '1' in this bit                | A '1' in this bit enables the measurement defined by bits 0-6.                                                                                   |                |                                  |  |  |  |  |  |
| bit 6-4 | <b>Resolution:</b> A             | /D Resolution Selection bits                                                                                                                     |                |                                  |  |  |  |  |  |
|         | These three b<br>Result register |                                                                                                                                                  | conversion per | formed for the corresponding A/D |  |  |  |  |  |
|         | Resolution = 1<br>Resolution = 2 | <ul> <li>8-bit + sign conversion</li> <li>9-bit + sign conversion</li> <li>10-bit + sign conversion</li> <li>11-bit + sign conversion</li> </ul> |                |                                  |  |  |  |  |  |
|         |                                  | : 12-bit + sign conversion                                                                                                                       |                |                                  |  |  |  |  |  |
|         |                                  | : 13-bit + sign conversion                                                                                                                       |                |                                  |  |  |  |  |  |
|         |                                  | : 14-bit + sign conversion                                                                                                                       |                |                                  |  |  |  |  |  |
|         |                                  | : 15-bit + sign conversion                                                                                                                       |                |                                  |  |  |  |  |  |
| bit 3   | Reference: A                     | D Reference Selection bit                                                                                                                        |                |                                  |  |  |  |  |  |
|         |                                  | : VR = 170 mV                                                                                                                                    |                |                                  |  |  |  |  |  |
|         |                                  | : VR = 340 mV                                                                                                                                    |                |                                  |  |  |  |  |  |
| bit 2-0 |                                  | put Selection bits                                                                                                                               |                |                                  |  |  |  |  |  |
|         |                                  | alog mux input for the pending                                                                                                                   | conversion as  | follows:                         |  |  |  |  |  |
|         |                                  | urrent (SR pin voltage)                                                                                                                          |                |                                  |  |  |  |  |  |
|         |                                  | ternal temperature sensor                                                                                                                        |                |                                  |  |  |  |  |  |
|         |                                  | tternal temperature sensor (NT<br>PACK (pack voltage)                                                                                            | C pin vollage) |                                  |  |  |  |  |  |
|         | Select = $3$ : VP                |                                                                                                                                                  |                |                                  |  |  |  |  |  |
|         | Select = 5: $V($                 | 5                                                                                                                                                |                |                                  |  |  |  |  |  |
|         | Select = 6: Of                   | 0                                                                                                                                                |                |                                  |  |  |  |  |  |
|         | Select = 7: Of                   | fset voltage                                                                                                                                     |                |                                  |  |  |  |  |  |
|         | Legend:                          |                                                                                                                                                  |                |                                  |  |  |  |  |  |
|         | '1' = Bit is set                 | '0' = Bit is cleared                                                                                                                             | F              | R = Reserved bit                 |  |  |  |  |  |

In order for the A/D control registers to function according to their names, their select fields should be programmed as follows.

| A/D Reg. # | Name     | Select Value |
|------------|----------|--------------|
| ADc0       | lctrl    | 0            |
| ADc1       | ITctrl   | 1            |
| ADc2       | ETctrl   | 2            |
| ADc3       | VPctrl   | 3            |
| ADc4       | VC1ctrl  | 4            |
| ADc5       | VC2ctrl  | 5            |
| ADc6       | OFFSctrl | 6            |
| ADc7       | AUXctrl  | Х            |

#### TABLE 4-4: A/D CONTROL REGISTER FUNCTIONS

#### 4.4.12 A/D RESULT REGISTERS

The eight 16-bit ADres registers are defined as follows.

| A/D Reg. # | Name     | Function                                | Location (HEX) |
|------------|----------|-----------------------------------------|----------------|
| ADr0       | lctrl    | Current measurement result              | 40             |
| ADr1       | ITctrl   | Internal temperature measurement result | 44             |
| ADr2       | ETctrl   | External temperature measurement result | 48             |
| ADr3       | VPctrl   | Pack voltage measurement result         | 4C             |
| ADr4       | VC1ctrl  | VC1 voltage measurement result          | 50             |
| ADr5       | VC2ctrl  | VC2 voltage measurement result          | 54             |
| ADr6       | OFFSctrl | Offset measurement result               | 58             |
| ADr7       | AUXctrl  | Auxiliary measurement result            | 5C             |

#### TABLE 4-5: A/D RESULT REGISTERS

The following register defines the bits contained in the eight 16-bit ADres registers.

#### REGISTER 4-4: ADres REGISTERS

| Sign   |          |                                                                                                                                | Magnitude                          |                                                                                              |  |  |  |  |  |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------|--|--|--|--|--|
| bit 15 |          |                                                                                                                                |                                    | bit 0                                                                                        |  |  |  |  |  |
|        | bit 15   | Sign: Polarity of the                                                                                                          | e A/D Measurement bit              |                                                                                              |  |  |  |  |  |
|        |          | The Sign bit shows                                                                                                             | the polarity of the given result w | vhere:                                                                                       |  |  |  |  |  |
|        |          | 1 = The value is ne                                                                                                            | gative                             |                                                                                              |  |  |  |  |  |
|        |          | 0 = The value is po                                                                                                            | sitive                             |                                                                                              |  |  |  |  |  |
|        | bit 14-0 | Magnitude: Magnit                                                                                                              | ude of A/D Output bits             |                                                                                              |  |  |  |  |  |
|        |          | Magnitude reports the value of the A/D measurement, with all '0's representing a 0 value and all '1's representing full scale. |                                    |                                                                                              |  |  |  |  |  |
|        |          | Legend:                                                                                                                        |                                    |                                                                                              |  |  |  |  |  |
|        |          | '1' = Bit is set                                                                                                               | '0' = Bit is cleared               | R = Reserved bit                                                                             |  |  |  |  |  |
|        |          |                                                                                                                                |                                    |                                                                                              |  |  |  |  |  |
| Note:  | number o |                                                                                                                                | Dres registers. The value stored   | he measurement resolution and therefore,<br>I in the ADres registers is left justified. Bits |  |  |  |  |  |

# 4.4.13 GPIOctrl – GPIO CONTROL REGISTER

| REGISTER 4-5: | GPIOctrl: GPIO CONTROL REGISTER (ADDRESS 53 HEX/83 DECIMAL) |
|---------------|-------------------------------------------------------------|
|---------------|-------------------------------------------------------------|

|   | pp0                                                                                                                                                                      | OE0                            | IE1         | IE0                   | OUT1                              | OUT0           | IN1            | IN0           |  |  |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------|-----------------------|-----------------------------------|----------------|----------------|---------------|--|--|
|   | bit 7                                                                                                                                                                    | •                              |             |                       |                                   |                |                | bit 0         |  |  |
| 7 | pp0: Push-I                                                                                                                                                              | Pull Output I                  | O0 bit      |                       |                                   |                |                |               |  |  |
|   |                                                                                                                                                                          | it. If pp0 is a                |             |                       | will configur<br>he IE0 is an o   |                |                |               |  |  |
| 3 | OE0: Output                                                                                                                                                              | t Enable IO                    | ) bit       |                       |                                   |                |                |               |  |  |
|   | open-drain                                                                                                                                                               |                                | tput. If OE | <b>) is a</b> '0', th | control NTC<br>e NTC pin is<br>). |                |                |               |  |  |
| 5 | IE1: Input E                                                                                                                                                             | nable IO1 b                    | it          |                       |                                   |                |                |               |  |  |
|   | Setting this bit to a '1' will enable IO1 (VC2) as a digital input. If IE1 is a '0', the digital input buffer on IO1 is powered down and IN1 will always read logic '0'. |                                |             |                       |                                   |                |                | digital input |  |  |
| 1 | IE0: Input E                                                                                                                                                             | nable IO0 b                    | it          |                       |                                   |                |                |               |  |  |
|   | 0                                                                                                                                                                        | bit to a '1' wil<br>wered dowr |             | ( )                   | digital input.<br>ad logic '0'.   | If IE0 is a 'o | o' the digital | input buffer  |  |  |
| 3 | OUT1: Output Data GPIO1 bit                                                                                                                                              |                                |             |                       |                                   |                |                |               |  |  |
|   |                                                                                                                                                                          |                                |             |                       | ull-down on l<br>down resiste     |                | orcing a log   | ic '0' on the |  |  |
| 2 | OUT0: Outp                                                                                                                                                               | OUT0: Output Data GPIO0 bit    |             |                       |                                   |                |                |               |  |  |
|   | If OE0 is a '                                                                                                                                                            | 1', the logic                  | value of OL | JT0 is driver         | n onto the IO                     | 0 (NTC) pin    | by the PS7     | 700.          |  |  |
| 1 | IN1: Input D                                                                                                                                                             | IN1: Input Data GPIO1 bit      |             |                       |                                   |                |                |               |  |  |
|   | Current logi                                                                                                                                                             | c state of the                 | e IO1 (VC2) | pin (read-o           | nly).                             |                |                |               |  |  |
|   | INO: Input D                                                                                                                                                             | ata GPIO0 I                    | oit         |                       |                                   |                |                |               |  |  |
| ) |                                                                                                                                                                          |                                |             |                       |                                   |                |                |               |  |  |

'1' = Bit is set '0' = Bit is cleared

R = Reserved bit

#### 4.4.14 ACCclr – ACCUMULATOR CLEAR REGISTER

A '1' in any ACCclr bits will clear the associated accumulator. Following the clear operation, all of the bits in ACCclr will be cleared to '0'.

#### REGISTER 4-6: ACCcir: ACCUMULATOR CLEAR REGISTER (ADDRESS 62 HEX/98 DECIMAL)

|       | CLR7                                                   | CLR6         | CLR5         | CLR4       | CLR3    | CLR2        | CLR1   | CLR0  |
|-------|--------------------------------------------------------|--------------|--------------|------------|---------|-------------|--------|-------|
|       | bit 7                                                  | OLINO        | OLIN         |            | OLING   | OLINZ       | OLIVI  | bit 0 |
|       |                                                        |              |              |            |         |             |        | DIL U |
| bit 7 | CLR7: Clear                                            | Accumulat    | or 7 bit     |            |         |             |        |       |
|       | A '1' in this re                                       | egister will | clear the VC | C2T accumu | lator.  |             |        |       |
| bit 6 | CLR6: Clear                                            | 0            |              |            |         |             |        |       |
|       | A '1' in this re                                       | egister will | clear the VO | C2A accumu | ulator. |             |        |       |
| bit 5 | CLR5: Clear                                            | Accumulat    | or 5 bit     |            |         |             |        |       |
|       | A '1' in this re                                       | egister will | clear the TA | T accumula | ator.   |             |        |       |
| bit 4 | CLR4: Clear                                            | Accumulat    | or 4 bit     |            |         |             |        |       |
|       | A '1' in this re                                       | egister will | clear the TA | accumulate | or.     |             |        |       |
| bit 3 | CLR3: Clear                                            | Accumulat    | or 3 bit     |            |         |             |        |       |
|       | A '1' in this re                                       | egister will | clear the C  | TC accumul | ator.   |             |        |       |
| bit 2 | CLR2: Clear                                            | Accumulat    | or 2 bit     |            |         |             |        |       |
|       | A '1' in this re                                       | egister will | clear the CO | CA accumul | ator.   |             |        |       |
| bit 1 | CLR1: Clear                                            | Accumulat    | or 1 bit     |            |         |             |        |       |
|       | A '1' in this register will clear the DTC accumulator. |              |              |            |         |             |        |       |
| bit 0 | CLR0: Clear                                            | Accumulat    | or 0 bit     |            |         |             |        |       |
|       | A '1' in this re                                       | egister will | clear the D0 | CA accumul | ator.   |             |        |       |
|       | Legend:                                                |              |              |            |         |             |        |       |
|       | '1' = Bit is set                                       | t            | '0' = Bit is | s cleared  |         | R = Reserve | ed bit |       |

#### 4.4.15 TPV – TRIP POINT VALUE REGISTERS

There are 5 registers that are utilized to set up Trip Point Values. These registers are used when enabled by the TRIPctrl register to enter or exit various power modes. Three of these Trip Point Value registers contain voltage values and two contain current values. The Trip Point Value registers, their corresponding Compare registers and their enable locations are listed below:

| TPV<br>Register | Location<br>(HEX) | Comparison<br>Register | Enable<br>Bit       |
|-----------------|-------------------|------------------------|---------------------|
| l+trip          | 60                | Ires                   | lex                 |
| I-trip          | 64                | Ires                   | lent                |
| VPtrip          | 68                | VPres                  | VPex                |
| VCtrip          | 6C                | VC1res or<br>VC2res    | VC1ent or<br>VC2ent |
| SHtrip          | 70                | VPres                  | SHent               |

VPtrip, VCtrip and SHtrip are used as voltage values to be compared to VPres, VC1res or VC2res and VPres, respectively, for transition in and out of various power modes. I+trip and I-trip are used as current values to be compared to Ires for transition in and out of various power modes. The format for data in these registers is left justified. For the purpose of this trip point, only magnitude is compared, the sign is ignored.

# REGISTER 4-7: TPV: TRIP POINT VALUE REGISTERS

| Sign   | Magnitude |
|--------|-----------|
| bit 15 | bit 0     |

# 4.4.16 OpMode – OPERATION MODE CONTROL REGISTER

#### REGISTER 4-8: OpMode: OPERATION MODE CONTROL REGISTER (ADDRESS 7A HEX/DECIMAL 122)

|         | SSLP                                                                                                                                                                                                                                 | Reserved      | SSLPdiv              | Shelf      | POR    | sPOR  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------|------------|--------|-------|--|
|         | bit 7                                                                                                                                                                                                                                | Reserved      |                      | Onen       | TOR    | bit 0 |  |
|         | DIL 7                                                                                                                                                                                                                                |               |                      |            |        | DILO  |  |
| bit 7   | SSLP: Sample-Sleep Enable bit                                                                                                                                                                                                        |               |                      |            |        |       |  |
|         | Setting this bit to a '1' immediately enables Sample-Sleep mode. The low-power oscillator is enabled and the A/D sampling rate is reduced. Clearing this bit to '0' disables Sample-Sleep mode.                                      |               |                      |            |        |       |  |
|         | <ul><li>1 = Sample-Sleep mode enabled</li><li>0 = Sample-Sleep mode disabled</li></ul>                                                                                                                                               |               |                      |            |        |       |  |
| bit 6   | Reserved:                                                                                                                                                                                                                            | Reserved bit  | location             |            |        |       |  |
| bit 5-3 | SSLPdiv: S                                                                                                                                                                                                                           | ample-Sleep   | Divider bits         |            |        |       |  |
|         | These bits set the interval between sampling of the A/D during Sample-Sleep. The timing is set as: Sampling Interval = (.5 sec * 2 ** Sampdiv * 2 ** SSLPdiv)                                                                        |               |                      |            |        |       |  |
| bit 2   | SHELF: Sh                                                                                                                                                                                                                            | elf-Sleep Ena | able bit             |            |        |       |  |
|         | Writing a '1' to this register will place the device in Shelf-Sleep mode. Volatile memory will not be maintained. The Shelf-Sleep mode will not actually be entered until a SMBus Stop condition occurs and then SDA and SCL go low. |               |                      |            |        |       |  |
| bit 1   | POR: Powe                                                                                                                                                                                                                            | r-on Reset b  | it                   |            |        |       |  |
|         | A '1' in this register indicates that a Power-on Reset has occurred. Write this register to '0' to clear this indicator.                                                                                                             |               |                      |            |        |       |  |
| bit 0   | sPOR: Soft Power-on Reset bit                                                                                                                                                                                                        |               |                      |            |        |       |  |
|         | Writing a '1' to this register will cause the device to re-initialize by writing the contents of the                                                                                                                                 |               |                      |            |        |       |  |
|         | EEPROM into all working registers.                                                                                                                                                                                                   |               |                      |            |        |       |  |
|         |                                                                                                                                                                                                                                      |               |                      |            |        |       |  |
|         | Legend:                                                                                                                                                                                                                              |               |                      |            |        |       |  |
|         | '1' = Bit is s                                                                                                                                                                                                                       | et            | '0' = Bit is cleared | R = Reserv | ed bit |       |  |

# **PS700**

#### 4.4.17 TRIPctrl – TRIP CONTROL REGISTERS

#### REGISTER 4-9: TRIPctrl: TRIP CONTROL REGISTERS (ADDRESS 76 HEX/118 DECIMAL)

|                               | lex                                                                                                                      | lent          | VPex         | VC1ent        | VC2ent       | SHent      | Reserved      | OV         |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------|--------------|---------------|--------------|------------|---------------|------------|
|                               | bit 7                                                                                                                    |               |              |               |              |            |               | bit 0      |
| bit 7                         | lex: Current Exit from Sample-Sleep Mode bit                                                                             |               |              |               |              |            |               |            |
|                               | A '1' in this i<br>[current] > I-                                                                                        | -             | enable an e  | xit from San  | nple-Sleep m | ode upon t | the following | condition: |
| bit 6                         | lent: Enter S                                                                                                            | Sample-Slee   | p Mode on    | Current bit   |              |            |               |            |
|                               | A '1' in this<br>[current] < I-                                                                                          |               | enable entr  | y to Sample   | -Sleep mode  | under the  | following con | dition:    |
| bit 5                         | VPex: Pack                                                                                                               | Voltage Exi   | t from Sam   | ple-Sleep M   | ode bit      |            |               |            |
|                               | A 'ı' in this<br>Pack Voltag                                                                                             | •             | enable an e  | exit from San | nple-Sleep m | ode upon t | the following | condition: |
| bit 4                         | VC1ent: En                                                                                                               | ter Sample-   | Sleep Mode   | e on VC1 Vo   | ltage bit    |            |               |            |
|                               | A '1' in this register will enable entry to Sample-Sleep mode upon the following condition:<br>VC1 < VCtrip.             |               |              |               |              |            |               |            |
| bit 3                         | VC2ent: Enter Sample-Sleep Mode on VC2 Voltage bit                                                                       |               |              |               |              |            |               |            |
|                               | A '1' in this<br>VC2 < VCtri                                                                                             | •             | enable entr  | y to Sample   | -Sleep mode  | upon the f | ollowing cond | lition:    |
| bit 2                         | SHent: Ente                                                                                                              | er Shelf-Slee | p Mode on    | Pack Voltag   | je bit       |            |               |            |
|                               | A '1' in this register will enable entry to Shelf-Sleep mode upon the following condition:<br>VPACK < VSHENT             |               |              |               |              |            | on:           |            |
| bit 1                         | Reserved:                                                                                                                | Reserved bi   | t location   |               |              |            |               |            |
| bit 0 <b>OV:</b> Overflow bit |                                                                                                                          |               |              |               |              |            |               |            |
|                               | PS700 sets this bit when the input voltage is greater than the maximum value of the voltage range for an A/D conversion. |               |              |               |              |            |               |            |
|                               | Legend:                                                                                                                  |               |              |               |              |            |               |            |
|                               | '1' = Bit is se                                                                                                          | et            | '0' = Bit is | s cleared     | F            | R = Reserv | ed bit        |            |

# 4.5 Power-on Reset

When power is first applied to the VC1 input, the PS700 automatically executes a Power-on Reset sequence. The device is held in a Reset state while the voltage is below the minimum operating threshold, VPOR. When the voltage on the VC1 input rises above the VPOR threshold, the PS700 will initialize itself as described below. When initialization is complete, the PS700 will enter Run mode.

During the Power-on Reset sequence, the registers are loaded with initial values from EEPROM locations 0x020-0x087. These locations are reserved to contain register initialization values. In a battery pack application, a Power-on Reset typically happens only at the time of pack manufacture, when the cells are first connected to the battery monitoring pcb containing the PS700.

Data in the EEPROM locations, (Bank 0) 0:0x020-0:0x07F, will be loaded into the corresponding register locations in (Bank 1) 1:0x020-1:0x07F. Data in the EEPROM locations, (Bank 1) 0:0x080-0:0x084, will be loaded into the corresponding Cal/Setup register locations in (Bank 2) 2:0x080-2:0x084. In all cases, EEPROM register initialization locations corresponding to "Reserved" register locations must contain the value of 0x00h in order to insure proper operation following a Power-on Reset.

| Note: | Do not  | overwrite | the | factory | trimmed |  |
|-------|---------|-----------|-----|---------|---------|--|
|       | values. |           |     |         |         |  |

# 4.6 Factory Register Initialization

The EEPROM register initialization locations are programmed with a set of default values at the time that the PS700 is manufactured. This programming results in the following general operational state of a PS700 following a Power-on Reset:

- All accumulators and time counters disabled and reset to '0'
- All A/D conversion disabled
- A/D registers programmed with their anticipated input source, resolution and input reference
- · Sample and Shelf-Sleep modes disabled
- All Sample-Sleep mode entry methods disabled and trip point values zeroed
- · GPIO inputs on VC2 and NTC disabled
- SMBus address = 0x16
- Factory calibrated trim values for band gap, voltage reference, auxiliary oscillator and main oscillator

Table 4-6 lists in detail the values that are programmed into the EEPROM register initialization locations.

| Function      | Byte 3                                  | Byte 2                                  | Byte 1                           | Byte 0                    | Bank:Address<br>(Byte 0) |
|---------------|-----------------------------------------|-----------------------------------------|----------------------------------|---------------------------|--------------------------|
|               |                                         | DCA: 0x00                               | 000000                           |                           | 1:0x020                  |
|               |                                         | DTC: 0x00                               | 000000                           |                           | 1:0x024                  |
|               |                                         | CCA: 0x00                               | 000000                           |                           | 1:0x028                  |
|               | 1:0x02C                                 |                                         |                                  |                           |                          |
|               |                                         | TA: 0x00                                | 000000                           |                           | 1:0x030                  |
|               |                                         | TAT: 0x00                               | 000000                           |                           | 1:0x034                  |
|               |                                         | VC2A: 0x0                               | 000000                           |                           | 1:0x038                  |
|               |                                         | VC2T: 0x0                               | 000000                           |                           | 1:0x03C                  |
|               | ADCONFIG:                               | Ictrl (ADc0):                           |                                  | ADr0):                    | 1:0x040                  |
|               | 0000000b = 0x00                         | 01110000b = 0x70                        |                                  | 000                       |                          |
|               |                                         | ITctrl (ADc1):                          | ITres (                          | ADr1):                    | 1:0x044                  |
|               |                                         | 00101001b = 0x29                        |                                  | 000                       |                          |
|               | Reserved                                | ETctrl (Adc2):                          | ETres                            | (ADr2):                   | 1:0x048                  |
|               | 0x00                                    | 00101010b = 0x2A                        | 0x0                              | 000                       |                          |
|               |                                         | VPctrl (ADc3):                          | VPres                            | (ADr3):                   | 1:0x04C                  |
|               |                                         | 00101011b = 0x2B                        | 0x0                              | 000                       |                          |
| Operational   | GPIOctrl                                | VC1ctrl (ADc4):                         | VC1res                           | (ADr4):                   | 1:0x050                  |
| Registers:    |                                         | 00100100b = 0x24                        | 0x0                              | 000                       | _                        |
| -             |                                         | VC2ctrl (ADc5):                         |                                  | (ADr5):                   | 1:0x054                  |
| Accumulators/ |                                         | 00100101b = 0x25                        |                                  | 000                       | 1:0x058                  |
| Timers        | Reserved:<br>0x00                       | OFFSctrl (ADc6):                        |                                  | OFFSres (ADr6):<br>0x0000 |                          |
| A/D Registers | 0x00                                    | 01110110b = 0x76                        |                                  |                           |                          |
| Mode Control  |                                         | AUXctrl (ADc7):                         |                                  | (ADr7):                   | 1:0x05C                  |
|               | A                                       | 00000110b = 0x06                        |                                  | 000                       | 1 0 000                  |
|               | Accumctrl:<br>0000000b = 0x00           | ACCclr:<br>00000000b = 0x00             |                                  | rip:<br>000               | 1:0x060                  |
|               | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 |                                  |                           | 1:0x064                  |
|               |                                         |                                         |                                  | 'ip:<br>000               | 1.0x004                  |
|               |                                         |                                         | VP                               |                           | 1:0x068                  |
|               |                                         | Reserved:                               |                                  | 000                       | 1.00000                  |
|               |                                         | 0x00                                    |                                  | trip:                     | 1:0x06C                  |
|               |                                         |                                         |                                  | 000                       |                          |
|               | Reserved:                               |                                         | SS                               | trip:                     | 1:0x070                  |
|               | 0x00                                    |                                         | 0x0                              | 000                       |                          |
|               |                                         | TRIPctrl:                               |                                  |                           | 1:0x074                  |
|               |                                         | 00000000b = 0x00                        |                                  |                           |                          |
|               |                                         | OpMode:                                 |                                  | erved:                    | 1:0x078                  |
|               |                                         | 000000000000000000000000000000000000    | 0x                               | 00                        |                          |
|               |                                         | Reserved:                               |                                  |                           | 1:0x07C                  |
|               |                                         | $00000000 = 0 \times 00$                |                                  |                           |                          |
|               | MOsct:                                  | VREFT:                                  | VBGT:                            | SMBAdd:                   | 2:0x080                  |
|               | 0xxxxxxb<br>('xxxxxx' = factory         | 0xxxxxxb<br>('xxxxxx' – factory         | 0000xxxxb                        | 00010110b                 |                          |
| Cal/Setup     | (xxxxxxx = factory<br>trim value)       | ('xxxxxx' = factory<br>trim value)      | ('xxxx' = factory<br>trim value) |                           |                          |
| Registers     | Reserved:                               | AOsct:                                  | Reserved:                        | Reserved:                 | 2:0x084                  |
| Negisters     | 0x00                                    | 000xxxxxb                               | 0x00                             | 0x00                      | 2.03004                  |
|               |                                         | ('xxxxxx' = factory                     | 0.00                             | 0.000                     |                          |
|               |                                         | trim value)                             |                                  |                           |                          |

TABLE 4-6: PS700 FACTORY REGISTER INITIALIZATION

# 5.0 CAL/SETUP MODE AND REGISTERS

Cal/Setup mode allows the designer to reprogram the default SMBus address and/or change the calibration parameters programmed at the factory for band gap, voltage reference and main oscillator trim values.

Entering Cal/Setup mode requires the host to request three consecutive and specific incorrect SMBus addresses with no interruptions between requests. These addresses are:

| Addr1 | HEX 50 |
|-------|--------|
| Addr2 | HEX 52 |
| Addr3 | HEX 74 |

After each address is sent, the PS700 will NACK the address. Once the sequence is complete, the PS700 will enter Cal/Setup mode and allow access to the Cal/Setup registers located in memory Bank 2.

To exit Cal/Setup mode, re-enter the same address sequence or power-down the part. The PS700 will always power-up with Cal/Setup mode disabled.

The following registers are only available in Cal/Setup mode.

# 5.1 Cal/Setup Mode Registers

#### REGISTER 5-1: SMBAdd: SMBus ADDRESS REGISTERS (ADDRESS 80 HEX/128 DECIMAL)

|         | SMBAdd                                                                       | Reserved       |
|---------|------------------------------------------------------------------------------|----------------|
|         | bit 7                                                                        | bit 0          |
| bit 7-1 | SMBAdd: SMBus Address Register bits                                          |                |
|         | The value placed in bits <7:1> of this register defines the SMBus address fo | r this device. |
| bit 0   | Reserved: Reserved bit location                                              |                |
|         |                                                                              |                |

| Legend:          |                      |                  |  |
|------------------|----------------------|------------------|--|
| '1' = Bit is set | '0' = Bit is cleared | R = Reserved bit |  |

#### REGISTER 5-2: VBGT: BAND GAP TRIM REGISTER (ADDRESS 81 HEX/129 DECIMAL)

|         | F                    | Reserved                         | VBGT             |       |  |  |
|---------|----------------------|----------------------------------|------------------|-------|--|--|
|         | bit 7                |                                  |                  | bit 0 |  |  |
| bit 7-4 | Reserved: Reserve    | ed bit location                  |                  |       |  |  |
| bit 3-0 | VBGT: Band Gap Vo    | VBGT: Band Gap Voltage Trim bits |                  |       |  |  |
|         | This value is set by | the factory.                     |                  |       |  |  |
|         | Legend:              |                                  |                  |       |  |  |
|         | '1' = Bit is set     | '0' = Bit is cleared             | R = Reserved bit |       |  |  |

#### REGISTER 5-3: VREFT: VOLTAGE REFERENCE TRIM REGISTER (ADDRESS 82 HEX/130 DECIMAL)

| VREFT |       |
|-------|-------|
|       | bit 0 |
|       | VREFT |

bit 7 GPIOen1: Enable VCELL2 as GPIO bit
 Writing this bit to a '1' will configure the VCELL2 pin as a GPIO. If enabled as GPIO, the accumulation function in the Accumctrl register and the trip function in the TRIPctrl register should be disabled.
 bit 6 GPIOen0: Enable NTC as GPIO bit
 Writing this register to a '1' will configure the NTC pin as a GPIO. If enabled as GPIO, the

accumulation function in the Accumctrl register should be disabled.bit 5-0VREFT: Voltage Reference Trim bitsBits 5-0 of this register store the trim value for both the +340 mV and ±170 mV references. This value is factory programmed.

| Legend:          |                      |                  |  |
|------------------|----------------------|------------------|--|
| '1' = Bit is set | '0' = Bit is cleared | R = Reserved bit |  |

#### REGISTER 5-4: MOsct: MAIN OSCILLATOR TRIM REGISTER (ADDRESS 83 HEX/131 DECIMAL)

| Rosc_sel | MOsct |
|----------|-------|
| bit 7    | bit 0 |

- bit 7 **Rosc\_sel:** Resistor Oscillator Select bit Writing this register to a '1' requires the use of a low temperature coefficient 221 k $\Omega$  resistor on the Rosc pin. Writing this register to a '0' will allow the use of an internal 221 k $\Omega$  resistor. (The precision of the internal time base will be affected by the selection of the resistor with the lowest variance of resistance over the systems operating range.)
- bit 6-0 **MOsct:** Main Oscillator Trim bits Bits 0-6 of this register are used to trim the internal time base. This value is factory programmed.

| Legend:          |                      |                  |  |
|------------------|----------------------|------------------|--|
| '1' = Bit is set | '0' = Bit is cleared | R = Reserved bit |  |

#### REGISTER 5-5: AOsct: AUXILIARY OSCILLATOR TRIM REGISTER (ADDRESS 86 HEX/134 DECIMAL)

|         | Reserv                | /ed                              | AOsct            |       |  |  |  |
|---------|-----------------------|----------------------------------|------------------|-------|--|--|--|
|         | bit 7                 |                                  |                  | bit 0 |  |  |  |
| bit 7-5 | Reserved: Reserved    | ed bit location                  |                  |       |  |  |  |
| bit 4-0 | AOsct: Auxiliary O    | scillator Trim bits              |                  |       |  |  |  |
|         | Trim bits for the see | condary oscillator used in low-p | ower modes.      |       |  |  |  |
|         | Legend:               |                                  |                  |       |  |  |  |
|         | '1' = Bit is set      | '0' = Bit is cleared             | R = Reserved bit |       |  |  |  |

# 6.0 ELECTRICAL CHARACTERISTICS

#### TABLE 6-1: ABSOLUTE MAXIMUM RATINGS

| Symbol   | Description                                 | Min  | Max  | Units |
|----------|---------------------------------------------|------|------|-------|
| VCx      | Voltage at any VC(x) pin                    | -0.5 | 10.0 | V     |
| VPIN     | Voltage directly at any pin (except VCELLX) | -0.5 | 7.0  | V     |
| TBIAS    | Temperature under bias                      | -20  | 85   | °C    |
| TSTORAGE | Storage temperature (package dependent)     | -35  | 120  | °C    |

**Note:** These are stress ratings only. Stress greater than the listed ratings may cause permanent damage to the device. Exposure to absolute maximum ratings for an extended period may affect device reliability. Functional operation is implied only at the listed operating conditions below.

#### TABLE 6-2: DC CHARACTERISTICS (TA = -20°C TO +85°C; VDD (INTERNAL) = +3.3V ±10%)

| Symbol      | Description                                                               | Min       | Тур. | Max       | Units | Condition                   |
|-------------|---------------------------------------------------------------------------|-----------|------|-----------|-------|-----------------------------|
| VC1         | Supply Voltage                                                            | 2.7       |      | 9.0       | V     |                             |
| Vdd         | Internal Regulated Supply Voltage                                         | —         | 3.3  | —         | V     |                             |
| Idd         | Supply Current – Run mode                                                 | —         | 80   | 190       | μΑ    | A/D active (Note 1)         |
| IDDINS      | Supply Current – Sample mode                                              | —         | 45   | —         | μA    | A/D inactive<br>(Note 1, 2) |
| IDDSLP      | Supply Current – Sample-Sleep mode                                        | —         | 20   | —         | μA    | Sample-Sleep mode (Note 1)  |
| IDDSSLP     | Supply Current – Shelf-Sleep mode                                         | —         | 300  | —         | nA    | Shelf-Sleep mode (Note 1)   |
| VIL         | Input Low Voltage – IO0, IO1                                              | —         |      | 0.2 * Vdd | V     |                             |
| Vih         | Input High Voltage – IO0, IO1                                             | 0.8 * VDD | _    | _         | V     |                             |
| IIL-IOPU    | GPIO Input Low Current – Pull-up mode                                     | _         | 7    | _         | μΑ    |                             |
| IL-10       | Leakage Current – IO pins programmed as outputs or inputs without pull-up | —         | 1    | 2         | μA    |                             |
| Vol-io      | Output Low Voltage for IO1, IO0                                           | —         | _    | 0.4       | V     | IOL = 0.5 mA                |
| Voh-io      | Output High Voltage for IO1 configured<br>as push-pull                    | 2.0       | _    | —         | V     | Юн = 100 μА                 |
| VSR         | Sense Resistor Input Voltage Range                                        | -150      | _    | 150       | mV    | VR = 170 mV                 |
| INTC        | Thermistor Output Current                                                 | —         | 12.5 | —         | μΑ    |                             |
| VIL-SMB     | Input Low Voltage for SMBus pins                                          | -0.5      | _    | 0.8       | V     |                             |
| VIH-SMB     | Input High Voltage for SMBus pins                                         | 2.0       | _    | 5.5       | V     |                             |
| VOL-SMB     | Output Low Voltage for SMBus pins                                         | —         | _    | 0.4       | V     | IPULLUP = 350 μA            |
| VOH-SMB     | Output High Voltage for SMBus pins                                        | 2.1       |      | 5.5       | V     |                             |
| IPULLUP-SMB | Current through Pull-up Resistor or<br>Current Source for SMBus pins      | 100       | _    | 350       | μA    |                             |
| ILEAK-SMB   | Input Leakage Current – SMBus pins                                        |           | _    | ±8        | μΑ    |                             |

Note 1: Does not include current consumption due to external loading on pins.

2: Sample mode current is specified during an A/D inactive cycle. Sample mode average current can be calculated using the formula: Average Sample Mode Supply Current = (IDDRUN + (n − 1) \* IDDINS)/n; where "n" is the programmed sample rate.

| Symbol         | Description                        | Min     | Typ.    | Max     | Units | Condition                                                 |
|----------------|------------------------------------|---------|---------|---------|-------|-----------------------------------------------------------|
| fRC            | Internal RC Oscillator Frequency   | 130,613 | 131,072 | 131,530 | Hz    |                                                           |
| fA/D           | Internal A/D Operating Clock       | _       | fRC/4   | _       | Hz    |                                                           |
| tPOR           | Power-on Reset Delay               | —       | 2       | 10      |       | Delay from time when VC1 voltage exceeds 2.7V             |
| <b>t</b> SHELF | Delay to entry of Shelf-Sleep mode | 1       | _       | _       |       | (SHent = 1 or VPACK < VPtrip)<br>and (SDA and SCL go low) |
| tWAKE          | Delay to exit of Shelf-Sleep mode  | 1       |         | _       | ms    | SDA and SCL go high                                       |

#### TABLE 6-3: AC CHARACTERISTICS (TA = $-20^{\circ}$ C TO $+85^{\circ}$ C; VDD (INTERNAL) = $+3.3V \pm 10^{\circ}$ )

#### TABLE 6-4: AC CHARACTERISTICS – SMBus (TA = -20°C TO +85°C; VDD (INTERNAL) = +3.3V ± 10%)

| Symbol         | Description                          |     | Тур. | Max  | Units | Condition  |
|----------------|--------------------------------------|-----|------|------|-------|------------|
| fsmb           | SMBus Clock Operating Frequency      |     | —    | 100  | kHz   | Slave mode |
| tBUF           | Bus Free Time between Start and Stop | 4.7 | _    | _    | μs    |            |
| tSHLD          | Bus Hold Time after Repeated Start   | 4.0 |      | _    | μs    |            |
| tsu:sta        | Setup Time before Repeated Start     |     | —    | —    | μs    |            |
| tSU:STOP       | Stop Setup Time                      |     |      | _    | μs    |            |
| thld           | Data Hold Time                       | 0   |      | _    | ns    |            |
| <b>t</b> SETUP | Data Setup Time                      | 250 | _    |      | ns    |            |
| tLOW           | Clock Low Period                     | 4.7 |      | _    | μs    |            |
| thigh          | Clock High Period                    | 4.0 |      | 50   | μs    | (Note 1)   |
| tLOW:SEXT      | Message Buffering Time               | —   | _    | 10   | ms    | (Note 2)   |
| tHIGH:MEXT     | Message Buffering Time               |     | _    | 10   | ms    | (Note 3)   |
| tF             | Clock/Data Fall Time                 |     | _    | 300  | ns    | (Note 4)   |
| tR             | Clock/Data Rise Time                 | —   | —    | 1000 | ns    | (Note 4)   |

Note 1: thigh max. provides a simple, ensured method for devices to detect bus Idle conditions.

2: tLOW:SEXT is the cumulative time a slave device is allowed to extend the clock cycles in one message from the initial start to the stop.

**3:** tLOW:MEXT is the cumulative time a master device is allowed to extend its clock cycles within each byte of a message as defined from Start-to-Ack, Ack-to-Ack or Ack-to-Stop.

4: Rise and fall time is defined as follows: tR = (VILMAX - 0.15) to (VIHMIN + 0.15) tF = 0.9VDD to (VILMAX - 0.15)

# TABLE 6-5:A/D CONVERTER CHARACTERISTICS (TA = -20°C TO +85°C;<br/>VREG (INTERNAL) = +3.3V ±10%)

| Symbol   | Description                                  |      | Тур.                       | Max   | Units | Condition   |
|----------|----------------------------------------------|------|----------------------------|-------|-------|-------------|
| ADRES    | A/D Converter Resolution                     | 9    | —                          | 16    | bits  | (Note 1)    |
| tCONV    | A/D Conversion Measurement Time, n-bit       | _    | 2 <sup>(n + 1)</sup> /fA/D | —     | S     |             |
| VADIN    | A/D Converter Input Voltage Range (internal) | -152 | —                          | 152   | mV    | VR = 170 mV |
|          |                                              | 0    | —                          | 309   | mV    | VR = 340 mV |
| EVGAIN   | Supply Voltage Gain Error                    |      | —                          | 0.100 | %     |             |
| EVOFFSET | Compensated Offset Error                     |      | —                          | 0.100 | %     |             |
| Етемр    | Temperature Gain Error                       | —    | —                          | 0.100 | %     |             |
| EINL     | Integrated Nonlinearity Error                |      | _                          | 0.004 | %     |             |

**Note 1:** Voltage is internal at A/D converter inputs. VSR and VNTC are measured directly. VC(x) inputs are measured using internal level translation circuitry that scales the input voltage range appropriately for the converter.





# TABLE 6-6:SILICON TIME BASE CHARACTERISTICS (TA = -20°C TO +85°C;<br/>VREG (INTERNAL) = +3.3V ±10%)

| Symbol | Description             | Min | Тур. | Max  | Units | Condition                                          |
|--------|-------------------------|-----|------|------|-------|----------------------------------------------------|
| Етіме  | Silicon Time Base Error |     |      | 0.35 | %     | Bias resistor Rosc tolerance = 1%,<br>TL = ±25 ppm |

# TABLE 6-7:TEMPERATURE MEASUREMENT ACCURACY (TA = -20°C TO +85°C;<br/>VREG (INTERNAL) = +3.3V ±10%)

| Symbol | Description                     | Min | Тур. | Max | Units | Condition |
|--------|---------------------------------|-----|------|-----|-------|-----------|
| TRES   | Reported Temperature Resolution | _   | 1    | —   | °K    |           |
| TACC   | Reported Temperature Accuracy   | -3  | —    | 3   | °K    |           |
| TDRIFT | Reported Temperature Drift      | _   | -2   | —   | °K/V  |           |

#### **PACKAGING INFORMATION** 7.0

8-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm (TSSOP)



|                          | Units            |      | INCHES      |      | N    | <b>IILLIMETERS</b> | S*   |  |
|--------------------------|------------------|------|-------------|------|------|--------------------|------|--|
| Dimensi                  | Dimension Limits |      | MIN NOM MAX |      | MIN  | NOM                | MAX  |  |
| Number of Pins           | n                |      | 8           |      |      | 8                  |      |  |
| Pitch                    | р                |      | .026        |      |      | 0.65               |      |  |
| Overall Height           | Α                |      |             | .043 |      |                    | 1.10 |  |
| Molded Package Thickness | A2               | .033 | .035        | .037 | 0.85 | 0.90               | 0.95 |  |
| Standoff §               | A1               | .002 | .004        | .006 | 0.05 | 0.10               | 0.15 |  |
| Overall Width            | Е                | .246 | .251        | .256 | 6.25 | 6.38               | 6.50 |  |
| Molded Package Width     | E1               | .169 | .173        | .177 | 4.30 | 4.40               | 4.50 |  |
| Molded Package Length    | D                | .114 | .118        | .122 | 2.90 | 3.00               | 3.10 |  |
| Foot Length              | L                | .020 | .024        | .028 | 0.50 | 0.60               | 0.70 |  |
| Foot Angle               | ¢                | 0    | 4           | 8    | 0    | 4                  | 8    |  |
| Lead Thickness           | С                | .004 | .006        | .008 | 0.09 | 0.15               | 0.20 |  |
| Lead Width               | В                | .007 | .010        | .012 | 0.19 | 0.25               | 0.30 |  |
| Mold Draft Angle Top     | α                | 0    | 5           | 10   | 0    | 5                  | 10   |  |
| Mold Draft Angle Bottom  | β                | 0    | 5           | 10   | 0    | 5                  | 10   |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005" (0.127mm) per side. JEDEC Equivalent: MO-153

Drawing No. C04-086

# APPENDIX A: PS700 DATA SHEET REVISION HISTORY

#### Revision A-B (July 2003)

Removed Preliminary condition tag. Updated Figure 3-3 (page 13). Changed format of all operational registers in **Section 4.4 "Operational Registers"**.

#### Revision B-C (April 2004)

Removed PEC – pages 1, 10, 12 (Figure 3-2) and 13 (Figure 3-3). Removed NiMH 3-6 cell – pages 1, 2 and 4. Updated Figure 1-2 – page 3. Removed independent A/D input on pin 1 – page 3. Changed resolution nomenclature to bit + sign – pages 5 and 20 (Register 4-3). Added Table 3-3 – page 6. Added Section 3.1.4.1 "Internal Temperature" and Section 3.1.4.2 "External Temperature". In Section 3.2.2 "Sample Mode", added Sample-Sleep entry exception – page 9. Updated memory map, Table 4-1 – page 15. Added Table 4-2: PS700 EEPROM Map – page 16. Changed SMBus address factory default from 0x06 to 0x16 – pages 27 and 28.

#### Revision C-D (May 2004)

Operating temperature typo correction,  $70^{\circ}$ C to  $85^{\circ}$ C – pages 32 and 33.

# Revision D-E (July 2004)

Corrected errors in Section 3.1.4.2 "External Temperature". Changed internal to external and corrected VEX equation. Added Appendix A "Revision History". Changed value of Bits column in Table 3-3 from "10" to "9 + sign". Changed reference to "10 bits of resolution" in Section 3.1.4.1 "Internal Temperature" to "10-bit plus sign of resolution". Changed references to "16 bits of resolution" in Section 3.1.6 "Accumulation/ Timing" to "15-bit plus sign". Added information to Section 4.2 "EEPROM" about temperature and voltage limits for data EEPROM writes.

# Revision F (August 2004)

Corrected errors in Features section, Shelf-Sleep mode. Corrected errors in Section 2.6 "A/D Converter" and Section 3.1.1 "A/D Conversion Cycle". Updated accumulator equation in Section 3.1.6 "Accumulation/ Timing". Changed VSR values in Table 6-2.

# **PS700**

NOTES:

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, PIC, PICmicro, PowerSmart and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SmartSensor is a registered trademark of Microchip Technology Incorporated in the U.S.A.

PowerCal, PowerInfo, PowerMate, PowerTool and SmartTel are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2004, Microchip Technology Incorporated. Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.



# WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: www.microchip.com

Atlanta Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307

Boston Westford, MA Tel: 978-692-3848 Fax: 978-692-3821

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

San Jose Mountain View, CA Tel: 650-215-1444 Fax: 650-961-0286

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8676-6200 Fax: 86-28-8676-6599

**China - Fuzhou** Tel: 86-591-750-3506 Fax: 86-591-750-3521

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Shanghai** Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

**China - Shenzhen** Tel: 86-755-8290-1380 Fax: 86-755-8295-1393

**China - Shunde** Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

**China - Qingdao** Tel: 86-532-502-7355 Fax: 86-532-502-7205

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-2229-0061 Fax: 91-80-2229-0062

India - New Delhi Tel: 91-11-5160-8632 Fax: 91-11-5160-8632

**Japan - Kanagawa** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Kaohsiung** Tel: 886-7-536-4816

Fax: 886-7-536-4817 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Taiwan - Hsinchu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

#### EUROPE

Austria - Weis Tel: 43-7242-2244-399 Fax: 43-7242-2244-393

**Denmark - Ballerup** Tel: 45-4420-9895 Fax: 45-4420-9910

France - Massy Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Ismaning** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

England - Berkshire Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/24/04