

# **DESCRIPTION**

The Accutek AK591024 high density memory modules is a random access memory organized in 1 Meg x 9 bit words. The assembly consists of two 1 Meg x 4 and one 1 Meg x 1 DRAMs in surface mount packages mounted on the front side of a printed circuit board. The module can be configured as a leadless 30 pad SIM or a leaded 30 pin SIP. This packaging approach provides a better than 6 to 1 density increase over standard DIP packaging.

The operation of the AK591024 is identical to two 1 Meg x 4 plus one 1 Meg x 1 DRAMs. For the lower eight bits, the data input is tied to data output and brought out separately for each 1 Meg x 4 device, with common RAS, CAS and WE control. The OE pins are tied to Vss which dictates the use of early-write cycles to prevent contention of D and Q. Since the Write-Enable (WE) signal must always go low before CAS in a write cycle, Read-Write and Read-Modify-Write operation is not possible. For the ninth bit, the data input (D<sub>9)</sub> and data output (Q9) pins are brought out separately and controlled by a separate PCAS for that bit. Bit nine is generally used for parity.

### **FEATURES**

- 1.048.576 x 9 bit organization
- Optional 30 Pad SIM (Single In-Line Module) or 30 Pin leaded SIP (Single In-Line Package)
- · JEDEC standard pinout
- Common CAS, RAS and WE control for the lower eight bits
- 1024 refresh cycles/16ms
- Separate PCAS control for D<sub>9</sub> and Q<sub>9</sub>

# AK591024AS / AK591024AG 1,048,576 Word X 9 bit, CMOS **Dynamic Random Access Memory**



- Power:
- 1.650 Watt Max Active (60 nS)
- 1.485 Watt Max Active (70 nS)
- 1.265 Watt Max Active (80 nS)
- 23.5 mWatt Standby (max)
- Operating free air temperature: 0° to 70°C
- Upward compatible with and AK594096 and AK5916384
- · Downward compaitble with AK59256
- Functionally and Pin compatible with AK491024

### **PIN NOMENCLATURE**

| DQ <sub>1</sub> - DQ <sub>8</sub> | Data In / Data Out    | PIN# | SYMBOL | PIN# | SYMBOL |
|-----------------------------------|-----------------------|------|--------|------|--------|
| DQ1 - DQ8                         | Data III / Data Out   | 1    | Vcc    | 16   | DQ5    |
| D <sub>9</sub>                    | Data In               | 2    | CAS    | 17   | A8     |
| Q <sub>9</sub>                    | Data Out              | 3    | DQ1    | 18   | A9     |
| A <sub>0</sub> - A <sub>9</sub>   | Address Inputs        | 4    | A0     | 19   | NC     |
|                                   | / tadrood inpute      | 5    | A1     | 20   | DQ6    |
| CAS, PCAS                         | Column Address Strobe | 6    | DQ2    | 21   | WE     |
| RAS                               | Row Address Strobe    | 7    | A2     | 22   | Vss    |
| WE                                | Write Enable          | 8    | A3     | 23   | DQ7    |
| V V L                             | Write Eriable         | 9    | Vss    | 24   | NC     |
| Vcc                               | 5v Supply             | 10   | DQ3    | 25   | DQ8    |
| Vss                               | Ground                | 11   | A4     | 26   | Q9     |
| NC                                | No Connect            | 12   | A5     | 27   | RAS    |
| NC                                | NO Connect            | 13   | DQ4    | 28   | PCAS   |
|                                   |                       | 14   | A6     | 29   | D9     |
| MODULE OPTIONS                    |                       | 15   | A7     | 30   | Vcc    |

### MOD

Leadless SIM: AK591024ASP Leaded SIP: AK591024AGP

### **FUNCTIONAL DIAGRAM**



# **ORDERING INFORMATION**

### PART NUMBER CODING INTERPRETATION

**Position** 1 2 3 4 5 6 7 8

#### **Product**

#### AK = Accutek Memory

Type

4 = Dynamic RAM

5 = CMOS Dynamic RAM

= Static RAM

#### Organization/Word Width

 $1 = by 1 \quad 16 = by 16$ 

4 = by 432 = by 32

8 = by 836 = by 36

9 = by 9

Size/Bits Depth

64 = 64K4096 = 4 MEG 256 = 256K8192 = 8 MEG 1024 = 1 MEG 16384 = 16 MEG

### Package Type

G = Single In-Line Package (SIP)

S = Single In-Line Module (SIM)

D = Dual In-Line Package (DIP)

W = .050 inch Pitch Edge Connect

Z = Zig-Zag In-Line Package (ZIP)

#### **Special Designation**

P = Page Mode

N = Nibble Mode

K = Static Column Mode

W = Write Per Bit Mode

V = Video Ram

#### Separator

- = Commercial  $0^{\circ}$ C to + $70^{\circ}$ C

M = Military Equivalent Screened

(-55°C to +125°C)

= Industrial Temperature Tested

 $(-45^{\circ}C \text{ to } +85^{\circ}C)$ 

X = Burned In

Speed (first two significant digits)

**DRAMS** 

**SRAMS** 

 $50 = 50 \, \text{nS}$ 8 = 8 nS  $60 = 60 \, \text{nS}$ 10 = 10 nS

 $70 = 70 \, \text{nS}$ 12 =

12 nS  $80 = 80 \, \text{nS}$ 15 = 15 nS

The numbers and coding on this page do not include all variations available but are show as examples of the most widely used variations. Contact Accutek if other information is required.

#### **EXAMPLES:**

#### AK591024AGP-60

1 Meg x 9, 60 nSEC, DRAM, SIP Configuration, 30 Pin

#### AK591024ASP-70

1 Meg x 9, 70 nSEC, DRAM, SIM Configuration, 30 Pin



**ACCUTEK MICROCIRCUIT CORPORATION BUSINESS CENTER at NEWBURYPORT** 2 NEW PASTURE ROAD, SUITE 1 NEWBURYPORT, MA 01950-4054

978-465-6200 FAX: 978-462-3396 VOICE:

Email: sales@accutekmicro.com Internet: www.accutekmicro.com

### **MECHANICAL DIMENSIONS**

Inches



Accutek reserves the right to make changes in specifications at any time and without notice. Accutek does not assume any responsibility for the use of any circuitry described; no circuit patent licenses are implied. Preliminary data sheets contain minimum and maximum limits based upon design objectives, which are subject to change upon full characterization over the specific operating conditions.