# **Flash** # 3V Only 32 Mbit Serial Flash Memory with Dual and Quad #### **■ FEATURES** - Single supply voltage 2.7~3.6V - Standard, Dual and Quad SPI - Speed - Read max frequency: 33MHz - Fast Read max frequency: 50MHz / 86MHz/ 100MHz - Fast Read Dual/Quad max frequency: 50MHz / 100MHz (100MHz / 172MHz/ 200MHz equivalent Dual SPI; 200MHz / 344MHz/ 400MHz equivalent Quad SPI) - Low power consumption - Active current: 35 mA - Standby current: 30 µ A - Deep Power Down current: 5 µ A - Reliability - 100,000 typical program/erase cycles - 20 years Data Retention - Program - Byte programming time: 7 µ s (typical) Page programming time: 1.5 ms (typical) - Erase - Chip erase time 25 sec (typical) - Block erase time 1 sec (typical) - Sector erase time 90 ms (typical) - Page Programming - 256 byte per programmable page - · Auto Address Increment (AAI) WORD Programming - Decrease total chip programming time over Byte Program operations - · Lockable 2K bytes OTP security sector - · SPI Serial Interface - SPI Compatible: Mode 0 and Mode 3 - · End of program or erase detection - Write Protect (WP) - Hold Pin (HOLD) - · All Pb-free products are RoHS-Compliant #### **■ ORDERING INFORMATION** | Product ID | Speed | Speed Package Com | | | | |------------------|--------|-------------------|--------|---------|--| | F25L32QA –50PAG | 50MHz | 8 lead SOIC | 200mil | Pb-free | | | F25L32QA –86PAG | 86MHz | 8 lead SOIC | 200mil | Pb-free | | | F25L32QA –100PAG | 100MHz | 8 lead SOIC | 200mil | Pb-free | | | F25L32QA –50PHG | 50MHz | 16 lead SOIC | 300mil | Pb-free | | | F25L32QA –86PHG | 86MHz | 16 lead SOIC | 300mil | Pb-free | | | F25L32QA –100PHG | 100MHz | 16 lead SOIC | 300mil | Pb-free | | # **■ GENERAL DESCRIPTION** The F25L32QA is a 32Megabit, 3V only CMOS Serial Flash memory device. The device supports the standard Serial Peripheral Interface (SPI), and a Dual/Quad SPI. ESMT's memory devices reliably store memory data even after 100,000 programming and erase cycles. The memory array can be organized into 16,384 programmable pages of 256 byte each. 1 to 256 byte can be programmed at a time with the Page Program instruction. The device also can be programmed to decrease total chip programming time with Auto Address Increment (AAI) programming. The device features sector erase architecture. The memory array is divided into 1024 uniform sectors with 4K byte each; 64 uniform blocks with 64K byte each. Sectors can be erased individually without affecting the data in other sectors. Blocks can be erased individually without affecting the data in other blocks. Whole chip erase capabilities provide the flexibility to revise the data in the device. The device has Sector, Block or Chip Erase but no page erase. The sector protect/unprotect feature disables both program and erase operations in any combination of the sectors of the memory. # **■ PIN CONFIGURATIONS** # **8-PIN SOIC** # **16-PIN SOIC** Publication Date: Jan. 2009 Revision: 0.2 **2/42** ### **■ PIN DESCRIPTION** | Symbol | Pin Name | Functions | |-------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK | Serial Clock | To provide the timing for serial input and output operations | | SI / SIOo | Serial Data Input /<br>Serial Data Input Output 0 | To transfer commands, addresses or data serially into the device. Data is latched on the rising edge of SCK (for Standard read mode). / Bidirectional IO pin to transfer commands, addresses or data serially into the device on the rising edge of SCK and read data or status from the device on the falling edge of SCK(for Dual/Quad mode). | | SO / SIO1 | Serial Data Output /<br>Serial Data Input Output 1 | To transfer data serially out of the device. Data is shifted out on the falling edge of SCK (for Standard read mode). / Bidirectional IO pin to transfer commands, addresses or data serially into the device on the rising edge of SCK and read data or status from the device on the falling edge of SCK (for Dual/Quad mode). | | CE | Chip Enable | To activate the device when $\overline{{\sf CE}}$ is low. | | WP / SIO2 | Write Protect /<br>Serial Data Input Output 2 | The Write Protect ( $\overline{\text{WP}}$ ) pin is used to enable/disable BPL bit in the status register. / Bidirectional IO pin to transfer commands, addresses or data serially into the device on the rising edge of SCK and read data or status from the device on the falling edge of SCK (for Quad mode). | | HOLD / SIO3 | Hold /<br>Serial Data Input Output 3 | To temporality stop serial communication with SPI flash memory without resetting the device. / Bidirectional IO pin to transfer commands, addresses or data serially into the device on the rising edge of SCK and read data or status from the device on the falling edge of SCK (for Quad mode). | | VDD | Power Supply | To provide power. | | Vss | Ground | | # ■ FUNCTIONAL BLOCK DIAGRAM # **SECTOR STRUCTURE** Table 1: F25L32QA Sector Address Table | Dissi | 01 | Sector Size | Address | | | Block A | Address | 5 | | |-------|--------|-------------|-------------------|-----|-----|---------|---------|-----|-----| | Block | Sector | (Kbytes) | Address range | A21 | A20 | A19 | A18 | A17 | A16 | | | 1023 | 4KB | 3FF000H – 3FFFFFH | | | | | | | | 63 | : | : | : | 1 | 1 | 1 | 1 | 1 | 1 | | | 1008 | 4KB | 3F0000H - 3F0FFFH | | | | | | | | | 1007 | 4KB | 3EF000H – 3EFFFFH | | | | | | | | 62 | : | : | : | 1 | 1 | 1 | 1 | 1 | 0 | | | 992 | 4KB | 3E0000H - 3E0FFFH | | | | | | | | | 991 | 4KB | 3DF000H – 3DFFFFH | | | | | | | | 61 | : | : | : | 1 | 1 | 1 | 1 | 0 | 1 | | | 976 | 4KB | 3D0000H – 3D0FFFH | | | | | | | | | 975 | 4KB | 3CF000H - 3CFFFFH | | | | | | | | 60 | : | : | : | 1 | 1 | 1 | 1 | 0 | 0 | | | 960 | 4KB | 3C0000H - 3C0FFFH | 1 | | | | | | | | 959 | 4KB | 3BF000H – 3BFFFFH | | | | | | | | 59 | : | : | : | 1 | 1 | 1 | 0 | 1 | 1 | | | 944 | 4KB | 3B0000H - 3B0FFFH | 1 | | | | | | | | 943 | 4KB | 3AF000H – 3AFFFFH | | | | | | | | 58 | : | : | : | 1 | 1 | 1 | 0 | 1 | 0 | | | 928 | 4KB | 3A0000H – 3A0FFFH | | | | | | | | | 927 | 4KB | 39F000H - 39FFFFH | | | | | | | | 57 | : | : | : | 1 | 1 | 1 | 0 | 0 | 1 | | | 912 | 4KB | 390000H - 390FFFH | | | | | | | | | 911 | 4KB | 38F000H - 38FFFFH | | | | | | | | 56 | : | : | : | 1 | 1 | 1 | 0 | 0 | 0 | | | 896 | 4KB | 380000H - 380FFFH | 1 | | | | | | | | 895 | 4KB | 37F000H - 37FFFFH | | | | | | | | 55 | : | : | : | 1 | 1 | 0 | 1 | 1 | 1 | | | 880 | 4KB | 370000H - 370FFFH | 1 | | | | | | | | 879 | 4KB | 36F000H – 36FFFFH | | | | | | | | 54 | : | : | : | 1 | 1 | 0 | 1 | 1 | 0 | | | 864 | 4KB | 360000H - 360FFFH | 1 | | | | | | | | 863 | 4KB | 35F000H – 35FFFFH | | | | | | | | 53 | : | : | : | 1 | 1 | 0 | 1 | 0 | 1 | | | 848 | 4KB | 350000H – 350FFFH | 1 | | | | | | | | 847 | 4KB | 34F000H – 34FFFFH | | | | | | | | 52 | : | : | : | 1 | 1 | 0 | 1 | 0 | 0 | | | 830 | 4KB | 340000H – 340FFFH | 1 | | | | | | | | 831 | 4KB | 33F000H – 33FFFFH | | | | | | | | 51 | : | : | : | 1 | 1 | 0 | 0 | 1 | 1 | | | 816 | 4KB | 330000H – 330FFFH | 1 | | | | | | Publication Date: Jan. 2009 Revision: 0.2 4/42 Table 1: F25L32QA Sector Address Table - Continued I | 511 | 01 | Sector Size | A.11 | | | Block A | Address | 3 | | | | |-------|--------|-------------|-------------------|-----|-----|---------|---------|-----|-----|---|---| | Block | Sector | (Kbytes) | Address range | A21 | A20 | A19 | A18 | A17 | A16 | | | | | 815 | 4KB | 32F000H - 32FFFFH | | | | | | | | | | 50 | : | : | : | 1 | 1 | 0 | 0 | 1 | 0 | | | | | 800 | 4KB | 320000H - 320FFFH | | | | | | | | | | | 799 | 4KB | 31F000H - 31FFFFH | | | | | | | | | | 49 | : | : | : | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | | | 784 | 4KB | 310000H - 310FFFH | 1 | | | | | | | | | | 783 | 4KB | 30F000H - 30FFFFH | | | | | | | | | | 48 | : | : | : | 1 | 1 | 0 | 0 | 0 | 0 | | | | | 768 | 4KB | 300000H - 300FFFH | | | | | | | | | | | 767 | 4KB | 2FF000H – 2FFFFFH | | | | | | | | | | 47 | : | : | : | 1 | 0 | 1 | 1 | 1 | 1 | | | | | 752 | 4KB | 2F0000H – 2F0FFFH | 1 | | | | | | | | | | 751 | 4KB | 2EF000H – 2EFFFFH | | | | | | | | | | 46 | : | : | : | 1 | 0 | 1 | 1 | 1 | 0 | | | | | 736 | 4KB | 2E0000H – 2E0FFFH | 1 | | | | | | | | | | 735 | 4KB | 2DF000H – 2DFFFFH | | | | | | | | | | 45 | : | : | : | 1 | 0 | 1 | 1 | 0 | 1 | | | | | 720 | 4KB | 2D0000H – 2D0FFFH | 1 | | | | | | | | | | 719 | 4KB | 2CF000H - 2CFFFFH | | | | | | | | | | 44 | : | : | : | 1 | 0 | 1 | 1 | 0 | 0 | | | | | 704 | 4KB | 2C0000H - 2C0FFFH | | | | | | | | | | | 703 | 4KB | 2BF000H – 2BFFFFH | | | | | | | | | | 43 | : | : | : | 1 | 0 | 1 | 0 | 1 | 1 | | | | | 688 | 4KB | 2B0000H – 2B0FFFH | 1 | | | | | | | | | | 687 | 4KB | 2AF000H – 2AFFFFH | | | | | | | | | | 42 | : | : | : | 1 | 0 | 1 | 0 | 1 | 0 | | | | | 672 | 4KB | 2A0000H – 2A0FFFH | 1 | | | | | | | | | | 671 | 4KB | 29F000H – 29FFFFH | | | | | | | | | | 41 | : | : | : | 1 | 0 | 1 | 0 | 0 | 1 | | | | | 656 | 4KB | 290000H – 290FFFH | 1 | | | | | | | | | | 655 | 4KB | 28F000H – 28FFFFH | | | | | | | | | | 40 | : | : | : | 1 | 0 | 1 | 0 | 0 | 0 | | | | | 640 | 4KB | 280000H – 280FFFH | 1 | | | | | | | | | | 639 | 4KB | 27F000H – 27FFFFH | | | | | | | | | | 39 | : | : | : | 1 | 0 | 0 | 1 | 1 | 1 | | | | | 624 | 4KB | 270000H – 270FFFH | 1 | | | | | | | | | | 623 | 4KB | 26F000H – 26FFFFH | | | | | | | | | | 38 | : | : | : | 1 | 0 | 0 | 1 | 1 | 0 | | | | | 608 | 4KB | 260000H – 260FFFH | 1 | | | | | | | | Table 1: F25L32QA Sector Address Table - Continued II | DI. I | 0 | Sector Size | A.11 | | | Block A | Address | 3 | | |-------|--------|-------------|-------------------|-----|-----|---------|---------|-----|-----| | Block | Sector | (Kbytes) | Address range | A21 | A20 | A19 | A18 | A17 | A16 | | | 607 | 4KB | 25F000H – 25FFFFH | | | | | | | | 37 | : | : | : | 1 | 0 | 0 | 1 | 0 | 1 | | | 592 | 4KB | 250000H – 250FFFH | | | | | | | | | 591 | 4KB | 24F000H – 24FFFFH | | | | | | | | 36 | : | : | : | 1 | 0 | 0 | 1 | 0 | 0 | | | 576 | 4KB | 240000H – 240FFFH | | | | | | | | | 575 | 4KB | 23F000H – 23FFFFH | | | | | | | | 35 | : | : | : | 1 | 0 | 0 | 0 | 1 | 1 | | | 560 | 4KB | 230000H – 230FFFH | | | | | | | | | 559 | 4KB | 22F000H – 22FFFFH | | | | | | | | 34 | : | : | : | 1 | 0 | 0 | 0 | 1 | 0 | | | 544 | 4KB | 220000H – 220FFFH | | | | | | | | | 543 | 4KB | 21F000H – 21FFFFH | | | | | | | | 33 | : | : | : | 1 | 0 | 0 | 0 | 0 | 1 | | | 528 | 4KB | 210000H – 210FFFH | | | | | | | | | 527 | 4KB | 20F000H – 20FFFFH | | | | | | | | 32 | : | : | : | 1 | 0 | 0 | 0 | 0 | 0 | | | 512 | 4KB | 200000H – 200FFFH | | | | | | | | | 511 | 4KB | 1FF000H – 1FFFFFH | | | | | | | | 31 | : | : | : | 0 | 1 | 1 | 1 | 1 | 1 | | | 496 | 4KB | 1F0000H - 1F0FFFH | | | | | | | | | 495 | 4KB | 1EF000H – 1EFFFFH | 0 | | | | | | | 30 | : | : | : | | 1 | 1 | 1 | 1 | 0 | | | 480 | 4KB | 1E0000H – 1E0FFFH | | | | | | | | | 479 | 4KB | 1DF000H – 1DFFFFH | | | | | | | | 29 | : | : | : | 0 | 1 | 1 | 1 | 0 | 1 | | | 464 | 4KB | 1D0000H – 1D0FFFH | | | | | | | | | 463 | 4KB | 1CF000H - 1CFFFFH | | | | | | | | 28 | : | : | : | 0 | 1 | 1 | 1 | 0 | 0 | | | 448 | 4KB | 1C0000H - 1C0FFFH | 1 | | | | | | | | 447 | 4KB | 1BF000H – 1BFFFFH | | | | | | | | 27 | : | : | : | 0 | 1 | 1 | 0 | 1 | 1 | | | 432 | 4KB | 1B0000H – 1B0FFFH | 1 | | | | | | | | 431 | 4KB | 1AF000H – 1AFFFFH | | | | | | | | 26 | : | : | : | 0 | 1 | 1 | 0 | 1 | 0 | | | 416 | 4KB | 1A0000H – 1A0FFFH | 1 | | ' | | ' | | | | 415 | 4KB | 19F000H – 19FFFFH | | | | | | | | 25 | : | : | : | 0 | 1 | 1 | 0 | 0 | 1 | | | 400 | 4KB | 190000H – 190FFFH | 1 | | | | | | Table 1: F25L32QA Sector Address Table - Continued III | 511 | 0 | Sector Size | A 11 | | | Block A | Address | 3 | | |-------|--------|-------------|-------------------|-----|-----|---------|---------|-----|-----| | Block | Sector | (Kbytes) | Address range | A21 | A20 | A19 | A18 | A17 | A16 | | | 399 | 4KB | 18F000H – 18FFFFH | | | | | | | | 24 | : | : | : | 0 | 1 | 1 | 0 | 0 | 0 | | | 384 | 4KB | 180000H – 180FFFH | | | | | | | | | 383 | 4KB | 17F000H – 17FFFFH | | | | | | | | 23 | : | : | : | 0 | 1 | 0 | 1 | 1 | 1 | | | 368 | 4KB | 170000H – 170FFFH | | | | | | | | | 367 | 4KB | 16F000H – 16FFFFH | | | | | | | | 22 | : | : | : | 0 | 1 | 0 | 1 | 1 | 0 | | | 352 | 4KB | 160000H – 160FFFH | | | | | | | | | 351 | 4KB | 15F000H – 15FFFFH | | | | | | | | 21 | : | : | : | 0 | 1 | 0 | 1 | 0 | 1 | | | 336 | 4KB | 150000H – 150FFFH | | | | | | | | | 335 | 4KB | 14F000H – 14FFFFH | | | | | | | | 20 | : | : | : | 0 | 1 | 0 | 1 | 0 | 0 | | | 320 | 4KB | 140000H – 140FFFH | | | | | | | | | 319 | 4KB | 13F000H – 13FFFFH | | | | | | | | 19 | : | : | : | 0 | 1 | 0 | 0 | 1 | 1 | | | 304 | 4KB | 130000H – 130FFFH | | | | | | | | | 303 | 4KB | 12F000H – 12FFFFH | | | | | | | | 18 | : | : | : | 0 | 1 | 0 | 0 | 1 | 0 | | | 288 | 4KB | 120000H – 120FFFH | | | | | | | | | 287 | 4KB | 11F000H - 11FFFFH | | | | | 0 | | | 17 | : | : | : | 0 | 1 | 0 | 0 | | 1 | | | 272 | 4KB | 110000H – 110FFFH | | | | | | | | | 271 | 4KB | 10F000H - 10FFFFH | | | | | | | | 16 | : | : | : | 0 | 1 | 0 | 0 | 0 | 0 | | | 256 | 4KB | 100000H – 100FFFH | | | | | | | | | 255 | 4KB | 0FF000H – 0FFFFFH | | | | | | | | 15 | : | : | : | 0 | 0 | 1 | 1 | 1 | 1 | | | 240 | 4KB | 0F0000H - 0F0FFFH | | | | | | | | | 239 | 4KB | 0EF000H – 0EFFFFH | | | | | | | | 14 | : | : | : | 0 | 0 | 1 | 1 | 1 | 0 | | | 224 | 4KB | 0E0000H - 0E0FFFH | 1 | | | | | | | | 223 | 4KB | 0DF000H – 0DFFFFH | | | | | | | | 13 | : | : | : | 0 | 0 | 1 | 1 | 0 | 1 | | | 208 | 4KB | 0D0000H – 0D0FFFH | 1 | | | | | | | | 207 | 4KB | 0CF000H - 0CFFFFH | | | | | | | | 12 | : | : | : | 0 0 | 0 1 | 1 | 0 | 0 | | | | 192 | 4KB | 0C0000H - 0C0FFFH | 1 | | | | | | Table 1: F25L32QA Sector Address Table - Continued IV | Disale | 01 | Sector Size | Address non- | | | Block A | Address | <u> </u> | | |--------|--------|-------------|-------------------|-----|-----|---------|---------|----------|-----| | Block | Sector | (Kbytes) | Address range | A21 | A20 | A19 | A18 | A17 | A16 | | | 191 | 4KB | 0BF000H – 0BFFFFH | | | | | | | | 11 | : | : | : | 0 | 0 | 1 | 0 | 1 | 1 | | | 176 | 4KB | 0B0000H - 0B0FFFH | | | | | | | | | 175 | 4KB | 0AF000H – 0AFFFFH | | | | | | | | 10 | : | : | : | 0 | 0 | 1 | 0 | 1 | 0 | | | 160 | 4KB | 0A0000H - 0A0FFFH | | | | | | | | | 159 | 4KB | 09F000H - 09FFFFH | | | | | | | | 9 | : | : | : | 0 | 0 | 1 | 0 | 0 | 1 | | | 144 | 4KB | 090000H - 090FFFH | | | | | | | | | 143 | 4KB | 08F000H - 08FFFFH | | | | | | | | 8 | : | : | : | 0 | 0 | 1 | 0 | 0 | 0 | | | 128 | 4KB | 080000H - 080FFFH | | | | | | | | | 127 | 4KB | 07F000H – 07FFFFH | | | | | | | | 7 | : | : | : | 0 | 0 | 0 | 1 | 1 | 1 | | | 112 | 4KB | 070000H - 070FFFH | | | | | | | | | 111 | 4KB | 06F000H - 06FFFFH | | | | | | | | 6 | : | : | : | 0 | 0 | 0 | 1 | 1 | 0 | | | 96 | 4KB | 060000H - 060FFFH | | | | | | | | | 95 | 4KB | 05F000H - 05FFFFH | | | | 1 | 0 | | | 5 | : | : | : | 0 | 0 | 0 | | | 1 | | | 80 | 4KB | 050000H - 050FFFH | | | | | | | | | 79 | 4KB | 04F000H – 04FFFFH | | | | | | | | 4 | : | : | : | 0 | 0 | 0 | 1 | 0 | 0 | | | 64 | 4KB | 040000H - 040FFFH | | | | | | | | | 63 | 4KB | 03F000H - 03FFFFH | | | | | | | | 3 | : | : | : | 0 | 0 | 0 | 0 | 1 | 1 | | | 48 | 4KB | 030000H - 030FFFH | | | | | | | | | 47 | 4KB | 02F000H – 02FFFFH | | | | | | | | 2 | : | : | : | 0 | 0 | 0 | 0 | 1 | 0 | | | 32 | 4KB | 020000H – 020FFFH | | | | | | | | | 31 | 4KB | 01F000H – 01FFFFH | | | | | | | | 1 | : | : | : | 0 | 0 | 0 | 0 | 0 | 1 | | | 16 | 4KB | 010000H - 010FFFH | | | | | | | | | 15 | 4KB | 00F000H – 00FFFFH | | 0 0 | 0 0 | | | | | 0 | : | : | : | 0 | | | 0 | 0 | 0 | | | 0 | 4KB | 000000H – 000FFFH | | | | | | | #### **■ STATUS REGISTER** The software status register provides status on whether the flash memory array is available for any Read or Write operation, whether the device is Write enabled, and the state of the memory Write protection. During an internal Erase or Program operation, the status register may be read only to determine the completion of an operation in progress. Table 2 describes the function of each bit in the software status register. **Table 2: Software Status Register** | Bit | Name | Function | Default at<br>Power-up | Read/Write | |----------|--------------|----------------------------------------------------------------------------------------------------------------------|------------------------|------------| | Status R | egister - 1 | | | | | 0 | BUSY | <ul><li>1 = Internal Write operation is in progress</li><li>0 = No internal Write operation is in progress</li></ul> | 0 | R | | 1 | WEL | <ul><li>1 = Device is memory Write enabled</li><li>0 = Device is not memory Write enabled</li></ul> | 0 | R | | 2 | BP0 | Indicate current level of block write protection (See Table 3) | 1 | R/W | | 3 | BP1 | Indicate current level of block write protection (See Table 3) | 1 | R/W | | 4 | BP2 | Indicate current level of block write protection (See Table 3) | 1 | R/W | | 5 | RESERVED | Reserved for future use | 0 | N/A | | 6 | AAI | Auto Address Increment Programming status 1 = AAI programming mode 0 = Page Program mode | 0 | R | | 7 | BPL | 1 = BP2,BP1,BP0 are read-only bits<br>0 = BP2,BP1,BP0 are read/writable | 0 | R/W | | Status R | Register - 2 | | | | | 8 | RESERVED | Reserved for future use | 0 | N/A | | 9 | QE | 1 = Quad enabled<br>0 = Quad disabled | 0 | R/W | | 10~15 | RESERVED | Reserved for future use | 0 | N/A | #### Note: - 1. Only BP0, BP1, BP2, BPL and QE are writable. - 2. All register bits are volatility - 3. All area are protected at power-on (BP2=BP1=BP0=1) # WRITE ENABLE LATCH (WEL) The Write-Enable-Latch bit indicates the status of the internal memory Write Enable Latch. If this bit is set to "1", it indicates the device is Write enabled. If the bit is set to "0" (reset), it indicates the device is not Write enabled and does not accept any memory Write (Program/ Erase) commands. This bit is automatically reset under the following conditions: - · Power-up - Write Disable (WRDI) instruction completion - Page Program instruction completion - Auto Address Increment (AAI) Programming is completed and reached its highest unprotected memory address - Sector Erase instruction completion - Block Erase instruction completion - Chip Erase instruction completion - Write Status Register instructions # **BUSY** The BUSY bit determines whether there is an internal Erase or Program operation in progress. A "1" for the BUSY bit indicates the device is busy with an operation in progress. A "0" indicates the device is ready for the next valid operation. # **Auto Address Increment (AAI)** The Auto-Address-Increment-Programming-Status bit provides status on whether the device is in AAI Programming mode or Page Program mode. The default at power up is Page Program mode. #### **Table 3: F25L32QA Block Protection Table** #### **TOP** | Protection Level | Stat | us Registe | er Bit | Protected Memory Area | | | | | |------------------|------|-------------|---------------|-----------------------|------------------|--|--|--| | Protection Level | BP2 | Block Range | Address Range | | | | | | | 0 | 0 | 0 | 0 | None | None | | | | | Upper 1/64 | 0 | 0 | 1 | Block 63 | 3F0000H –3FFFFFH | | | | | Upper 1/32 | 0 | 1 | 0 | Block 62~63 | 3E0000H –3FFFFFH | | | | | Upper 1/16 | 0 | 1 | 1 | Block 60~63 | 3C0000H –3FFFFFH | | | | | Upper 1/8 | 1 | 0 | 0 | Block 56~63 | 380000H –3FFFFFH | | | | | Upper 1/4 | 1 | 0 | 1 | Block 48~63 | 300000H –3FFFFFH | | | | | Upper 1/2 | 1 | 1 | 0 | Block 32~63 | 200000H –3FFFFFH | | | | | All Blocks | 1 | 1 | 1 | Block 0~63 | 000000H –3FFFFH | | | | ### **Block Protection (BP2, BP1, BP0)** The Block-Protection (BP2, BP1, BP0) bits define the size of the memory area, as defined in Table 3, to be software protected against any memory Write (Program or Erase) operations. The Write Status Register (WRSR) instruction is used to program the BP2, BP1, BP0 bits as long as $\overline{\text{WP}}$ is high or the Block-Protection-Look (BPL) bit is 0. Chip Erase can only be executed if Block-Protection bits are all 0. After power-up, BP2, BP1 and BP0 are set to1. # Quad Enable (QE) When the Quad Enable bit is reset to "0" (factory default), $\overline{\text{WP}}$ and $\overline{\text{HOLD}}$ pins are enabled. When QE pin is set to "1", Quad SIO<sub>2</sub> and SIO<sub>3</sub> are enabled. (The QE should never be set to "1" during standard and Dual SPI operation if the $\overline{\text{WP}}$ and $\overline{\text{HOLD}}$ pins are tied directly to the V<sub>DD</sub> or V<sub>SS</sub>.) # **Block Protection Lock-Down (BPL)** $\overline{\text{WP}}$ pin driven low (V<sub>IL</sub>), enables the Block-Protection-Lock-Down (BPL) bit. When BPL is set to 1, it prevents any further alteration of the BPL, BP2, BP1, and BP0 bits. When the $\overline{\text{WP}}$ pin is driven high (V<sub>IH</sub>), the BPL bit has no effect and its value is "Don't Care". After power-up, the BPL bit is reset to 0. #### **■ HOLD OPERATION** HOLD pin is used to pause a serial sequence underway with the SPI flash memory without resetting the clocking sequence. To activate the HOLD mode, $\overline{\text{CE}}$ must be in active low state. The $\overline{\text{HOLD}}$ mode begins when the SCK active low state coincides with the falling edge of the $\overline{\text{HOLD}}$ signal. The HOLD mode ends when the $\overline{\text{HOLD}}$ signal's rising edge coincides with the SCK active low state. If the falling edge of the $\overline{\text{HOLD}}$ signal does not coincide with the SCK active low state, then the device enters Hold mode when the SCK next reaches the active low state. Similarly, if the rising edge of the $\overline{\text{HOLD}}$ signal does not coincide with the SCK active low state, then the device exits in Hold mode when the SCK next reaches the active low state. See Figure 1 for Hold Condition waveform. Once the device enters Hold mode, SO will be in high impedance state while SI and SCK can be $V_{IL}$ or $V_{IH}$ . If $\overline{\text{CE}}$ is driven active high during a Hold condition, it resets the internal logic of the device. As long as $\overline{\text{HOLD}}$ signal is low, the memory remains in the Hold condition. To resume communication with the device, $\overline{\text{HOLD}}$ must be driven active high, and $\overline{\text{CE}}$ must be driven active low. See Figure 23 for Hold timing. The $\overline{\text{HOLD}}$ function is only available for Standard SPI and Dual SPI operation, not during Quad SPI because this pin is used for SIO<sub>3</sub> when the QE bit of Status Register-2 is set for Quad I/O. **Figure 1: HOLD Condition Waveform** #### **■ WRITE PROTECTION** F25L32QA provides software Write Protection. The Write-Protect pin (WP) enables or disables the lock-down function of the status register. The Block-Protection bits (BP2, BP1, BP0, and BPL) in the status register provide Write protection to the memory array and the status register. When the QE bit of Status Register-2 is set for Quad I/O, the $\overline{\text{WP}}$ pin function is not available since this pin is used for SIO2. See Table 4 for Block-Protection description. # Write Protect Pin (WP) The Write-Protect ( $\overline{WP}$ ) pin enables the lock-down function of the BPL bit (bit 7) in the status register. When $\overline{WP}$ is driven low, the execution of the Write Status Register (WRSR) instruction is determined by the value of the BPL bit (see Table 4). When $\overline{WP}$ is high, the lock-down function of the BPL bit is disabled. Table 4: Conditions to Execute Write-Status- Register (WRSR) Instruction | WP | BPL Execute WRSR Instructio | | | | | | | | |----|-----------------------------|-------------|--|--|--|--|--|--| | L | 1 | Not Allowed | | | | | | | | L | 0 | Allowed | | | | | | | | Н | Х | Allowed | | | | | | | #### **INSTRUCTIONS** Instructions are used to Read, Write (Erase and Program), and configure the F25L32QA. The instruction bus cycles are 8 bits each for commands (Op Code), data, and addresses. Prior to executing any Page Program, Auto Address Increment (AAI) Programming, Write Status Register, Sector Erase, Block Erase, or Chip Erase instructions, the Write Enable (WREN) instruction must be executed first. The complete list of the instructions is provided in Table 5. All instructions are synchronized off a high to low transition of $\overline{\mbox{CE}}$ . Inputs will be accepted on the rising edge of SCK starting with the most significant bit. $\overline{\mbox{CE}}$ must be driven low before an instruction is entered and must be driven high after the last bit of the instruction has been shifted in (except for Read, Read ID, Read Status Register, Read Electronic Signature instructions). Any low to high transition on $\overline{\mbox{CE}}$ , before receiving the last bit of an instruction bus cycle, will terminate the instruction in progress and return the device to the standby mode. Instruction commands (Op Code), addresses, and data are all input from the most significant bit (MSB) first. **Table 5: Device Operation Instruction** | | Max. | | | | | | Bu | s Cycle | <b>1</b> ~3 | | | | | | | |---------------------------------------------------------------------|---------|--------------|------------------|--------------------------------------------|---------------------------------------------------------------|---------------------------------------------|----------------|--------------------------------|-----------------|------------------|------------|------------------|-------------------|-----------------|--------------| | Operation | Freq | 1 2 | | 3 | 3 4 | | | | 5 | ( | 6 | | N | | | | | 1169 | Sin | S <sub>OUT</sub> | S <sub>IN</sub> | Sout | S <sub>IN</sub> | Sout | S <sub>IN</sub> | Sout | SIN | Sout | S <sub>IN</sub> | S <sub>OUT</sub> | S <sub>IN</sub> | Sout | | Read | 33 MHz | 03H | Hi-Z | A <sub>23</sub> -A <sub>16</sub> | Hi-Z | A <sub>15</sub> -A <sub>8</sub> | Hi-Z | $A_7 - A_0$ | Hi-Z | Х | $D_{OUT0}$ | Χ | D <sub>OUT1</sub> | Х | cont. | | Fast Read | | 0BH | Hi-Z | A <sub>23</sub> -A <sub>16</sub> | Hi-Z | A <sub>15</sub> -A <sub>8</sub> | Hi-Z | A <sub>7</sub> -A <sub>0</sub> | Hi-Z | X | X | Χ | D <sub>OUT0</sub> | Х | cont. | | Fast Read Dual Output 12,13 | | 3 | ВН | A <sub>23</sub> - | -A <sub>16</sub> | A <sub>15</sub> -, | <b>A</b> 8 | A <sub>7</sub> - | -A <sub>0</sub> | ) | X | Dou | JT0~1 | cont. | | | Fast Read Dual I/O <sup>12, 14</sup> | | В | BH | A <sub>23</sub> | -A <sub>8</sub> | A <sub>7</sub> -A <sub>0,</sub> N | $M_7 - M_0$ | Dou | JT0~1 | со | nt. | | - | | - | | Fast Read Quad<br>Output <sup>12, 15</sup> | | 6 | ВН | A <sub>23</sub> · | -A <sub>16</sub> | A <sub>15</sub> - | A <sub>8</sub> | A <sub>7</sub> - | -A <sub>0</sub> | ) | X | Dou | JT0~3 | СО | nt. | | Fast Read Quad I/O12, 16 | | E | BH | A <sub>23</sub> -A <sub>0</sub> | | X, Dol | | Dou | T2~6 | co | nt. | | - | | - | | Sector Erase⁴ (4K Byte) | | 20H | Hi-Z | A <sub>23</sub> -A <sub>16</sub> | Hi-Z | A <sub>15</sub> -A <sub>8</sub> | Hi-Z | | Hi-Z | - | - | - | - | - | - | | Block Erase <sup>4,</sup> (64K Byte) | | D8H | Hi-Z | A <sub>23</sub> -A <sub>16</sub> | Hi-Z | A <sub>15</sub> -A <sub>8</sub> | Hi-Z | $A_7 - A_0$ | Hi-Z | - | - | - | - | - | - | | Chip Erase | | 60H /<br>C7H | Hi-Z | - | - | - | - | - | ı | - | - | - | - | - | - | | Page Program ( <b>PP</b> ) | | 02H | Hi-Z | A <sub>23</sub> -A <sub>16</sub> | Hi-Z | A <sub>15</sub> -A <sub>8</sub> | Hi-Z | A <sub>7</sub> -A <sub>0</sub> | Hi-Z | D <sub>IN0</sub> | Hi-Z | D <sub>IN1</sub> | Hi-Z | Up to 256 bytes | Hi-Z | | Quad Page Program <sup>17</sup> | | 3 | 2H | A <sub>23</sub> · | -A <sub>16</sub> | A <sub>15</sub> -A <sub>8</sub> | | A <sub>7</sub> - | -A <sub>0</sub> | D <sub>IN</sub> | 10~3 | Dıı | N4~7 | | o 256<br>tes | | Auto Address Increment word programming <sup>5</sup> ( <b>AAI</b> ) | 50MHz | ADH | Hi-Z | A <sub>23</sub> -A <sub>16</sub> | Hi-Z | A <sub>15</sub> -A <sub>8</sub> | Hi-Z | A <sub>7</sub> -A <sub>0</sub> | Hi-Z | D <sub>IN0</sub> | Hi-Z | D <sub>IN1</sub> | Hi-Z | - | - | | Mode Bit Reset <sup>18</sup> | | FFH | Hi-Z | FFH | Hi-Z | - | - | - | - | - | - | - | - | - | - | | Deep Power Down ( <b>DP</b> ) | | B9h | Hi-Z | - | - | - | - | - | - | - | - | - | - | _ | - | | Read Status Register-1 (RDSR-1) <sup>6</sup> | ~ | 05H | Hi-Z | Х | $D_{OUT}$<br>(S <sub>7</sub> -S <sub>0</sub> ) | - | - | - | - | - | - | - | - | - | - | | Read Status Register-2 (RDSR-2) <sup>6</sup> | 4000411 | 35H | Hi-Z | Х | $\begin{array}{c} D_{OUT} \\ (S_{15}\text{-}S_8) \end{array}$ | - | - | - | - | - | - | - | - | - | - | | Enable Write Status<br>Register ( <b>EWSR</b> ) <sup>7</sup> | 100MHz | 50H | Hi-Z | - | - | - | - | - | ı | - | - | - | - | - | - | | Write Status Register (WRSR) <sup>7</sup> | | 01H | Hi-Z | $D_{IN}$ (S <sub>7</sub> -S <sub>0</sub> ) | Hi-Z | $D_{IN}$ (S <sub>15</sub> -S <sub>8</sub> ) | Hi-Z | | ı | - | - | - | - | - | - | | Write Enable ( <b>WREN</b> ) 10 | | 06H | Hi-Z | - | - | - | - | - | - | - | - | - | - | - | - | | Write Disable ( <b>WRDI</b> )/ Exit secured OTP mode | | 04H | Hi-Z | - | - | - | - | - | - | - | - | - | - | - | - | | Enter secured OTP mode (ENSO) | | В1Н | Hi-Z | - | - | - | - | | - | - | - | - | - | - | - | | Release from Deep Power Down ( <b>RDP</b> ) | | ABH | Hi-Z | - | - | - | - | - | - | - | - | - | - | - | - | | Read Electronic Signature (RES) <sup>8</sup> | | ABH | Hi-Z | Х | Х | Х | Х | Х | Х | Х | 15H | - | - | - | - | | RES in secured OTP mode & not lock down | | ABH | Hi-Z | Х | Х | Х | Х | Х | Х | Х | 35H | - | - | - | - | | RES in secured OTP mode & lock down | | ABH | Hi-Z | Х | Х | Х | Х | Х | Х | Х | 75H | - | - | - | - | Publication Date: Jan. 2009 Revision: 0.2 12/42 | <b>Table 5: Device Operation</b> | <b>Instruction - Continued</b> | |----------------------------------|--------------------------------| |----------------------------------|--------------------------------| | | Max. | | | | | | Bus | s Cycle | e <sup>1~3</sup> | | | | | | | | | | |---------------------------------------------------|--------|-----------------|------------------|-----------------|------------------|-----------------|-------|-----------------|------------------|-----|------------------|-----|------------------|-----------------|------|--|--|--| | Operation | Freq | | 1 | - : | 2 | 3 | 3 4 5 | | 5 | 6 | | ı | N | | | | | | | | rieq | S <sub>IN</sub> | S <sub>OUT</sub> | S <sub>IN</sub> | S <sub>OUT</sub> | S <sub>IN</sub> | Sout | S <sub>IN</sub> | S <sub>OUT</sub> | Sin | S <sub>OUT</sub> | Sin | S <sub>OUT</sub> | S <sub>IN</sub> | Sout | | | | | Jedec Read ID<br>( <b>JEDEC-ID</b> ) <sup>9</sup> | | 9FH | Hi-Z | Х | 8CH | Х | 40H | Х | 16H | - | - | - | - | - | - | | | | | Read ID (RDID) 11 | 50MHz | 90H | Hi-Z | 00H | Hi-Z | 00H | Hi-Z | 00H | Hi-Z | Х | 8CH | Х | 15H | - | - | | | | | Read ID (RDID) | | 9011 | ⊓I-Z | ООП | ⊓I-Z | ООП | ⊓I-Z | 01H | Hi-Z | Х | 15H | Х | 8CH | - | - | | | | | Enable SO to output | ~ | | | | | | | | | | | | | | | | | | | RY/BY Status during AAI | | 70H | Hi-Z | - | - | - | - | - | - | - | - | - | - | - | - | | | | | (EBSY) | 100MHz | | | | | | | | | | | | | | | | | | | Disable SO to output | | | | | | | | | | | | | | | | | | | | RY/BY Status during AAI | | 80H | Hi-Z | - | - | - | - | - | - | - | - | - | - | - | _ | | | | | (DBSY) | | | | | | | | | | | | | | | | | | | #### Notes: - 1. Operation: $S_{IN}$ = Serial In, $S_{OUT}$ = Serial Out, Bus Cycle 1 = Op Code - 2. X = Dummy Input Cycles (V<sub>IL</sub> or V<sub>IH</sub>); = Non-Applicable Cycles (Cycles are not necessary); cont. = continuous - 3. One bus cycle is eight clock periods. - 4. Sector Earse addresses: use $A_{MS}$ - $A_{12}$ , remaining addresses can be $V_{IL}$ or $V_{IH}$ Block Earse addresses: use $A_{MS}$ - $A_{16}$ , remaining addresses can be $V_{IL}$ or $V_{IH}$ - 5. To continue programming to the next sequential address location, enter the 8-bit command, followed by the data to be programmed. - 6. The Read-Status-Register is continuous with ongoing clock cycles until terminated by a low to high transition on $\overline{\text{CE}}$ . - 7. The Enable-Write-Status-Register (EWSR) instruction and the Write-Status-Register (WRSR) instruction must work in conjunction of each other. The WRSR instruction must be executed immediately (very next bus cycle) after the EWSR instruction to make both instructions effective. - 8. The Read-Electronic-Signature is continuous with on going clock cycles until terminated by a low to high transition on $\overline{\mathbb{CE}}$ . - 9. The JEDEC-Read-ID is output first byte 8CH as manufacture ID; second byte 40H as top memory type; third byte 16H as memory capacity. - 10. The Write-Enable (WREN) instruction and the Write-Status-Register (WRSR) instruction must work in conjunction of each other. The WRSR instruction must be executed immediately (very next bus cycle) after the WREN instruction to make both instructions effective. Both EWSR and WREN can enable WRSR, user just need to execute one of it. A successful WRSR can reset WREN. - 11. The Manufacture ID and Device ID output will repeat continuously until CE terminates the instruction. - 12. Dual and Quad commands use bidirectional IO pins. D<sub>OUT</sub> and cont. are serial data out; others are serial data in. - 13. Dual output data: ``` IO<sub>0</sub> = (D<sub>6</sub>, D<sub>4</sub>, D<sub>2</sub>, D<sub>0</sub>), (D<sub>6</sub>, D<sub>4</sub>, D<sub>2</sub>, D<sub>0</sub>) IO<sub>1</sub> = (D<sub>7</sub>, D<sub>5</sub>, D<sub>3</sub>, D<sub>1</sub>), (D<sub>7</sub>, D<sub>5</sub>, D<sub>3</sub>, D<sub>1</sub>) D<sub>0</sub>U<sub>T</sub><sub>0</sub> ``` 14. M<sub>7</sub>-M<sub>0</sub>: Mode bits. Dual input address: ``` IO<sub>0</sub> = (A<sub>22</sub>, A<sub>20</sub>, A<sub>18</sub>, A<sub>16</sub>, A<sub>14</sub>, A<sub>12</sub>, A<sub>10</sub>, A<sub>8</sub>) (A<sub>6</sub>, A<sub>4</sub>, A<sub>2</sub>, A<sub>0</sub>, M<sub>6</sub>, M<sub>4</sub>, M<sub>2</sub>, M<sub>0</sub>) IO<sub>1</sub> = (A<sub>23</sub>, A<sub>21</sub>, A<sub>19</sub>, A<sub>17</sub>, A<sub>15</sub>, A<sub>13</sub>, A<sub>11</sub>, A<sub>9</sub>) (A<sub>7</sub>, A<sub>5</sub>, A<sub>3</sub>, A<sub>1</sub>, M<sub>7</sub>, M<sub>5</sub>, M<sub>3</sub>, M<sub>1</sub>) Bus Cycle-2 ``` 15. Quad output data: ``` IO0 = (D4, D0), (D4, D0), (D4, D0), (D4, D0) IO1 = (D5, D1), (D5, D1), (D5, D1), (D5, D1) IO2 = (D6, D2), (D6, D2), (D6, D2), (D6, D2) IO3 = (D7, D3), (D7, D3), (D7, D3), (D7, D3) DOUT0 DOUT1 DOUT2 DOUT3 ``` Bus Cycle-3 Bus Cycle-4 Dout1 Dout2 17. The instruction is initiated by executing command code, followed by address bits into SI (SIO<sub>0</sub>) before D<sub>IN</sub>, and then input data to bidirectional IO pins (SIO<sub>0</sub> ~ SIO<sub>3</sub>). Quad input data: Dout4 **D**оитз ``` \begin{array}{c} IO_0 = (\dot{D}4,\,D_0),\,(D_4,\,D_0),\,(D_4,\,D_0),\,(D_4,\,D_0)\\ IO_1 = (D_5,\,D_1),\,(D_5,\,D_1),\,(D_5,\,D_1),\,(D_5,\,D_1)\\ IO_2 = (D_6,\,D_2),\,(D_6,\,D_2),\,(D_6,\,D_2),\,(D_6,\,D_2)\\ IO_3 = (D_7,\,D_3),\,(D_7,\,D_3),\,(D_7,\,D_3),\,(D_7,\,D_3)\\ \hline D_{IN_0} & D_{IN_1} & D_{IN_2} & D_{IN_3} \end{array} ``` Dout0 18. This instruction is recommended when using the Dual or Quad Mode bit feature. Publication Date: Jan. 2009 Revision: 0.2 14/42 #### Read (33MHz) The Read instruction supports up to 33 MHz, it outputs the data starting from the specified address location. The data output stream is continuous through all addresses until terminated by a low to high transition on $\overline{\text{CE}}$ . The internal address pointer will automatically increment until the highest memory address is reached. Once the highest memory address is reached, the address pointer will automatically increment to the beginning (wrap-around) of the address space, i.e. for 32Mbit density, once the data from address location 3FFFFFH had been read, the next output will be from address location 00000H. The Read instruction is initiated by executing an 8-bit command, 03H, followed by address bits $[A_{23}$ - $A_0]$ . $\overline{CE}$ must remain active low for the duration of the Read cycle. See Figure 2 for the Read sequence. Figure 2: Read Sequence #### Fast Read (50 MHz ~ 100 MHz) The Fast Read instruction supporting up to 100 MHz is initiated by executing an 8-bit command, 0BH, followed by address bits $[A_{23}-A_0]$ and a dummy byte. $\overline{CE}$ must remain active low for the duration of the Fast Read cycle. See Figure 3 for the Fast Read sequence. Following a dummy byte (8 clocks input dummy cycle), the Fast Read instruction outputs the data starting from the specified address location. The data output stream is continuous through all addresses until terminated by a low to high transition on CE . The internal address pointer will automatically increment until the highest memory address is reached. Once the highest memory address is reached, the address pointer will automatically increment to the beginning (wrap-around) of the address space, i.e. for 32Mbit density, once the data from address location 3FFFFH has been read, the next output will be from address location 000000H. Figure 3: Fast Read Sequence Publication Date: Jan. 2009 Revision: 0.2 15/42 # Fast Read Dual Output (50 MHz ~ 100 MHz) The Fast Read Dual Output (3BH) instruction is similar to the standard Fast Read (0BH) instruction except the data is output on bidirectional I/O pins (SIOo and SIO1). This allows data to be transferred from the device at twice the rate of standard SPI devices. This instruction is for quickly downloading code from Flash to RAM upon power-up or for applications that cache codesegments to RAM for execution. The Fast Read Dual Output instruction is initiated by executing an 8-bit command, 3BH, followed by address bits $[A_{23}-A_0]$ and a dummy byte. $\overline{\text{CE}}$ must remain active low for the duration of the Fast Read Dual Output cycle. See Figure 4 for the Fast Read Dual Output sequence. Figure 4: Fast Read Dual Output Sequence #### Fast Read Dual I/O (50 MHz ~ 100 MHz) The Fast Read Dual I/O (BBH) instruction is similar to the Fast Read Dual Output (3BH) instruction, but with the capability to input address bits $[A_{23}-A_0]$ two bits per clock. To set mode bits $[M_7 - M_0]$ after the address bits $[A_{23} - A_0]$ can further reduce instruction overhead (See Figure 5). The upper mode bits $[M_7 - M_4]$ controls the length of next Fast Read Dual I/O instruction with/without the first byte command code (BBH). The lower mode bits $[M_3 - M_0]$ are "don't care". If $[M_7-M_0]$ = "AxH", the next Fast Read Dual I/O instruction (after $\overline{CE}$ is raised and the lowered) doesn't need the command code (See Figure 6). This way let the instruction sequence reduce 8 clocks and allows to enter address immediately after $\overline{CE}$ is asserted low. If $[M_7-M_0]$ are the value other than "AxH", the next instruction need the first byte command code, thus returning to normal operation. A Mode Bit Reset (FFH) also can be used to reset mode bits $[M_7-M_0]$ before issuing normal instructions. Figure 5: Fast Read Dual I/O Sequence ( $[M_7-M_0] = 0xH$ or NOT AxH) Figure 6: Fast Read Dual I/O Sequence ( $[M_7-M_0] = AxH$ ) # Fast Read Quad Output (50 MHz ~ 100 MHz) The Fast Read Quad Output (6B) instruction is similar to the Fast Read Dual Output (3BH) instruction except the data is output on bidirectional I/O pins (SIO0, SIO1, SIO2 and SIO3). A Quad Enable (QE) bit of Status Register-2 must be set "1" to enable Quad function. This allows data to be transferred from the device at four times the rate of standard SPI devices. The Fast Read Quad Output instruction is initiated by executing an 8-bit command, 6BH, followed by address bits [A $_{23}$ -A $_{0}$ ] and a dummy byte. $\overline{\text{CE}}$ must remain active low for the duration of the Fast Read Dual Output cycle. See Figure 7 for the Fast Read Quad Output sequence. Figure 7: Fast Read Quad Output Sequence #### Fast Read Quad I/O (50 MHz ~ 100 MHz) The Fast Read Quad I/O (EBH) instruction is similar to the Fast Read Quad Output (6BH) instruction, but with the capability to input address bits $[A_{23}$ - $A_0]$ four bits per clock. A Quad Enable (QE) bit of Status Register-2 must be set "1" to enable Quad function. To set mode bits $[M_7$ - $M_0]$ after the address bits $[A_{23}$ - $A_0]$ can further reduce instruction overhead (See Figure 8). The upper mode bits $[M_7$ - $M_4]$ controls the length of next Fast Read Quad I/O instruction with/without the first byte command code (EBH). The lower mode bits $[M_3$ - $M_0]$ are "don't care". If $[M_7-M_0]$ = "AxH", the next Fast Read Quad I/O instruction (after $\overline{CE}$ is raised and the lowered) doesn't need the command code (See Figure 9). This way let the instruction sequence reduce 8 clocks and allows to enter address immediately after $\overline{CE}$ is asserted low. If $[M_7-M_0]$ are the value other than "AxH", the next instruction need the first byte command code, thus returning to normal operation. A Mode Bit Reset (FFH) also can be used to reset mode bits $[M_7-M_0]$ before issuing normal instructions. Figure 8: Fast Read Quad I/O Sequence ([M<sub>7</sub>-M<sub>0</sub>] = 0xH or NOT AxH) Figure 9: Fast Read Quad I/O Sequence ( $[M_7 - M_0] = AxH$ ) F.SMT F25L32QA (Preliminary) #### Page Program (PP) The Page Program instruction allows many bytes to be programmed in the memory. The bytes must be in the erased state (FFH) when initiating a Program operation. A Page Program instruction applied to a protected memory area will be ignored. Prior to any Write operation, the Write Enable (WREN) instruction must be executed. $\overline{\text{CE}}$ must remain active low for the duration of the Page Program instruction. The Page Program instruction is initiated by executing an 8-bit command, 02H, followed by address bits [A23-A0]. Following the address, at least one byte Data is input (the maximum of input data can be up to 256 bytes). If the 8 least significant address bits $[A_7-A_0]$ are not all zero, all transmitted data that goes beyond the end of the current page are programmed from the start address of the same page (from the address whose 8 least significant bits [A<sub>7</sub>-A<sub>0</sub>] are all zero). If more than 256 bytes Data are sent to the device, previously latched data are discarded and the last 256 bytes Data are guaranteed to be programmed correctly within the same page. If less than 256 bytes Data are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page. CE must be driven high before the instruction is executed. The user may poll the BUSY bit in the software status register or wait T<sub>PP</sub> for the completion of the internal self-timed Page Program operation. While the Page Program cycle is in progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY bit. It is recommended to wait for a duration of T<sub>BP4</sub> before reading the status register to check the BUSY bit. The BUSY bit is a 1 during the Page Program cycle and becomes a 0 when the cycle is finished and the device is ready to accept other instructions again. After the Page Program cycle has finished, the Write-Enable-Latch (WEL) bit in the Status Register is cleared to 0. See Figure 10 for the Page Program sequence. Figure 10: Page Program Sequence #### **Quad Page Program** The Quad Page Program instruction allows many bytes to be programmed in the memory by using four I/O pins (SIO0, SIO1, SIO2 and SIO3). The instruction can improve programmer performance and the effectiveness of application that have slow clock speed <20MHz. For system with faster clock, this instruction can't provide more actual favors, because the required internal page program time is far more than the time data flows in. Therefore, we suggest that user can execute this command while the clock speed <20MHz. Prior to Quad Page Program operation, the Write Enable (WREN) instruction must be executed and Quad Enable (QE) bit of Status Register-2 must be set "1". The other function descriptions are as same as standard Page Program. See Figure 11 for the Quad Page Program sequence. Figure 11: Quad Page Program Sequence # Auto Address Increment (AAI) WORD Program The AAI program instruction allows multiple bytes of data to be programmed without re-issuing the next sequential address location. This feature decreases total programming time when the multiple bytes or entire memory array is to be programmed. An AAI program instruction pointing to a protected memory area will be ignored. The selected address range must be in the erased state (FFH) when initiating an AAI program instruction. While within AAI WORD programming sequence, the only valid instructions are AAI WORD program operation, RDSR, WRDI. Users have three options to determine the completion of each AAI WORD program cycle: hardware detection by reading the SO; software detection by polling the BUSY in the software status register or wait TBP. Refer to End of Write Detection section for details. Prior to any write operation, the Write Enable (WREN) instruction must be executed. The AAI WORD program instruction is initiated by executing an 8-bit command, ADH, followed by address bits [A<sub>23</sub>-A<sub>0</sub>]. Following the addresses, two bytes of data is input sequentially. The data is input sequentially from MSB (bit 7) to LSB (bit 0). The first byte of data (D0) will be programmed into the initial address $[A_{23} - A_1]$ with $A_0 = 0$ ; the second byte of data (D1) will be programmed into the initial address $[A_{23} - A_1]$ with $A_0 = 1.\,\overline{\text{CE}}\,$ must be driven high before the AAI WORD program instruction is executed. The user must check the busy status before entering the next valid command. Once the device indicates it is no longer busy, data for next two sequential addresses may be programmed and so on. When the last desired byte had been entered, check the busy status using the hardware method or the RDSR instruction and execute the WRDI instruction, to terminate AAI. User must check busy status after WRDI to determine if the device is ready for any command. Please refer to Figure 14 and Figure 15. There is no wrap mode during AAI programming; once the highest unprotected memory address is reached, the device will exit AAI operation and reset the Write-Enable-Latch bit (WEL = 0) and the AAI bit (AAI=0). #### **End of Write Detection** There are three methods to determine completion of a program cycle during AAI WORD programming: hardware detection by reading the SO, software detection by polling the BUSY bit in the Software Status Register or wait TBP. The Hardware End of Write Detection method is described in the section below. #### **Hardware End of Write Detection** The Hardware End of Write Detection method eliminates the overhead of polling the BUSY bit in the Software Status Register during an AAI Word program operation. The 8-bit command, 70H, configures the SO pin to indicate Flash busy status during AAI WORD programming (refer to Figure 12). The 8-bit command, 70H, must be executed prior to executing an AAI WORD program instruction. Once an internal programming operation begins, asserting $\overline{CE}$ will immediately drive the status of the internal flash status on the SO pin. A "0" Indicates the device is busy; a "1" Indicates the device is ready for the next instruction. De-asserting $\overline{CE}$ will return the SO pin to tri-state. The 8-bit command, 80H, disables the SO pin to output busy status during AAI WORD program operation and return SO pin to output Software Status Register data during AAI WORD programming (refer to Figure 13). Figure 12: Enable SO as Hardware RY/BY during AAI Programming Figure 13: Disable SO as Hardware RY/BY during AAI Programming Figure 14: AAI Word Program Sequence with Hardware End of Write Detection Figure 15: AAI Word Program Sequence with Software End of Write Detection #### **Mode Bit Reset** Mode bits $[M_7 - M_0]$ are issued to further reduce instruction overhead for Fast Read Dual/Quad I/O operation. If $[M_7 - M_0]$ = "AxH", the next Fast Read Dual/Quad I/O instruction doesn't need the command code. If the system controller is reset during operation, it will send a standard instruction (such as Read ID) to the Flash memory. However, the device doesn't have a hardware reset pin, so if $[M_7-M_0]$ = "AxH", the device will not recognize any standard SPI instruction. After a system reset, it is recommended to issue a Mode Bit Reset instruction first to release the status of $[M_7-M_0]$ = "AxH" and allow the device to recognize standard SPI instruction. See Figure 16 for the Mode Bit Reset instruction. Figure 16: Mode Bit Reset Instruction #### 64K Byte Block Erase The 64K-byte Block Erase instruction clears all bits in the selected block to FFH. A Block Erase instruction applied to a protected memory area will be ignored. Prior to any Write operation, the Write Enable (WREN) instruction must be executed. $\overline{\text{CE}}$ must remain active low for the duration of the any command sequence. The Block Erase instruction is initiated by executing an 8-bit command, D8H, followed by address bits [A23] -A<sub>0</sub>]. Address bits [A<sub>MS</sub> -A<sub>16</sub>] (A<sub>MS</sub> = Most Significant address) are used to determine the block address (BA<sub>X</sub>), remaining address bits can be V<sub>IL</sub> or V<sub>IH</sub>. $\overline{\text{CE}}$ must be driven high before the instruction is executed. The user may poll the BUSY bit in the Software Status Register or wait T<sub>BE</sub> for the completion of the internal self-timed Block Erase cycle. See Figure 17 for the Block Erase sequence. Figure 17: 64K-byte Block Erase Sequence ### **4K Byte Sector Erase** The Sector Erase instruction clears all bits in the selected sector to FFH. A Sector Erase instruction applied to a protected memory area will be ignored. Prior to any Write operation, the Write Enable (WREN) instruction must be executed. $\overline{\text{CE}}$ must remain active low for the duration of the any command sequence. The Sector Erase instruction is initiated by executing an 8-bit command, 20H, followed by address bits [A23-A0]. Address bits $[A_{MS}-A_{12}]$ ( $A_{MS}$ = Most Significant address) are used to determine the sector address ( $SA_X$ ), remaining address bits can be $V_{IL}$ or $V_{IH}$ . $\overline{CE}$ must be driven high before the instruction is executed. The user may poll the BUSY bit in the Software Status Register or wait $T_{SE}$ for the completion of the internal self-timed Sector Erase cycle. See Figure 18 for the Sector Erase sequence. Figure 18: 4K-byte Sector Erase Sequence #### **Chip Erase** The Chip Erase instruction clears all bits in the device to FFH. A Chip Erase instruction will be ignored if any of the memory area is protected. Prior to any Write operation, the Write Enable (WREN) instruction must be executed. $\overline{CE}$ must remain active low for the duration of the Chip-Erase instruction sequence. The Chip Erase instruction is initiated by executing an 8-bit command, 60H or C7H. $\overline{\text{CE}}$ must be driven high before the instruction is executed. The user may poll the BUSY bit in the Software Status Register or wait $T_{\text{CE}}$ for the completion of the internal self-timed Chip Erase cycle. See Figure 19 for the Chip Erase sequence. Figure 19: Chip Erase Sequence # Read Status Register (RDSR) The Read Status Register (RDSR) instruction allows reading of the status register. The status register may be read at any time even during a Write (Program/Erase) operation. When a Write operation is in progress, the BUSY bit may be checked before sending any new commands to assure that the new commands are properly received by the device. CE must be driven low before the RDSR instruction is entered and remain low until the status data is read. The RDSR-1 instruction code is "05H" for Status Register-1 and RDSR-2 instruction code is "35H" for Status Register-2. Read Status Register is continuous with ongoing clock cycles until it is terminated by a low to high transition of the $\overline{\text{CE}}$ . See Figure 20 for the RDSR instruction sequence. Figure 20: Read Status Register (RDSR-1 or RDSR-2) Sequence #### Write Enable (WREN) The Write Enable (WREN) instruction sets the Write-Enable-Latch bit in the Software Status Register to 1 allowing Write operations to occur. The WREN instruction must be executed prior to any Write (Program/Erase) operation. $\overline{\text{CE}}$ must be driven high before the WREN instruction is executed. Figure 21: Write Enable (WREN) Sequence #### Write Disable (WRDI) The Write Disable (WRDI) instruction resets the Write-Enable-Latch bit to 0 disabling any new Write operations from occurring. CE must be driven high before the WRDI instruction is executed. Figure 22: Write Disable (WRDI) Sequence # **Enable Write Status Register (EWSR)** The Enable Write Status Register (EWSR) instruction arms the Write Status Register (WRSR) instruction and opens the status register for alteration. The Enable Write Status Register instruction does not have any effect and will be wasted, if it is not followed immediately by the Write Status Register (WRSR) instruction. $\overline{\text{CE}}$ must be driven low before the EWSR instruction is entered and must be driven high before the EWSR instruction is executed. #### Write-Status-Register (WRSR) The Write Status Register instruction writes new values to the BP2, BP1, BP0, BPL (Status Register-1) and QE (Status Register-2) bits of the status register. $\overline{\text{CE}}$ must be driven low before the command sequence of the WRSR instruction is entered and driven high before the WRSR instruction is executed. $\overline{\text{CE}}$ must be driven high after the eighth or sixteenth bit of data that is clocked in. If it is not done, the WRSR instruction will not be issued. If $\overline{\text{CE}}$ is high after the eighth bits of data, the QE bit will be cleared to 0. See Figure 23 for EWSR or WREN and WRSR instruction sequences. Executing the Write Status Register instruction will be ignored when $\overline{WP}$ is low and BPL bit is set to "1". When the $\overline{WP}$ is low, the BPL bit can only be set from "0" to "1" to lock down the status register, but cannot be reset from "1" to "0". When $\overline{\text{WP}}$ is high, the lock-down function of the BPL bit is disabled and the BPL, BP0, BP1,and BP2 bits in the status register can all be changed. As long as BPL bit is set to 0 or $\overline{\text{WP}}$ pin is driven high (V<sub>IH</sub>) prior to the low-to-high transition of the $\overline{\text{CE}}$ pin at the end of the WRSR instruction, the bits in the status register can all be altered by the WRSR instruction. In this case, a single WRSR instruction can set the BPL bit to "1" to lock down the status register as well as altering the BP0; BP1 and BP2 bits at the same time. See Table 4 for a summary description of $\overline{\text{WP}}$ and BPL functions. Figure 23: Enable-Write-Status-Register (EWSR) or Write-Enable (WREN) and Write-Status-Register (WRSR) #### **Enter OTP Mode (ENSO)** The ENSO (B1H) instruction is for entering the additional 2K bytes secured OTP mode. The additional 2K bytes secured OTP sector is independent from main array, which may use to store unique serial number for system identifier. User must unprotect whole array (BP0=BP1=BP2=0), prior to any Write (Program/ Erase) operation in OTP sector. After entering the secured OTP mode, only the secured OTP sector can be accessed and user can follow the standard Read or Write procedure except for Block Erase and Chip Erase. The secured OTP data cannot be updated again once it is lock down. In secured OTP mode, WRSR command will ignore the input data and lock down the secured OTP sector (OTP\_lock bit =1). To exit secured OTP mode, user must execute WRDI command. RES can be used to verify the secured OTP status as shown in Table 6. Figure 24: Enter OTP Mode (ENSO) Sequence Publication Date: Jan. 2009 Revision: 0.2 **28/42** ESMT F25L32Q/ (Preliminary) #### Deep Power Down (DP) The Deep Power Down instruction is for minimizing power consumption (the standby current is reduced from I<sub>SB1</sub> to I<sub>SB2</sub>.). This instruction is initiated by executing an 8-bit command, B9H, and then $\overline{CE}$ must be driven high. After $\overline{CE}$ is driven high, the device will enter to deep power down within the duration of T<sub>DP</sub>. Once the device is in deep power down status, all instructions will be ignored except the Release from Deep Power Down instruction (RDP) and Read Electronic Signature instruction (RES). The device always power-up in the normal operation with the standby current (I<sub>SB1</sub>). See Figure 25 for the Deep Power Down instruction. Figure 25: Deep Power Down Instruction #### Release from Deep Power Down (RDP) and Read Electronic-Signature (RES) The Release Power and Read form Deep Down Electronic-Signature instruction is a multi-purpose instruction. The instruction can be used to release the device from the deep power down status. This instruction is initiated by driving CE low and executing an 8-bit command, ABH, and then drive CE high. See Figure 26 for RDP instruction. Release from the deep power down will take the duration of T<sub>RES1</sub> before the device will resume normal operation and other instructions are accepted. CE must remain high during T<sub>RES1</sub>. The instruction also can be used to read the 8-bit Electronic-Signature of the device on the SO pin. It is initiated by driving CE low and executing an 8-bit command, ABH, followed by 3 dummy bytes. The Electronic-Signature byte is then output from the device. The Electronic-Signature can be read continuously until CE go high. See Figure 27 for RES sequence. After driving CE high, it must remain high during for the duration of T<sub>RES2</sub>, and then the device will resume normal operation and other instructions are accepted. The instruction is executed while an Erase, Program or WRSR cycle is in progress is ignored and has no effect on the cycle in progress. In OTP mode, user also can execute RES to confirm the status of OTP. Figure 26: Release from Deep Power Down (RDP) Instruction Figure 27: Read Electronic -Signature (RES) Sequence **Table 6: Electronic Signature Data** | Command | Mode | Electronic Signature Data | |---------|---------------------------------------------------|---------------------------| | | Normal | 15H | | RES | In secured OTP mode & non lock down (OTP_lock =0) | 35H | | | In secured OTP mode & lock down (OTP_lock =1) | 75H | #### **JEDEC Read-ID** The JEDEC Read-ID instruction identifies the device as F25L32QA and the manufacturer as ESMT. The device information can be read from executing the 8-bit command, 9FH. Following the JEDEC Read-ID instruction, the 8-bit manufacturer's ID, 8CH, is output from the device. After that, a 16-bit device ID is shifted out on the SO pin. Byte1, 8CH, identifies the manufacturer as ESMT. Byte2, 40H, identifies the memory type as SPI Flash. Byte3, 16H, identifies the device as F25L32QA. The instruction sequence is shown in Figure 28. The JEDEC Read ID instruction is terminated by a low to high transition on $\overline{\text{CE}}$ at any time during data output. If no other command is issued after executing the JEDEC Read-ID instruction, issue a 00H (NOP) command before going into Standby Mode ( $\overline{\text{CE}} = \text{V}_{\text{IH}}$ ). Figure 28: JEDEC Read-ID Sequence Table 7: JEDEC Read-ID Data | Manufacturer's ID | Device ID | | | | | | |-------------------|-------------------------|-----------------------------|--|--|--|--| | (Byte 1) | Memory Type<br>(Byte 2) | Memory Capacity<br>(Byte 3) | | | | | | 8CH | 40H | 16H | | | | | # Read-ID (RDID) The Read-ID instruction (RDID) identifies the devices as F25L32QA and manufacturer as ESMT. This command is backward compatible to all ESMT SPI devices and should be used as default device identification when multiple versions of ESMT SPI devices are used in one design. The device information can be read from executing an 8-bit command, 90H, followed by address bits [A23 -A0]. Following the Read-ID instruction, the manufacturer's ID is located in address 00000H and the device ID is located in address 00001H. Once the device is in Read-ID mode, the manufacturer's and device ID output data toggles between address 00000H and 00001H until terminated by a low to high transition on $\overline{\text{CE}}$ . Figure 29: Read ID Sequence **Table 8: Product ID Data** | Address | Byte1 | Byte2 | |---------|----------------------------|----------------------------| | | 8CH | 15H | | 00000H | Manufacturer's ID | Device ID<br>ESMT F25L32QA | | | 15H | 8CH | | 00001H | Device ID<br>ESMT F25L32QA | Manufacturer's ID | #### **■ ELECTRICAL SPECIFICATIONS** # **Absolute Maximum Stress Ratings** (Applied conditions are greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this datasheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | Storage Temperature | 65°C to +150°C | |--------------------------------------------------------------|------------------| | D. C. Voltage on Any Pin to Ground Potential | 0.5V to VDD+0.5V | | Transient Voltage (<20 ns) on Any Pin to Ground Potential | | | Package Power Dissipation Capability (T <sub>A</sub> = 25°C) | 1.0W | | Surface Mount Lead Soldering Temperature (3 Seconds) | 240°C | | Output Short Circuit Current (Note 1) | | | | | # ( Note 1: Output shorted for no more than one second. No more than one output shorted at a time. ) #### **TABLE 9: AC CONDITIONS OF TEST** | Input Rise/Fall Time | | |-----------------------|-------------------------------------------------| | Input Rise/Fall Time | $\dots$ C <sub>L</sub> = 15 pF for $\geq$ 75MHz | | | | | See Figures 34 and 35 | - ' | # **TABLE 10: OPERATING RANGE** | Parameter | Symbol | Value | Unit | |-------------------------------|-------------------------------------|-----------|------------------------------------------------------------------------------------| | Operating Supply Voltage | $V_{DD}$ | 2.7 ~ 3.6 | V | | Operating Supply Voltage | $V_{DD}$ (F <sub>CLK</sub> > 50MHz) | 3.0 ~ 3.6 | V | | Ambient Operating Temperature | T <sub>A</sub> | 0 ~ 70 | $^{\circ}\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | #### **TABLE 11: DC OPERATING CHARACTERISTICS** | Cumbal | Doros | | | Limits | | Toot Condition | |-------------------|------------------------|-------------|----------------------|--------|------|---------------------------------------------------------------------------------| | Symbol | Parai | meter | Min | Max | Unit | Test Condition | | | Read Current | Standard | | 15 | | | | I <sub>DDR1</sub> | @ 33MHz | Dual | | 18 | mA | $\overline{\text{CE}}$ =0.1 V <sub>DD</sub> /0.9 V <sub>DD</sub> , SO=open | | | @ 00W112 | Quad | | 20 | | | | | Read Current | Standard | | 20 | | | | $I_{DDR2}$ | @ 50MHz | Dual | | 23 | mA | $\overline{\text{CE}}$ =0.1 V <sub>DD</sub> /0.9 V <sub>DD</sub> , SO=open | | | @ 50WI12 | Quad | | 25 | | · | | | Read Current | Standard | | 23 | | | | $I_{DDR3}$ | @ 86MHz | Dual | | 25 | mA | $\overline{\text{CE}}$ =0.1 V <sub>DD</sub> /0.9 V <sub>DD</sub> , SO=open | | | @ 00W112 | Quad | | 28 | | | | | Read Current | Standard | | 25 | | _ | | $I_{DDR4}$ | @ 100MHz | Dual | | 28 | mA | CE =0.1 V <sub>DD</sub> /0.9 V <sub>DD</sub> , SO=open | | | - G 10011112 | Quad | | 30 | | | | $I_{DDW}$ | Program and Er | ase Current | | 35 | mA | CE =V <sub>DD</sub> | | I <sub>SB1</sub> | Standby Curren | t | | 30 | μA | $\overline{CE} = V_{DD}, V_{IN} = V_{DD} \text{ or } V_{SS}$ | | I <sub>SB2</sub> | Deep Power Do | wn Current | | 5 | μA | $\overline{CE} = V_{DD}, V_{IN} = V_{DD} \text{ or } V_{SS}$ | | ILI | Input Leakage ( | Current | | 1 | μA | $V_{IN}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max | | I <sub>LO</sub> | Output Leakage Current | | | 1 | μA | V <sub>OUT</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | $V_{IL}$ | Input Low Voltage | | | 8.0 | V | V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{IH}$ | Input High Voltage | | $0.7 \times V_{DD}$ | | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | $V_{OL}$ | Output Low Vol | tage | | 0.2 | V | $I_{OL}$ =100 $\mu$ A, $V_{DD}$ = $V_{DD}$ Min | | V <sub>OH</sub> | Output High Vo | ltage | V <sub>DD</sub> -0.2 | | V | I <sub>OH</sub> =-100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | Publication Date: Jan. 2009 Revision: 0.2 33/42 # **TABLE 12: LATCH UP CHARACTERISTIC** | Symbol | Parameter | Minimum | Unit | Test Method | | |-------------------------------|-----------|-----------------------|------|-------------------|--| | I <sub>LTH</sub> <sup>1</sup> | Latch Up | 100 + I <sub>DD</sub> | mA | JEDEC Standard 78 | | Note 1: This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. # **TABLE 13: RECOMMENDED SYSTEM POWER-UP TIMINGS** | Symbol | Parameter | Minimum | Unit | |------------------------------------|----------------------------------------|---------|------| | T <sub>PU-READ</sub> <sup>1</sup> | V <sub>DD</sub> Min to Read Operation | 10 | μs | | T <sub>PU-WRITE</sub> <sup>1</sup> | V <sub>DD</sub> Min to Write Operation | 10 | μs | # TABLE 14: CAPACITANCE (TA = 25°C, f=1 MHz, other pins open) | Parameter | Description | Test Condition | Maximum | |-------------------------------|------------------------|-----------------------|---------| | C <sub>OUT</sub> <sup>1</sup> | Output Pin Capacitance | V <sub>OUT</sub> = 0V | 12 pF | | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | V <sub>IN</sub> = 0V | 6 pF | Note 1: This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. # **TABLE 15: AC OPERATING CHARACTERISTICS** | Symbol | Parameter | Norma | 33MHz | Fast 5 | 0 MHz | Fast 8 | 6 MHz | Fast 1 | 00 MHz | I In:t | |-------------------------------|---------------------------|-------|-------|--------|-------|--------|-------|--------|--------|--------------------------------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | MHz ns ns ns ns ns ns ns ns ns | | F <sub>CLK</sub> | Serial Clock Frequency | | 33 | | 50 | | 86 | | 100 | MHz | | T <sub>SCKH</sub> | Serial Clock High Time | 13 | | 9 | | 7 | | 5 | | ns | | T <sub>SCKL</sub> | Serial Clock Low Time | 13 | | 9 | | 7 | | 5 | | ns | | T <sub>CES</sub> <sup>1</sup> | CE Active Setup Time | 5 | | 5 | | 5 | | 5 | | ns | | T <sub>CEH</sub> <sup>1</sup> | CE Active Hold Time | 5 | | 5 | | 5 | | 5 | | ns | | T <sub>CHS</sub> <sup>1</sup> | CE Not Active Setup Time | 5 | | 5 | | 5 | | 5 | | ns | | T <sub>CHH</sub> <sup>1</sup> | CE Not Active Hold Time | 5 | | 5 | | 5 | | 5 | | ns | | T <sub>CPH</sub> | CE High Time | 100 | | 100 | | 100 | | 100 | | ns | | T <sub>CHZ</sub> | CE High to High-Z Output | | 9 | | 9 | | 9 | | 9 | ns | | T <sub>CLZ</sub> | SCK Low to Low-Z Output | 0 | | 0 | | 0 | | 0 | | ns | | T <sub>DS</sub> | Data In Setup Time | 3 | | 3 | | 3 | | 3 | | ns | | T <sub>DH</sub> | Data In Hold Time | 3 | | 3 | | 3 | | 3 | | ns | | T <sub>HLS</sub> | HOLD Low Setup Time | 5 | | 5 | | 5 | | 5 | | ns | | T <sub>HHS</sub> | HOLD High Setup Time | 5 | | 5 | | 5 | | 5 | | ns | | T <sub>HLH</sub> | HOLD Low Hold Time | 5 | | 5 | | 5 | | 5 | | ns | | Тннн | HOLD High Hold Time | 5 | | 5 | | 5 | | 5 | | ns | | T <sub>HZ</sub> | HOLD Low to High-Z Output | | 9 | | 9 | | 9 | | 9 | ns | Elite Semiconductor Memory Technology Inc. Publication Date: Jan. 2009 Revision: 0.2 **34/42** **TABLE 15: AC OPERATING CHARACTERISTICS - Continued** | Symbol | Parameter | Normal 33MHz | | Fast 50 MHz | | Fast 86 MHz | | Fast 100 MHz | | Unit | | |-------------------|-----------------------------------|--------------|-----|-------------|-----|-------------|-----|--------------|-----|------|--| | Cymbol | r drameter | Min | Max | Min | Max | Min | Max | Min | Max | J.m. | | | T <sub>LZ</sub> | HOLD High to Low-Z Output | | 9 | | 9 | | 9 | | 9 | ns | | | Тон | Output Hold from SCK Change | 0 | | 0 | | 0 | | 0 | | ns | | | T <sub>V</sub> | Output Valid from SCK | | 12 | | 8 | | 8 | | 8 | ns | | | $T_DP$ | CE High to Deep Power Down Mode | | 3 | | 3 | | 3 | | 3 | us | | | T <sub>RES1</sub> | CE High to Standby Mode ( for DP) | | 3 | | 3 | | 3 | | 3 | us | | | T <sub>RES2</sub> | CE High to Standby Mode (for RES) | | 1.8 | | 1.8 | | 1.8 | | 1.8 | us | | Note 1: Relative to SCK. # **TABLE 16: ERASE AND PROGRAMMING PERFORMANCE** | _ | _ | Lir | | | | |-----------------------------------|-----------------|------------------|------------------|--------|--| | Parameter | Symbol | Typ <sup>2</sup> | Max <sup>3</sup> | Unit | | | Sector Erase Time | T <sub>SE</sub> | 90 | 300 | ms | | | Block Erase Time | T <sub>BE</sub> | 1 | 2 | s | | | Chip Erase Time | T <sub>CE</sub> | 25 | 50 | s | | | Byte Programming Time | $T_BP$ | 7 | 30 | us | | | Page Programming Time | $T_PP$ | 1.5 | 5 | ms | | | Chip Programming Time | | 50 | 100 | s | | | Erase/Program Cycles <sup>1</sup> | | 100,000 | - | Cycles | | | Data Retention | | 20 | - | Years | | ### Notes: - Not 100% Tested, Excludes external system level over head. Typical values measured at 25°C, 3V. Maximum values measured at 85°C, 2.7V. Figure 30: Serial Input Timing Diagram Figure 31: Serial Output Timing Diagram Figure 32: HOLD Timing Diagram Figure 33: Power-Up Timing Diagram Table 17: Power-Up Timing and Vwi Threshold | Parameter | Symbol | Min. | Max. | Unit | |-----------------------------------------------------|------------------|------|------|------| | V <sub>CC</sub> (min) to $\overline{\text{CE}}$ low | T <sub>VSL</sub> | 200 | | us | | Time Delay before Write instruction | T <sub>PUW</sub> | | 10 | ms | | Write Inhibit Threshold Voltage | V <sub>WI</sub> | 1 | 2 | V | Note: These parameters are characterized only. Figure 34: AC Input/Output Reference Waveforms Figure 35: A Test Load Example # PACKING DIMENSIONS # 8-LEAD SOIC 200 mil ( official name – 209 mil ) | Symbol | Dime | ension in | mm | Dimensi | ion in inc | h | h<br>Symbol | | Dimension in mm | | | Dimension in inch | | | |-----------------------|------|-----------|------|---------|------------|-------|----------------|------|-----------------|------|-------|-------------------|----------|--| | Symbol | Min | Norm | Max | Min | Norm | Max | Joynnbor | Min | Norm | Max | Min | Norm | Max | | | Α | | | 2.16 | | | 0.085 | E | 7.70 | 7.90 | 8.10 | 0.303 | 0.311 | 0.319 | | | <b>A</b> <sub>1</sub> | 0.05 | 0.15 | 0.25 | 0.002 | 0.006 | 0.010 | E <sub>1</sub> | 5.18 | 5.28 | 5.38 | 0.204 | 0.208 | 0.212 | | | A <sub>2</sub> | 1.70 | 1.80 | 1.91 | 0.067 | 0.071 | 0.075 | L | 0.50 | 0.65 | 0.80 | 0.020 | 0.026 | 0.032 | | | b | 0.36 | 0.41 | 0.51 | 0.014 | 0.016 | 0.020 | е | , | 1.27 BSC | ; | C | .050 BS | <b>C</b> | | | С | 0.19 | 0.20 | 0.25 | 0.007 | 0.008 | 0.010 | L <sub>1</sub> | 1.27 | 1.37 | 1.47 | 0.050 | 0.054 | 0.058 | | | D | 5.13 | 5.23 | 5.33 | 0.202 | 0.206 | 0.210 | θ | 0° | | 8° | 0° | | 8° | | **Controlling dimension : millimenter** Revision: 0.2 # PACKING DIMENSIONS # 16-LEAD SOIC ( 300 mil ) | Symbol | Dime | ension in | mm | Dimensi | ion in ind | h | | | Dimension in mm | | | Dimension in inch | | | |-----------------------|-------|-----------|-------|---------|------------|-------|----------------|-----------|-----------------|-----------|-----------|-------------------|-------|--| | Зушьог | Min | Norm | Max | Min | Norm | Max | Symbol | Min | Norm | Max | Min | Norm | Max | | | Α | | | 2.65 | | | 0.104 | E | 10.30 BSC | | 0.406 BSC | | | | | | <b>A</b> <sub>1</sub> | 0.1 | | 0.3 | 0.004 | | 0.012 | E <sub>1</sub> | 7.50 BSC | | 0.295 BSC | | | | | | A <sub>2</sub> | 2.05 | | | 0.081 | | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | | b | 0.31 | | 0.51 | 0.012 | | 0.020 | е | 1.27 BSC | | C | 0.050 BSC | | | | | С | 0.20 | | 0.33 | 0.008 | | 0.013 | θ | 0° | | 8° | 0° | | 8° | | | D | 10.10 | 10.30 | 10.50 | 0.400 | 0.406 | 0.413 | | | | | | | | | Controlling dimension : millimenter # **Revision History** | Revision | Date | Description | |----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.1 | 2008.07.02 | Original | | 0.2 | 2008.01.13 | <ol> <li>Add 16-pin SOIC package</li> <li>Add the specification of 86MHz</li> <li>Modify the size of OTP security sector</li> <li>Modify typo error</li> <li>Modify headline and the specification of T<sub>CE</sub></li> <li>Delete T<sub>BP1</sub> and the rating of Temperature Under Bias</li> </ol> | # **Important Notice** All rights reserved. No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT. The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice. The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others. Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs. ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications. Publication Date: Jan. 2009 Revision: 0.2 42/42