# 2816 16K (2K x 8) ELECTRICALLY ERASABLE PROM - HMOS\*-E FLOTOX Cell Design - Reliable Floating Gate Technology - Very Fast Access Time - 250 ns Max. 2816 - 350 ns Max. 2816-3 - 450 ns Max. 2816-4 - Single Byte Erase/Write Capability - 10 ms Byte Erase/Write Time - Chip Erase Time of 10 ms - Conforms to JEDEC Byte-Wide Family Standard - Microprocessor Compatible Architecture - **Low Power Dissipation** - -495 mW Max. Active Power - -132 mW Max. Standby Power - Erase/Write Specifications Guaranteed 0-70°C The Intel® 2816 is a 16,384 bit electrically erasable programmable read-only memory (E<sup>2</sup>PROM). The 2816 can be easily erased and reprogrammed on a byte basis. A chip erase function is also provided. The device operates from a 5-volt power supply in the read mode; writing and erasing are accomplished by providing a single 21-volt pulse. The 2816, with its very fast read access speed, is compatible with high performance microprocessors such as the 8086-2. Using the fast access speed allows zero wait operation in large system configurations. The electrical erase/write capability of the 2816 makes it ideal for a wide variety of applications requiring insystem, non-volatile erase and write. Never before has in-system alterability been possible with this combination of density, performance and flexibility. Any byte can be erased or written in 10 ms without affecting the data in any other byte. Alternatively, the entire memory can be erased in 10 ms allowing the total time to rewrite all 2K bytes to be cut by 50%. The 2816 provides a significant increase in flexibility allowing new applications (dynamic reconfiguration, continuous calibration) never before possible. The 2816 E<sup>2</sup>PROM possesses Intel's 2-line control architecture to eliminate bus contention in a system environment. A power down mode is also featured; in the standby mode power consumption is reduced by over 73% without increasing access time. The standby mode is achieved by applying a TTL-high signal to the $\overline{\text{CE}}$ input. Byte erase and write are controlled entirely by TTL signal levels, yet require no control signals beyond $\overline{CE}$ and $\overline{OE}$ . For byte write a selected chip ( $\overline{CE}$ = TTL low) senses the 21V V<sub>PP</sub> pulse and automatically goes into write mode. Byte erase mode is identical to byte write except that data-in must be all logic ones (TTL-high). Never before has an in-system alteration of non-volatile information been implemented with such simple control. \*HMOS-E is a patented process of Intel Corporation Figure 1. 2816 Functional Block Diagram Figure 2. Pin Diagrams ## **ABSOLUTE MAXIMUM RATINGS\*** Temperature Under Bias ......-10°C to +80°C Storage Temperature ....-65°C to +125°C All Input or Output Voltages with Respect to Ground .....+6V to -0.3V V<sub>PP</sub>Supply Voltage with Respect to Ground During Program ....+22.5V to -0.3V \*NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # D.C. AND A.C. OPERATING CONDITIONS DURING READ AND WRITE | | 2816 | 2816-3 | |----------------------------------------------|----------|----------| | Temperature Range | 0°C-70°C | 0°C-70°C | | V <sub>CC</sub> Power Supply <sup>[10]</sup> | 5V ± 5% | 5V ± 5% | # D.C. CHARACTERISTICS # **Read Operation** | | | Limits | | | | | | |--------------------|-----------------------------------|--------|----------------------------|--------------------|-------|-------------------------------------------------|--| | Symbol | Parameter | Min. | <b>Typ.</b> <sup>[1]</sup> | Max. | Units | Conditions | | | l <sub>Li</sub> | Input Leakage Current | | | 10 | μΑ | V <sub>IN</sub> = 5.25V | | | l <sub>LO</sub> | Output Leakage Current | | | 10 | μΑ | V <sub>OUT</sub> = 5.25V | | | I <sub>CC2</sub> | V <sub>CC</sub> Current (Active) | | 40 | 90 | mA | OE = CE = VIL | | | I <sub>CC1</sub> | V <sub>CC</sub> Current (Standby) | | 15 | 25 | mA | CE = V <sub>IH</sub> | | | I <sub>PP(R)</sub> | V <sub>PP</sub> Current (Read) | | | 5 | mA | CE = V <sub>IL</sub> , V <sub>PP</sub> = 4 to 6 | | | V <sub>IL</sub> | Input Low Voltage | -0.1 | | .8 | ٧ | | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | V <sub>CC</sub> +1 | ٧ | | | | V <sub>OL</sub> | Output Low Voltage | | | 45 | ٧ | I <sub>OL</sub> = 2.1 mA | | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | $l_{OH} = -400\mu A$ | | | V <sub>PP</sub> | Read Voltage | 4 | | 6 | V | | | ## **Write Operation** | | | | Limits | | | | |--------------------|---------------------------------------|------|--------|------|-------|---------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Units | Conditions | | V <sub>PP</sub> | Write/Erase Voltage | 20 | 21 | 22 | V | | | I <sub>PP(W)</sub> | V <sub>PP</sub> Current (Write/Erase) | | | 15 | mA | CE = V <sub>IL</sub> | | V <sub>OE</sub> | OE Voltage (Chip Erase) | 9 | | 15 | V | $I_{\overline{OE}} = 10\mu A$ | | I <sub>PP(1)</sub> | V <sub>PP</sub> Current Inhibit | | | 5 | mA | V <sub>PP</sub> = 21, $\overline{CE}$ = VIH | # A.C. CHARACTERISTICS ## **Write Mode** | Cumbal | Parameter | Limits Units Test Cond | Test Conditions | | | | |--------------------------------|-------------------------------------|------------------------|-----------------|------|-------|------------------| | Symbol | Parameter | Min. | Тур. | Max. | Units | l est Conditions | | TAS | Add to V <sub>PP</sub> Set-Up Time | 150 | | | ns | | | T <sub>CS</sub> | CE to V <sub>PP</sub> Set-Up Time | 150 | | | ns | | | T <sub>DS</sub> | Data to V <sub>PP</sub> Set-Up Time | 0 | | | ns | | | T <sub>DH</sub> | Data Hold Time | 50 | | | ns | V=6V | | T <sub>WP</sub> <sup>[9]</sup> | Write Pulse Width | 9 | 10 | 15 | ms | | | T <sub>WR</sub> | Write Recovery Time | 50 | | | ns | V=6V | | Tos | Chip Clear Set-Up Time | 0 | | | ns | V=8V | | Тон | Chip Clear Hold Time | 0 | | | ns | V=8V | | TPRC | V <sub>PP</sub> RC Time Constant | 450 | 600 | 750 | μs | | | T PFT [8] | V <sub>PP</sub> Fall Time | | | 100 | μs | V=6V | ## Read Mode | | | | 2816 Limits | | 2816-3 Limits | | | | Test | |-----------------|---------------------------------------------------------------------|------|---------------------|------|---------------|---------------------|-----|------|--------------------| | Symbol | Parameter | Min. | Typ. <sup>[1]</sup> | Max. | Min. | Typ. <sup>[1]</sup> | Max | Unit | Conditions | | tACC | Address to Output Delay | | | 250 | | | 350 | ns | CE=OE=VIL | | t <sub>CE</sub> | CE to Output Delay | | | 250 | | | 350 | ns | ŌE=V <sub>IL</sub> | | t <sub>OE</sub> | Output Enable to Output Delay | 10 | | 100 | 10 | | 120 | ns | ĈE=V <sub>IL</sub> | | t <sub>DF</sub> | Output Enable High to Output<br>Float | 0 | | 80 | 0 | | 100 | ns | CE=V <sub>IL</sub> | | tон | Output Hold from Addresses,<br>CE or OE Whichever Occurred<br>First | 0 | | | 0 | | | ns | | # CAPACITANCE[1] TA=25°C, f=1 MHz | Symbol | Parameter | Тур. | Max. | Unit | Conditions | |------------------|--------------------|------|------|------|----------------------| | Cin | Input Capacitance | 4 | 6 | pF | V <sub>IN</sub> =0V | | C <sub>OUT</sub> | Output Capacitance | | 10 | pF | V <sub>OUT</sub> =0V | # **A.C. TEST CONDITIONS** Output Load: 1 TTL gate and C<sub>L</sub>=100 pF Input Pulse Levels: .8V to 2.2V Timing Measurement Reference Level: Input 1V and 2V Output .8V and 2V # WAVEFORMS[2] ### **DEVICE OPERATION** The 2816 has six modes of operation, listed in Table 1. All operational modes are designed to provide maximum microprocessor compatibility and system consistency. The device pinout is a part of Intel's JEDEC approved byte wide Non-Volatile Memory family, allowing appropriate and cost-effective density and functionality upgrades. All control inputs are TTL compatible with the exception of chip erase. The $V_{PP}$ voltage must be pulsed to 21 volts during write and erase, and held to 4 to 6 volts during the other two modes. Table 1. Mode Selection $V_{CC} = +5V$ | PIN<br>MODE | CE<br>(18) | ŌĒ<br>(20) | V <sub>PP</sub> (21) | INPUTS/<br>OUTPUTS | |-------------|-----------------|-----------------|----------------------|----------------------------------| | READ | V <sub>IL</sub> | ۷۱۲ | +4 to +6 | D <sub>OUT</sub> | | STANDBY | V <sub>IH</sub> | DON'T<br>CARE | +4 to +6 | HIGH Z | | BYTE ERASE | V <sub>IL</sub> | V <sub>IH</sub> | +21 | D <sub>IN</sub> =V <sub>IH</sub> | | BYTE WRITE | VIL | V <sub>IH</sub> | +21 | D <sub>IN</sub> | | CHIP ERASE | VIL | +9 to<br>+15V | +21 | D <sub>IN</sub> =V <sub>IH</sub> | | E/W INHIBIT | V <sub>IH</sub> | DON'T<br>CARE | DON'T<br>CARE | HIGH Z | ### Read Mode Optimal system efficiency depends to a great extent on a tightly coupled microprocessor/memory interface. The E<sup>2</sup>PROM device should respond rapidly with data to allow the highest possible CPU performance. The 2816 satisfies this high performance requirement because of access times typically less than 250 ns. Program execution directly out of electrically erasable memory has never before been possible; the 2816 opens this new, powerful applications segment. The 2816 uses Intel's proven 2-line control architecture for read operation. Figure 3 shows the timing disadvantages of a single-line control architecture. 2-line control, shown in Figure 4, has been developed by Intel to solve this bus contention and the associated system reliability problems. Both CE and OE must be at logic low levels to obtain information from the device. Chip enable (CE) is the power control pin and should be used for device selection. The output enable (OE) pin serves to gate internal data to the output pins. Assuming that the address inputs are stable, address access time (tACC) is equal to the delay from CE to output (t<sub>CE</sub>). Data is available at the outputs after a time delay of toE, assuming that CE has been low and addresses have been stable for at least tACC-tOE. Figure 5 shows a typical system interconnection. Here the 2816 contains program information that the 8086 requires for system function. Figure 3.Single-Line Control and Bus Contention Figure 4. Two-Line Control Architecture Figure 5. iAPX 86/2816 Read Architecture #### Write Mode The 2816 is erased and reprogrammed electrically rather than optically, as opposed to EPROMs which require UV light. The device offers dramatic flexibility because both byte (single location) and chip erase are possible. A close examination of the broad application spectrum for the E<sup>2</sup> device reveals an inherent need for single location erase capability. Program store applications can be classified in several ways. Figure 6 lists various storage modes and the required erase function. In greater than 80% of all cases, a byte erase feature is necessary. See AP-106 for details. | APPLICATION TYPE | IDEAL<br>ERASE MODE | |--------------------------------|---------------------| | Strict Program Store | CHIP | | Relocatable Program Structures | BYTE | | Program Store Extension | BYTE | | Program Execution Constants | BYTE | | Program Dependent Data Store | BYTE | | Data Store Applications | BYTE | Figure 6. Microprocessor Storage Types To write a particular location, that byte must be erased prior to a data write. Erasing is accomplished by applying logic 1 (TTL-high) inputs to the data input pins, lowering $\overline{CE}$ , and applying a 21-volt programming signal to Vpp. The $\overline{OE}$ pin must be held at V<sub>IH</sub> during byte erase and write operations. The programming pulse width must be a minimum of 9 ms, and a maximum of 15. The rising edge of Vpp must conform to the RC time constant specified above. Once the location has been erased, the same operation is repeated for a data write. The input pins in this case reflect the byte that is to be stored. A characteristic of all E<sup>2</sup>PROMs is that the total number of erase/write cycles is not unlimited. The 2816 has been designed to meet applications requiring up to 1 x 10<sup>4</sup> erase/write cycles per byte. The erase/write cycling characteristic is completely byte independent. Adjacent bytes are not affected during erase/write cycling. Because the device is designed to be written in system, all data sheet specifications (including write and erase operations) hold over the full operating temperature range (0-70°C). #### CONTROLLERS ## Controller | Description The Controller I interface provides the lowest cost, smallest P.C. board space implementation, though it is unable to offer the maximum CPU throughput capability since wait states are inserted into the memory cycle during the 10 ms write time. Figure 7 shows the block diagram for this implementation. A timer device is provided to time 10 ms, which connects directly to the CPU READY line. When activated, the timer engages the $V_{\rm PP}$ switch, locks the CPU address, data, and control bus, and writes the CPU address, data, and control bus, and writes the cPU is relinquished to do other tasks. Such a control application is appropriate when the processor can be dedicated to the write, such as in program store. ## **Controller II Description** To provide a higher CPU throughput capability, the interface shown in Figure 8 was designed. In this case, all latching and timing signals are generated by discrete devices. The CPU simply sends a write operation to the interface as it would to a RAM device. After the CPU has engaged the write sequence, it is free to perform other tasks not related to 2816 control. At the completion of the write cycle, the interface interrupts the CPU which then vectors to an interrupt service routine. Controller II offers real-time CPU performance with a high degree of hardware overhead. #### Controller III Description The Controller III implementation was designed to provide the real-time processing capability of Controller II, without the large hardware overhead. See Figure 9. In this design an Intel 8155 I/O port timer device is used to advantage. The ports provide the latching of data and address during the write cycle, while the timer performs accurate pulsing of the V<sub>PP</sub> for the required duration. Much of the hardware has been reduced through the 8155. The interrupt structure of Controller II is used as well. Read access is very fast despite a multiplexer and a buffer delay. #### Controller IV Description Data store applications were in mind for the Controller IV design shown in Figure 10. In this case, Figure 7. Controller I Figure 8. Controller II Figure 9. Controller III Figure 10. Controller IV read access was not a concern, though write erase access and hardware overhead were exceptionally important. This controller takes the 2816 completely off-line for both read and write operations. The write cycle is accomplished in the same way as in Controller III. Reading, however, is accomplished through several I/O operations. ## **Chip Erase Mode** Should one wish to erase the entire 2816 array at once, the device offers a chip erase function. When the chip erase function is performed all 2K bytes are returned to a logic 1 (FF) state. The 2816's chip erase function is engaged when the output enable $(\overline{OE})$ pin is raised above 9 volts. When $\overline{OE}$ is greater than 9 volts and $\overline{CE}$ and $V_{PP}$ are in the normal write mode, the entire array is erased. This chip erase function takes approximately 10 ms. The data input pins must be held to a TTL high level during this time. Figure 11 is a recommended $\overline{OE}$ control switch. ## **VPP** Pulse The shape of the $V_{PP}$ pulse is important in ensuring long term reliability and operating characteristics. $V_{PP}$ must rise to 21V through an RC waveform (exponential). The $T_{PRC}$ specification has been designed to accommodate changes of RC due to temperature variations. Figure 12a shows a recommended V<sub>PP</sub> switch design, useful where programming will occur over the specified temperature and operating voltage conditions. Figure 12b is a simpler implementation which is suitable for room temperature operation. The write pulse width, T<sub>WP</sub>, was designed to provide optimum reliability characteristics. Figure 11. OE Chip Erase Control Figure 12a. Operational Amplifier V<sub>PP</sub> Switch Design Figure 12b. Darlington Implementation ## **Applications** The 2816 E<sup>2</sup>PROM is a new and powerful addition to the non-volatile family. It offers a high degree of RAM-like flexibility while retaining the non-volatile characteristics of ROM. Because of these device parameters, the device is ideal for new and future designs as well as a replacement for existing ROM devices. Some of these potential uses are listed below: - Calibration constants storage (continuous calibration). - 2. Software alterable control stores (dynamic reconfiguration). - 3. Remote communications programming. - 4. PC and NC Industrial Applications. - CRT terminal configuration and custom graphic and font sets. - Military replacements for core memory and fuse-link PROMs. - 7. Point of sale terminals. - 8. Remote alterable look-up tables. - 9. Printer and communications controllers. - 10. Remote data gathering. Because of these device attributes, applications never before possible can now be realized in high performance, consistent microprocessing systems. Figures 13, 14, 15, and 16 are block diagrams of some typical applications. These applications are explained as follows: Figure 13. Dynamic Reconfiguration Figure 14. Continuous Self-Calibration Figure 15. CRT Terminal Figure 16. POS Terminal #### **DYNAMIC RECONFIGURATION** The ability of a computer system to alter its operating software while running is now possible with the 2816. The system can monitor external factors, as well as change loop constants, subroutines and other software features in real-time. Figure 13 illustrates this optimal performance. In memory systems, the 2816 can be used to map around hard memory failures in real-time, allowing self-healing memory systems. Such a self-correcting mechanism extends the operating time and reduces service costs to the end user. ### **CONTINUOUS SELF-CALIBRATION** A high cost of machine service and downtime is due to instrument calibration and readjustments. Use of the 2816 and microprocessor based instruments to contain calibration constants allows features never before possible. See Figure 14. The instrument can now continuously calibrate itself, without expensive downtime in service interaction. The 2816 allows this flexibility and reduction of service costs. #### **CRT TERMINAL** Custom fonts, graphics characters, and individual configurations can all benefit from the features of the 2816. A CRT terminal, shown in Figure 15, can now be enhanced by using the $\rm E^2$ as a replacement for jumpers and dip switches. It can also be used as a programmable character generator, and in graphics configuration. ### **POINT OF SALE TERMINAL** Using the 2816 to contain non-volatile price and product descriptions, as shown in Figure 16, is an ideal application in point of sale terminals. With the ability of the 2816 to be altered in-system comes the capability to remotely (over telephone lines) configure the look up table from a central data base computer. The non-volatility of the 2816 is used to advantage as the data store remains intact after power is removed from the system. ## Pin Compatibility The 2816 pinout has been designed for compatibility with present and future memory products. The E<sup>2</sup>PROM is a member of Intel's JEDEC standard Byte-Wide memory family which allows density upgrades, functional interchange, and extended product life. Figure 17 shows this JEDEC 28 pin site pinout approach. Figure 17. JEDEC 28 Pin Site Byte-Wide Philosophy #### Available Literature To give the system designer an opportunity to more thoroughly understand the device attributes and uses, a library of E<sup>2</sup> information is available. The following list is a brief synopsis: AP 101—The 2816 Electrical Description AP 102—2816 Microprocessor Interface Considerations AP 104—Extending E<sup>2</sup> Endurance — Software Techniques AP 105—Microprocessor Interface—Competitive System Comparisons AP 106—2816 Byte Erase — Architecture Implications AP107—Hardware and Software Download Techniques with 2816 E<sup>2</sup>Users Manual E<sup>2</sup>Applications Handbook E<sup>2</sup>Demo Unit Users Guide To obtain this literature contact your local Field Sales office. In addition, your Field Applications Engineer can discuss with you the controller interfaces for different MPU system configurations. ## Standby Mode The 2816 has a standby mode which reduces active power dissipation by 67% from 495 mW to 165 mW. The 2816 is placed in the standby mode by applying a TTL high signal to the $\overline{CE}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{OE}$ input. ## **Output OR-TIEING** Because 2816s are usually used in larger memory arrays, Intel has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows low power dissipation (by deselecting unused devices), and the removal of bus contention from the system environment. To most effectively use these two control lines, it is recommended that $\overline{CE}$ (pin 18) be decoded from addresses as the primary device selection function. $\overline{OE}$ (pin 20) should be made a common connection to all devices in system, and connected to the $\overline{RD}$ line from the system control bus. This assures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device. #### NOTES - 1. This parameter is only sampled and not 100% tested. - All times shown in parentheses are minimum times and are nsec unless otherwise specified. - OE may be delayed up to 230 ns after falling edge of CE without impact on tACC for 2816-3. - 4. top is specified from OE or CE whichever occurs first. - The rising edge of V<sub>PP</sub> must follow an exponential waveform. That waveform's time constant is specified as t<sub>PRC</sub>. See Intel's AP-102 for details. - 6. Prior to a data write, an erase operation must be performed. For erase, data in =. $V_{1H}$ . - 7. In the chip erase mode $D_{IN} = V_{IH}$ . - 8. To allow immediate read verify capability, V<sub>PP</sub> can be driven low in less than 50 ns. See AP-101 for more information. - Adherence to TWP specification is important to device reliability. - To prevent spurious device erasure or write, V<sub>CC</sub> must be applied simultaneously or before 21 volt application of V<sub>PP</sub>. V<sub>PP</sub> cannot be driven to 21 volts without previously applying V<sub>CC</sub>. - The data in set up and hold times for chip erase are identical to those specified for byte erase.