# UHF power LDMOS transistor Rev. 01 — 18 December 2008 Objective data sheet # **Product profile** # 1.1 General description A 100 W LDMOS RF power transistor for broadcast transmitter applications and industrial applications. The transistor can deliver 100 W broadband from HF to 1 GHz. The excellent ruggedness and broadband performance of this device makes it ideal for digital transmitter applications. Table 1. **Typical performance** RF performance at $V_{DS}$ = 40 V in a common-source 860 MHz test circuit. | Mode of operation | f | $P_{L}$ | P <sub>L(PEP)</sub> | P <sub>L(AV)</sub> | Gp | $\eta_{D}$ | IMD3 | PAR | |-------------------|--------------------------|---------|---------------------|--------------------|------|------------|----------------------|---------| | | (MHz) | (W) | (W) | (W) | (dB) | (%) | (dBc) | (dB) | | CW, class AB | 860 | 100 | - | - | 21 | 60 | - | - | | 2-tone, class AB | $f_1 = 860; f_2 = 860.1$ | - | 100 | - | 21 | 48 | -33 | - | | DVB-T (8k OFDM) | 858 | - | - | 24 | 22 | 33 | -34 <mark>[1]</mark> | 8.35[2] | <sup>[1]</sup> Measured [dBc] with delta marker at 4.3 MHz from center frequency. #### **CAUTION** This device is sensitive to ElectroStatic Discharge (ESD). Therefore care should be taken during transport and handling. #### 1.2 Features - 2-tone performance at 860 MHz, a drain-source voltage V<sub>DS</sub> of 40 V and a quiescent drain current $I_{Dq} = 0.5 A$ : - ◆ Peak envelope power load power = 100 W - ◆ Power gain = 21 dB - ◆ Drain efficiency = 48 % - ◆ Third order intermodulation distortion = -33 dBc - DVB performance at 858 MHz, a drain-source voltage V<sub>DS</sub> of 40 V and a quiescent drain current $I_{Da} = 0.5 A$ : - Average output power = 24 W - Power gain = 22 dB - ◆ Drain efficiency = 33 % - ◆ Third order intermodulation distortion = −34 dBc (4.3 MHz from center frequency) <sup>[2]</sup> PAR (of output signal) at 0.01 % probability on CCDF; PAR of input signal = 9.5 dB at 0.01 % probability on CCDF. **UHF power LDMOS transistor** - Integrated ESD protection - Excellent ruggedness - High power gain - High efficiency - Excellent reliability - Easy power control - Compliant to Directive 2002/95/EC, regarding Restriction of Hazardous Substances (RoHS) # 1.3 Applications - Communication transmitter applications in the UHF band - Industrial applications in the UHF band # 2. Pinning information Table 2. Pinning | - | | | | |-------------|---------------|--------------------|------------------------| | Description | | Simplified outline | Graphic symbol | | drain | | | , | | gate | | | 1<br> | | source | [1] | 2 3 | 2 — 3<br>sym112 | | | drain<br>gate | drain gate | drain gate source [1] | <sup>[1]</sup> Connected to flange. # 3. Ordering information Table 3. Ordering information | Type number | Packag | Package | | | | | | | |-------------|--------|-----------------------------------------------------------|---------|--|--|--|--|--| | | Name | Description | Version | | | | | | | BLF871 | - | flanged LDMOST ceramic package; 2 mounting holes; 2 leads | SOT467C | | | | | | # 4. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|----------------------|------------|------|------|------| | $V_{DS}$ | drain-source voltage | | - | 89 | V | | $V_{GS}$ | gate-source voltage | | -0.5 | +13 | V | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | T <sub>j</sub> | junction temperature | | - | 200 | °C | # **UHF power LDMOS transistor** # 5. Thermal characteristics Table 5. Thermal characteristics | Symbol | Parameter | Conditions | | Тур | Unit | |---------------|------------------------------------------|----------------------------------------------------|------------|------|------| | $R_{th(j-c)}$ | thermal resistance from junction to case | $T_{case} = 80 ^{\circ}C;$<br>$P_{L(AV)} = 50 W$ | <u>[1]</u> | 0.95 | K/W | <sup>[1]</sup> $R_{th(j-c)}$ is measured under RF conditions. # 6. Characteristics Table 6. Characteristics $T_i = 25 \,^{\circ}$ C unless otherwise specified. | , | <del>-</del> | | | | | | | |---------------------|----------------------------------|------------------------------------------------------------------|------------|-----|-------------|-----|------| | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | $V_{(BR)DSS}$ | drain-source breakdown voltage | $V_{GS} = 0 \text{ V}; I_D = 1.12 \text{ mA}$ | <u>[1]</u> | 89 | - | 105 | V | | $V_{GS(th)}$ | gate-source threshold voltage | $V_{DS} = 10 \text{ V}; I_D = 112 \text{ mA}$ | <u>[1]</u> | 1.3 | - | 2.2 | V | | I <sub>DSS</sub> | drain leakage current | $V_{GS} = 0 \text{ V}; V_{DS} = 40 \text{ V}$ | | - | - | 1.2 | μΑ | | I <sub>DSX</sub> | drain cut-off current | $V_{GS} = V_{GSth} + 3.75 \text{ V};$<br>$V_{DS} = 10 \text{ V}$ | | - | 20 | - | Α | | $I_{GSS}$ | gate leakage current | $V_{GS} = 10 \text{ V}; V_{DS} = 0 \text{ V}$ | | - | - | 100 | nΑ | | g <sub>fs</sub> | forward transconductance | $V_{GS} = 10 \text{ V}; I_D = <\text{tbd}>$ | <u>[1]</u> | - | <tbd></tbd> | - | S | | R <sub>DS(on)</sub> | drain-source on-state resistance | $V_{GS} = V_{GSth} + 3.75 \text{ V};$ $I_D = 8 \text{ A}$ | [1] | - | <tbd></tbd> | - | mΩ | | C <sub>iss</sub> | input capacitance | $V_{GS} = 0 \text{ V}; V_{DS} = 40 \text{ V};$<br>f = 1 MHz | | - | 95 | - | pF | | C <sub>oss</sub> | output capacitance | $V_{GS} = 0 \text{ V}; V_{DS} = 40 \text{ V};$ f = 1 MHz | | - | 30 | - | pF | | C <sub>rss</sub> | reverse transfer capacitance | $V_{GS} = 0 \text{ V}; V_{DS} = 40 \text{ V};$<br>f = 1 MHz | | - | 1 | - | pF | | | | | | | | | | <sup>[1]</sup> I<sub>D</sub> is the drain current. # **UHF power LDMOS transistor** # 7. Application information Table 7. RF performance in a common-source narrowband 860 MHz test circuit $T_h = 25 \,^{\circ}C$ unless otherwise specified. | Mode of operation | f | $V_{DS}$ | $I_{Dq}$ | P <sub>L(PEP)</sub> | P <sub>L(AV)</sub> | Gp | $\eta_{\text{D}}$ | IMD3 | PAR | |-------------------|--------------------------|----------|----------|---------------------|--------------------|------|-------------------|-----------|---------| | | (MHz) | (V) | (A) | (W) | (W) | (dB) | (%) | (dBc) | (dB) | | 2-tone, class AB | $f_1 = 860; f_2 = 860.1$ | 40 | 0.5 | 50 | - | > 19 | > 45 | < -30 | - | | DVB-T (8k OFDM) | 858 | 40 | 0.5 | - | 24 | > 19 | > 30 | < -31 [1] | > 8 [2] | <sup>[1]</sup> Measured [dBc] with delta marker at 4.3 MHz from center frequency. <sup>[2]</sup> PAR (of output signal) at 0.01 % probability on CCDF; PAR of input signal = 9.5 dB at 0.01 % probability on CCDF. #### **UHF power LDMOS transistor** # 7.1 Narrowband RF figures #### 7.1.1 CW Fig 2. CW power gain and drain efficiency as a function of load power; typical values #### 7.1.2 2-Tone $V_{DS}$ = 40V; $I_{Dq}$ = 0.5 A; measured in a common source narrowband 860 MHz test circuit. Fig 3. 2-Tone power gain and drain efficiency as functions of average load power; typical values $V_{DS}$ = 40V; $I_{Dq}$ = 0.5 A; measured in a common source narrowband 860 MHz test circuit. - (1) Low frequency component - (2) High frequency component Fig 4. 2-Tone third order intermodulation distortion as a function of average load power; typical values # **UHF power LDMOS transistor** #### 7.1.3 DVB-T $V_{DS}$ = 40V; $I_{Dq}$ = 0.5 A; measured in a common source narrowband 860 MHz test circuit. Fig 5. DVB-T power gain and drain efficiency as functions of average load power; typical values $V_{DS}$ = 40V; $I_{Dq}$ = 0.5 A; measured in a common source narrowband 860 MHz test circuit. - (1) Low frequency component - (2) High frequency component Fig 6. DVB-T third order intermodulation distortion as a function of average load power; typical values # **UHF power LDMOS transistor** # 7.2 Broadband RF figures #### 7.2.1 2-Tone $I_{Dq}$ = 0.5 A; measured in a common source broadband test circuit as described in Section 8. - (1) $V_{DS} = 40 \text{ V}; P_{L(AV)} = 45 \text{ W}$ - (2) $V_{DS} = 42 \text{ V}; P_{L(AV)} = 50 \text{ W}$ Fig 7. 2-Tone power gain and drain efficiency as a function of frequency; typical values $I_{Dq}$ = 0.5 A; measured in a common source broadband test circuit as described in Section 8. - (1) $V_{DS} = 40 \text{ V}$ ; $P_{L(AV)} = 45 \text{ W}$ - (2) $V_{DS} = 42 \text{ V}; P_{L(AV)} = 50 \text{ W}$ Fig 8. 2-Tone third order intermodulation distortion as a function of frequency; typical values #### **UHF power LDMOS transistor** #### 7.2.2 DVB-T $I_{Dq} = 0.5 \; \text{A};$ measured in a common source broadband test circuit as described in Section 8. - (1) $V_{DS} = 40 \text{ V}$ ; $P_{L(AV)} = 22 \text{ W}$ - (2) $V_{DS} = 42 \text{ V}; P_{L(AV)} = 24 \text{ W}$ Fig 9. DVB-T power gain and drain efficiency as functions of frequency; typical values $I_{Dq} = 0.5 \; A;$ measured in a common source broadband test circuit as described in Section 8. - (1) $V_{DS} = 40 \text{ V}$ ; $P_{L(AV)} = 22 \text{ W}$ - (2) $V_{DS} = 42 \text{ V}; P_{L(AV)} = 24 \text{ W}$ Fig 10. DVB-T third order intermodulation distortion as a function of frequency; typical values $I_{Dq} = 0.5$ A; measured in a common source broadband test circuit as described in <u>Section 8</u>. PAR of input signal = 9.5 dB at 0.01 % probability on CCDF. - (1) PAR at 0.01 % probability on the CCDF; $V_{DS} = 40 \text{ V}$ ; $P_{L(AV)} = 22 \text{ W}$ - (2) PAR at 0.01 % probability on the CCDF; $V_{DS} = 42 \text{ V}$ ; $P_{L(AV)} = 24 \text{ W}$ - (3) PAR at 0.1 % probability on the CCDF; $V_{DS} = 40 \text{ V}$ ; $P_{L(AV)} = 22 \text{ W}$ - (4) PAR at 0.1 % probability on the CCDF; $V_{DS}$ = 42 V; $P_{L(AV)}$ = 24 W Fig 11. DVB-T PAR at 0.1 % and at 0.01 % probability on the CCDF as function of frequency; typical values # **UHF power LDMOS transistor** # 7.3 Ruggedness in class-AB operation The BLF871 is capable of withstanding a load mismatch corresponding to VSWR = 10 : 1 through all phases under the following conditions: $V_{DS}$ = 42 V; f = 860 MHz at rated power. # 7.4 Impedance information Table 8. Typical impedance Simulated $Z_i$ and $Z_L$ device impedance; impedance info at $V_{DS}$ = 42 V. | f | Z <sub>i</sub> | Z <sub>L</sub> | |-----|----------------|----------------| | MHz | Ω | Ω | | 300 | 0.977 - j3.327 | 5.506 + j1.774 | | 325 | 0.977 - j2.983 | 5.366 + j1.858 | | 350 | 0.978 – j2.681 | 5.223 + j1.930 | | 375 | 0.979 – j2.414 | 5.078 + j1.990 | | 400 | 0.979 – j2.174 | 4.932 + j2.040 | | 425 | 0.980 - j1.956 | 4.786 + j2.079 | | 450 | 0.981 – j1.758 | 4.640 + j2.108 | | 475 | 0.982 - j1.576 | 4.495 + j2.128 | | 500 | 0.982 - j1.407 | 4.352 + j2.138 | | 525 | 0.983 - j1.250 | 4.212 + j2.140 | | 550 | 0.984 – j1.103 | 4.074 + j2.135 | | 575 | 0.985 – j0.964 | 3.940 + j2.122 | | 600 | 0.986 - j0.834 | 3.809 + j2.102 | | 625 | 0.987 - j0.709 | 3.682 + j2.077 | | 650 | 0.988 – j0.591 | 3.558 + j2.045 | | 675 | 0.990 - j0.478 | 3.438 + j2.009 | | 700 | 0.991 – j0.370 | 3.323 + j1.968 | | 725 | 0.992 – j0.266 | 3.211 + j1.923 | | 750 | 0.993 – j0.165 | 3.103 + j1.874 | | 775 | 0.995 – j0.068 | 3.000 + j1.822 | | 800 | 0.996 + j0.026 | 2.900 + j1.766 | | 825 | 0.997 + j0.117 | 2.804 + j1.708 | | 850 | 0.999 + j0.206 | 2.711 + j1.648 | | 875 | 1.000 + j0.292 | 2.623 + j1.586 | | 900 | 1.002 + j0.376 | 2.538 + j1.521 | # **UHF power LDMOS transistor** **Table 8. Typical impedance** ...continued Simulated $Z_i$ and $Z_L$ device impedance; impedance info at $V_{DS} = 42 \text{ V}$ . | , - , | | | |-------|----------------|----------------| | f | Z <sub>i</sub> | Z <sub>L</sub> | | MHz | Ω | Ω | | 925 | 1.004 + j0.459 | 2.456 + j2.455 | | 950 | 1.005 + j0.540 | 2.378 + j2.388 | | 975 | 1.007 + j0.619 | 2.303 + j2.320 | | 1000 | 1.009 + j0.696 | 2.230 + j2.250 | # 7.5 Reliability TTF (0.1 % failure fraction). The reliability at pulsed conditions can be calculated as follows: TTF (0.1 %) $\times$ 1 / $\delta$ . - (1) $T_i = 100 \, ^{\circ}C$ - (2) $T_j = 110 \,^{\circ}\text{C}$ - (3) $T_i = 120 \, ^{\circ}\text{C}$ - (4) $T_j = 130 \, ^{\circ}C$ - (5) $T_j = 140 \,^{\circ}\text{C}$ - (6) T<sub>i</sub> = 150 °C - (7) $T_j = 160 \,^{\circ}\text{C}$ - (8) $T_j = 170 \, ^{\circ}C$ - (9) $T_j = 180 \, ^{\circ}C$ - (10) $T_j = 190 \, ^{\circ}C$ - (11) $T_j = 200 \, ^{\circ}C$ Fig 13. BLF871 electromigration ( $I_{DS(DC)}$ ) # **UHF power LDMOS transistor** # 8. Test information Table 9. List of components For test circuit, see Figure 14, Figure 15 and Figure 16. | Component | Description | Value | | Remarks | |--------------------------|-----------------------------------|------------------|------------|------------------------------------------------------| | C1, C2 | multilayer ceramic chip capacitor | 5.1 pF | <u>[1]</u> | | | C3, C4 | multilayer ceramic chip capacitor | 10 pF | [2] | | | C5 | multilayer ceramic chip capacitor | 6.8 pF | <u>[1]</u> | | | C6 | multilayer ceramic chip capacitor | 4.7 pF | <u>[1]</u> | | | C7 | multilayer ceramic chip capacitor | 2.7 pF | <u>[1]</u> | | | C8, C9, C10, C25,<br>C26 | multilayer ceramic chip capacitor | 100 pF | <u>[1]</u> | | | C11, C27 | multilayer ceramic chip capacitor | 10 μF | | TDK C570X7R1H106KT000N or capacitor of same quality. | | C12 | electrolytic capacitor | 470 μF; 63 V | | | | C20 | multilayer ceramic chip capacitor | 10 pF | [3] | | | C21 | multilayer ceramic chip capacitor | 8.2 pF | [3] | | | C22 | trimmer | 0.6 pF to 4.5 pF | | Tekelec | | C23 | multilayer ceramic chip capacitor | 6.8 pF | [3] | | | C24 | multilayer ceramic chip capacitor | 3.9 pF | [3] | | | L1 | stripline | - | [4] | (W $\times$ L) 7 mm $\times$ 15 mm | | L2 | stripline | - | [4] | (W $\times$ L) 2.4 mm $\times$ 9 mm | | L3 | stripline | - | [4] | (W $\times$ L) 2.4 mm $\times$ 10 mm | | L4 | stripline | - | [4] | (W $\times$ L) 2.4 mm $\times$ 25 mm | | L5 | stripline | - | [4] | (W $\times$ L) 2.4 mm $\times$ 10 mm | | L6 | stripline | - | [4] | (W $\times$ L) 2.0 mm $\times$ 20 mm | | L7 | stripline | - | [4] | (W $\times$ L) 2.0 mm $\times$ 21 mm | | L20 | stripline | - | <u>[4]</u> | (W $\times$ L) 7 mm $\times$ 12 mm | | L21 | stripline | - | <u>[4]</u> | (W $\times$ L) 2.4 mm $\times$ 13 mm | | L22 | stripline | - | <u>[4]</u> | (W $\times$ L) 2.4 mm $\times$ 31 mm | | L23 | stripline | - | <u>[4]</u> | (W $\times$ L) 2.4 mm $\times$ 5 mm | | R1 | resistor | 100 Ω | | | | R2 | resistor | 10 kΩ | | | <sup>[1]</sup> American technical ceramics type 100B or capacitor of same quality. <sup>[2]</sup> American technical ceramics type 180R or capacitor of same quality. <sup>[3]</sup> American technical ceramics type 100A or capacitor of same quality. <sup>[4]</sup> Printed-Circuit Board (PCB): Rogers 5880; $\epsilon_r$ = 2.2 F/m; height = 0.79 mm; Cu (top/bottom metallization); thickness copper plating = 35 $\mu$ m. **UHF power LDMOS transistor** # **UHF power LDMOS transistor** # **UHF power LDMOS transistor** 001aaj290 See Table 9 for a list of components. Fig 16. Component layout for class-AB common source amplifier # **UHF power LDMOS transistor** # 9. Package outline #### Flanged LDMOST ceramic package; 2 mounting holes; 2 leads **SOT467C** Fig 17. Package outline SOT467C # **UHF power LDMOS transistor** # 10. Abbreviations Table 10. Abbreviations | Acronym | Description | |---------|---------------------------------------------------------| | CW | Continuous Wave | | CCDF | Complementary Cumulative Distribution Function | | DVB | Digital Video Broadcast | | DVB-T | Digital Video Broadcast - Terrestrial | | ESD | ElectroStatic Discharge | | HF | High Frequency | | IMD3 | Third order InterModulation Distortion | | LDMOS | Laterally Diffused Metal-Oxide Semiconductor | | LDMOST | Laterally Diffused Metal-Oxide Semiconductor Transistor | | OFDM | Orthogonal Frequency Division Multiplexing | | PAR | Peak-to-Average power Ratio | | PEP | Peak Envelope Power | | RF | Radio Frequency | | TTF | Time To Failure | | UHF | Ultra High Frequency | | VSWR | Voltage Standing-Wave Ratio | | | | # 11. Revision history Table 11. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |-------------|--------------|----------------------|---------------|------------| | BLF871_1 | 20081218 | Objective data sheet | - | - | #### **UHF power LDMOS transistor** # 12. Legal information #### 12.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 12.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. # 12.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 12.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 13. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> # **UHF power LDMOS transistor** # 14. Contents | 1 | Product profile | 1 | |-------|----------------------------------|---| | 1.1 | General description | 1 | | 1.2 | | 1 | | 1.3 | Applications | 2 | | 2 | Pinning information | 2 | | 3 | Ordering information | 2 | | 4 | Limiting values | 2 | | 5 | Thermal characteristics | 3 | | 6 | Characteristics | 3 | | 7 | Application information | 4 | | 7.1 | Narrowband RF figures | | | 7.1.1 | CW | 5 | | 7.1.2 | 2-Tone | 5 | | 7.1.3 | DVB-T | 6 | | 7.2 | Broadband RF figures | 7 | | 7.2.1 | 2-Tone | 7 | | 7.2.2 | DVB-T | 8 | | 7.3 | Ruggedness in class-AB operation | 9 | | 7.4 | Impedance information | 9 | | 7.5 | Reliability | 0 | | 8 | Test information | 1 | | 9 | Package outline | 5 | | 10 | Abbreviations 1 | 6 | | 11 | Revision history 1 | 6 | | 12 | Legal information 1 | 7 | | 12.1 | | 7 | | 12.2 | Definitions | 7 | | 12.3 | Disclaimers | 7 | | 12.4 | Trademarks1 | 7 | | 13 | Contact information 1 | 7 | | 14 | Contents | 8 | | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2008. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 18 December 2008 Document identifier: BLF871\_1