## Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp. The semiconductor operations of Mitsubishi Electric and Hitachi were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Renesas Technology Home Page: http://www.renesas.com Renesas Technology Corp. Customer Support Dept. April 1, 2003 #### **Cautions** Keep safety first in your circuit designs! Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party. - Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein. # Hitachi Single-Chip Microcomputer H8S/2276 Series H8S/2277F-ZTAT<sup>TM</sup> HD64F2277 Hardware Manual ADE-602-224 Rev. 1.0 12/26/01 Hitachi Ltd. #### **Cautions** - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products. ## **Preface** This LSI is a single-chip microcomputer made up of the H8S/2000 CPU with an internal 32-bit architecture as its core, and the peripheral functions required to configure a system. This LSI is equipped with ROM, RAM, a bus controller, data transfer controller (DTC), three types of timers, a serial communication interface (SCI), an A/D converter, FLEX<sup>TM\*1</sup> decoder II, and I/O ports as on-chip supporting modules. This LSI is suitable for use as an embedded processor for high-level control systems. Its on-chip ROM is flash memory (F-ZTAT<sup>TM\*2</sup>) that provides flexibility as it can be reprogrammed in no time to cope with all situations from the early stages of mass production to full-scale mass production. This is particularly applicable to application devices with specifications that will most probably change. Note: \*1 FLEX<sup>TM</sup> is a trademark of Motorola. \*2 F-ZTAT<sup>TM</sup> is a trademark of Hitachi, Ltd. Target Users: This manual was written for users who will be using the H8S/2276 Series in the design of application systems. Members of this audience are expected to understand the fundamentals of electrical circuits, logical circuits, and microcomputers. Objective: This manual was written to explain the hardware functions and electrical characteristics of the H8S/2276 Series to the above audience. Refer to the H8S/2600 Series, H8S/2000 Series Programming Manual for a detailed description of the instruction set. ## Notes on reading this manual: - In order to understand the overall functions of the chip Read the manual according to the contents. This manual can be roughly categorized into parts on the CPU, system control functions, peripheral functions and electrical characteristics. - In order to understand the details of the CPU's functions Read the H8S/2600 Series, H8S/2000 Series Programming Manual. - In order to understand the details of a register when its name is known The addresses, bits, and initial values of the registers are summarized in Appendix B, Internal I/O Registers. Example: Bit order: The MSB is on the left and the LSB is on the right. Related Manuals: The latest versions of all related manuals are available from our web site. Please ensure you have the latest versions of all documents you require. http://www.hitachisemiconductor.com/ ## H8S/2276 Series manuals: | Manual Title | ADE No. | |-----------------------------------------------------|-------------| | H8S/2276 Series Hardware Manual | This manual | | H8S/2600 Series, H8S/2000 Series Programming Manual | ADE-602-083 | ## Users manuals for development tools: | Manual Title | ADE No. | |-------------------------------------------------------------------|-------------| | C/C++ Complier, Assembler, Optimized Linkage Editor User's Manual | ADE-702-247 | | Simulator Debugger Users Manual | ADE-702-037 | | Hitachi Embedded Workshop Users Manual | ADE-702-231 | ## Application Notes: | Manual Title | ADE No. | |----------------------------|-------------| | H8S Series Technical Q & A | ADE-502-059 | ## Contents | Secti | on 1 | Overview | 1 | |-------|----------|---------------------------------------------------|----| | 1.1 | Overvie | ew | 1 | | 1.2 | Internal | Block Diagrams | 6 | | 1.3 | | scription | 7 | | | 1.3.1 | Pin Arrangements | 7 | | | 1.3.2 | Pin Functions in Each Operating Mode | 8 | | | 1.3.3 | Pin Functions | 12 | | | | | | | Secti | on 2 | CPU | 17 | | 2.1 | Overvie | ew | 17 | | | 2.1.1 | Features | 17 | | | 2.1.2 | Differences between H8S/2600 CPU and H8S/2000 CPU | 18 | | | 2.1.3 | Differences from H8/300 CPU | 19 | | | 2.1.4 | Differences from H8/300H CPU | 19 | | 2.2 | CPU O | perating Modes | 20 | | 2.3 | - | s Space | 25 | | 2.4 | | r Configuration | 26 | | | 2.4.1 | Overview | 26 | | | 2.4.2 | General Registers. | 27 | | | 2.4.3 | Control Registers | 28 | | | 2.4.4 | Initial Register Values | 30 | | 2.5 | | ormats. | 31 | | 2.0 | 2.5.1 | General Register Data Formats | 31 | | | 2.5.2 | Memory Data Formats | 33 | | 2.6 | | ion Set | 34 | | 2.0 | 2.6.1 | Overview | 34 | | | 2.6.2 | Instructions and Addressing Modes | 35 | | | 2.6.3 | Table of Instructions Classified by Function. | 37 | | | 2.6.4 | Basic Instruction Formats | 44 | | | 2.6.5 | Notes on Use of Bit-Manipulation Instructions | 45 | | 2.7 | | sing Modes and Effective Address Calculation | 45 | | 2.7 | 2.7.1 | Addressing Mode | 45 | | | 2.7.1 | Effective Address Calculation. | 48 | | 2.8 | | ing States | 52 | | 2.0 | 2.8.1 | Overview | 52 | | | 2.8.2 | Reset State | 53 | | | 2.8.3 | Exception-Handling State | 54 | | | 2.8.4 | Program Execution State | 57 | | | 2.8.5 | Bus-Released State | 57 | | | 4.0.3 | Dus-Keicascu Stäte | 31 | | | 2.8.6 | Power-Down State | 57 | |-------|---------|---------------------------------------------------------|----| | 2.9 | Basic 7 | Fiming | 58 | | | 2.9.1 | Overview | 58 | | | 2.9.2 | On-Chip Memory (ROM, RAM) | 58 | | | 2.9.3 | On-Chip Supporting Module Access Timing | 60 | | | 2.9.4 | External Address Space Access Timing | 61 | | 2.10 | | Note | 62 | | | 2.10.1 | STM/LDM Instruction. | 62 | | | | | | | Secti | on 3 | MCU Operating Modes | 63 | | 3.1 | | ew | 63 | | | 3.1.1 | Operating Mode Selection | 63 | | | 3.1.2 | Register Configuration | 64 | | 3.2 | | er Descriptions | 64 | | | 3.2.1 | Mode Control Register (MDCR) | 64 | | | 3.2.2 | System Control Register (SYSCR) | 65 | | 3.3 | | ing Mode Descriptions | 66 | | 3.3 | 3.3.1 | Mode 4 | 66 | | | 3.3.2 | Mode 5 | 66 | | | 3.3.3 | Mode 6 | 67 | | | 3.3.4 | Mode 7 | 67 | | 3.4 | | nctions in Each Operating Mode | 68 | | 3.5 | | ry Map in Each Operating Mode | 68 | | 3.3 | Wichio | y Map in Each Operating Mode | 00 | | Secti | on 4 | Exception Handling | 71 | | 4.1 | | ew | 71 | | | 4.1.1 | Exception Handling Types and Priority | 71 | | | 4.1.2 | Exception Handling Operation | 72 | | | 4.1.3 | Exception Sources and Vector Table | 72 | | 4.2 | | Exception Sources and Vector Fable | 74 | | 7.2 | 4.2.1 | Overview | 74 | | | 4.2.2 | Reset Sequence | 74 | | | 4.2.3 | Interrupts after Reset | 76 | | | 4.2.4 | State of On-Chip Supporting Modules after Reset Release | 76 | | 4.3 | Traces | State of On-Chip Supporting Modules after Reset Release | 77 | | 4.4 | Traces | nta | 78 | | 4.5 | | ptsstruction | 79 | | 4.6 | | Status after Exception Handling | 80 | | 4.7 | | on Use of the Stack | 81 | | 4.7 | Notes ( | on Ose of the Stack | 01 | | Secti | on 5 | Interrupt Controller | 83 | | 5.1 | | ew | 83 | | J.1 | 5.1.1 | Features | 83 | | | 3.1.1 | reatures | 03 | | ii | | | | | | 5.1.2 | Block Diagram | 84 | |-------|----------|-------------------------------------------------------|-----| | | 5.1.3 | Pin Configuration | 84 | | | 5.1.4 | Register Configuration | 85 | | 5.2 | Registe | er Descriptions | 85 | | | 5.2.1 | System Control Register (SYSCR) | 85 | | | 5.2.2 | Interrupt Priority Registers A to G, I to K, O | | | | | (IPRA to IPRG, IPRI to IPRK, IPRO) | 86 | | | 5.2.3 | IRQ Enable Register (IER) | 88 | | | 5.2.4 | IRQ Sense Control Registers H and L (ISCRH, ISCRL) | 88 | | | 5.2.5 | IRQ Status Register (ISR) | 89 | | 5.3 | Interruj | pt Sources | 90 | | | 5.3.1 | External Interrupts | 90 | | | 5.3.2 | Internal Interrupts | 92 | | | 5.3.3 | Interrupt Exception Handling Vector Table | 92 | | 5.4 | Interruj | pt Operation | 95 | | | 5.4.1 | Interrupt Control Modes and Interrupt Operation | 95 | | | 5.4.2 | Interrupt Control Mode 0 | 98 | | | 5.4.3 | Interrupt Control Mode 2 | 100 | | | 5.4.4 | Interrupt Exception Handling Sequence | 102 | | | 5.4.5 | Interrupt Response Times | 103 | | 5.5 | Usage ! | Notes | 104 | | | 5.5.1 | Contention between Interrupt Generation and Disabling | 104 | | | 5.5.2 | Instructions that Disable Interrupts | 105 | | | 5.5.3 | Times when Interrupts are Disabled | 105 | | | 5.5.4 | Interrupts during Execution of EEPMOV Instruction | 105 | | 5.6 | DTC A | ctivation by Interrupt | 106 | | | 5.6.1 | Overview | 106 | | | 5.6.2 | Block Diagram | 106 | | | 5.6.3 | Operation | 107 | | g | | DCD 1 C ( II (DDC) | 100 | | Secti | | PC Break Controller (PBC) | | | 6.1 | | ew | | | | 6.1.1 | Features | | | | 6.1.2 | Block Diagram. | | | | 6.1.3 | Register Configuration | 111 | | 6.2 | _ | er Descriptions | | | | 6.2.1 | Break Address Register A (BARA) | 111 | | | 6.2.2 | Break Address Register B (BARB) | | | | 6.2.3 | Break Control Register A (BCRA) | | | | 6.2.4 | | | | | 6.2.5 | Module Stop Control Register C (MSTPCRC) | | | 6.3 | _ | on | | | | 6.3.1 | PC Break Interrupt Due to Instruction Fetch | 115 | | | | | iii | | | 6.3.2 | PC Break Interrupt Due to Data Access | 115 | |-------|---------|----------------------------------------------------|-----| | | 6.3.3 | Notes on PC Break Interrupt Handling | 116 | | | 6.3.4 | Operation in Transitions to Power-Down Modes | 116 | | | 6.3.5 | PC Break Operation in Continuous Data Transfer | | | | 6.3.6 | When Instruction Execution is Delayed by One State | 118 | | | 6.3.7 | Additional Notes | 119 | | | | | | | Secti | ion 7 | Bus Controller | 121 | | 7.1 | Overvi | ew | 121 | | | 7.1.1 | Features | 121 | | | 7.1.2 | Block Diagram | 122 | | | 7.1.3 | Pin Configuration | 123 | | | 7.1.4 | Register Configuration | 124 | | 7.2 | Registe | er Descriptions | 124 | | | 7.2.1 | Bus Width Control Register (ABWCR) | | | | 7.2.2 | Access State Control Register (ASTCR) | 125 | | | 7.2.3 | Wait Control Registers H and L (WCRH, WCRL) | 126 | | | 7.2.4 | Bus Control Register H (BCRH) | 129 | | | 7.2.5 | Bus Control Register L (BCRL) | | | | 7.2.6 | Pin Function Control Register (PFCR) | | | 7.3 | Overvi | ew of Bus Control | 134 | | | 7.3.1 | Area Partitioning | 134 | | | 7.3.2 | Bus Specifications | 135 | | | 7.3.3 | Memory Interfaces | 136 | | | 7.3.4 | Interface Specifications for Each Area | 136 | | | 7.3.5 | Chip Select Signals | 137 | | 7.4 | Basic I | Bus Interface | 139 | | | 7.4.1 | Overview | | | | 7.4.2 | Data Size and Data Alignment | 139 | | | 7.4.3 | Valid Strobes | 140 | | | 7.4.4 | Basic Timing | 141 | | | 7.4.5 | Wait Control | 149 | | 7.5 | Burst F | ROM Interface | 151 | | | 7.5.1 | Overview | 151 | | | 7.5.2 | Basic Timing | 151 | | | 7.5.3 | Wait Control | 153 | | 7.6 | Idle Cy | vcle | 154 | | | 7.6.1 | Operation | 154 | | | 7.6.2 | Pin States in Idle Cycle | 156 | | 7.7 | Bus Re | elease | 157 | | | 7.7.1 | Overview | 157 | | | 7.7.2 | Operation | 157 | | | 7.7.3 | Pin States in External Bus Released State | 158 | | iv | | | | | | 7.7.4 | Transition Timing | 159 | |-------|---------|---------------------------------------------------|-----| | | 7.7.5 | Usage Note | 160 | | 7.8 | Bus Ar | bitration | 160 | | | 7.8.1 | Overview | 160 | | | 7.8.2 | Operation | 160 | | | 7.8.3 | Bus Transfer Timing | 161 | | | 7.8.4 | External Bus Release Usage Note | 161 | | 7.9 | Resets | and the Bus Controller | 161 | | Secti | ion 8 | Data Transfer Controller (DTC) | 163 | | 8.1 | Overvi | ew | 163 | | | 8.1.1 | Features | 163 | | | 8.1.2 | Block Diagram | 164 | | | 8.1.3 | Register Configuration | 165 | | 8.2 | Registe | er Descriptions | 166 | | | 8.2.1 | DTC Mode Register A (MRA) | 166 | | | 8.2.2 | DTC Mode Register B (MRB) | 167 | | | 8.2.3 | DTC Source Address Register (SAR) | 168 | | | 8.2.4 | DTC Destination Address Register (DAR) | 169 | | | 8.2.5 | DTC Transfer Count Register A (CRA) | 169 | | | 8.2.6 | DTC Transfer Count Register B (CRB) | 169 | | | 8.2.7 | DTC Enable Registers (DTCER) | 170 | | | 8.2.8 | DTC Vector Register (DTVECR) | 171 | | | 8.2.9 | Module Stop Control Register A (MSTPCRA) | 172 | | 8.3 | Operati | on | 173 | | | 8.3.1 | Overview | 173 | | | 8.3.2 | Activation Sources | 175 | | | 8.3.3 | DTC Vector Table | 176 | | | 8.3.4 | Location of Register Information in Address Space | 179 | | | 8.3.5 | Normal Mode. | 180 | | | 8.3.6 | Repeat Mode | 181 | | | 8.3.7 | Block Transfer Mode | 182 | | | 8.3.8 | Chain Transfer | 184 | | | 8.3.9 | Operation Timing | 185 | | | 8.3.10 | Number of DTC Execution States | 186 | | | 8.3.11 | Procedures for Using DTC | 187 | | | | Examples of Use of the DTC | | | 8.4 | | ots | | | 8.5 | _ | | 190 | | Secti | ion 9 | I/O Ports | 191 | | 9.1 | Overvi | ew | | | 9.2 | Port 1 | | 194 | | | | | | | | 9.2.1 | Overview | 194 | |------|----------|----------------------------|-----| | | 9.2.2 | Register Configuration | 195 | | | 9.2.3 | Pin Functions. | 197 | | 9.3 | Port 3 | | 203 | | | 9.3.1 | Overview | 203 | | | 9.3.2 | Register Configuration | 204 | | | 9.3.3 | Pin Functions. | 206 | | 9.4 | Port 4 | | 208 | | | 9.4.1 | Overview | 208 | | | 9.4.2 | Register Configuration | 209 | | | 9.4.3 | Pin Functions. | 209 | | 9.5 | Port 7 [ | Internal I/O Port] | 210 | | | 9.5.1 | Overview | 210 | | | 9.5.2 | Register Configuration | 211 | | | 9.5.3 | Pin Functions | 213 | | 9.6 | Port A. | | 214 | | | 9.6.1 | Overview | 214 | | | 9.6.2 | Register Configuration | 214 | | | 9.6.3 | Pin Functions. | 218 | | | 9.6.4 | MOS Input Pull-Up Function | 219 | | 9.7 | Port B. | | 220 | | | 9.7.1 | Overview | 220 | | | 9.7.2 | Register Configuration | 221 | | | 9.7.3 | Pin Functions | 223 | | | 9.7.4 | MOS Input Pull-Up Function | | | 9.8 | Port C. | | 227 | | | 9.8.1 | Overview | 227 | | | 9.8.2 | Register Configuration | 228 | | | 9.8.3 | Pin Functions in Each Mode | 230 | | | 9.8.4 | MOS Input Pull-Up Function | 232 | | 9.9 | Port D. | | 233 | | | 9.9.1 | Overview | 233 | | | 9.9.2 | Register Configuration | 234 | | | 9.9.3 | Pin Functions in Each Mode | 236 | | | 9.9.4 | MOS Input Pull-Up Function | 237 | | 9.10 | Port E. | | | | | 9.10.1 | Overview | 238 | | | 9.10.2 | Register Configuration | 239 | | | | Pin Functions in Each Mode | | | | 9.10.4 | MOS Input Pull-Up Function | 242 | | 9.11 | | | | | | | Overview | | | | | Register Configuration | | | vi | | - | | | ٧. | | | | | | 9.11.3 | Pin Functions | 246 | |-------|---------|------------------------------------------|-----| | 9.12 | Port G. | | 248 | | | 9.12.1 | Overview | 248 | | | 9.12.2 | Register Configuration | 249 | | | 9.12.3 | Pin Functions | 251 | | Secti | on 10 | 16-Bit Timer Pulse Unit (TPU) | 253 | | 10.1 | | ew | | | 10.1 | | Features | | | | | Block Diagram. | | | | | Pin Configuration | | | | | Register Configuration | | | 10.2 | | r Descriptions | | | 10.2 | _ | Timer Control Register (TCR) | | | | | Timer Mode Register (TMDR) | | | | | Timer I/O Control Register (TIOR) | | | | | Timer Interrupt Enable Register (TIER) | | | | | Timer Status Register (TSR) | | | | | Timer Counter (TCNT) | | | | | Timer General Register (TGR) | | | | | Timer Start Register (TSTR) | | | | | Timer Synchro Register (TSYR) | | | | | Module Stop Control Register A (MSTPCRA) | | | 10.3 | | te to Bus Master | | | | 10.3.1 | | | | | | 8-Bit Registers | | | 10.4 | | on | | | | | Overview | | | | | Basic Functions | | | | 10.4.3 | | | | | 10.4.4 | Buffer Operation | | | | | PWM Modes | | | | | Phase Counting Mode | | | 10.5 | | ots | | | | - | Interrupt Sources and Priorities | | | | | DTC Activation | | | | | A/D Converter Activation | | | 10.6 | | on Timing | | | | _ | Input/Output Timing | | | | | Interrupt Signal Timing | | | 10.7 | | Notes | | | | | | | | Secti | on 11 | 8-Bit Timers (TMR) | 327 | |-------|----------|-------------------------------------------------------|-----| | 11.1 | Overvi | ew | 327 | | | 11.1.1 | Features | 327 | | | 11.1.2 | Block Diagram | 328 | | | 11.1.3 | Register Configuration | 329 | | 11.2 | Registe | r Descriptions | 330 | | | 11.2.1 | Timer Counters 0 and 1 (TCNT0, TCNT1) | 330 | | | 11.2.2 | Time Constant Registers A0 and A1 (TCORA0, TCORA1) | 330 | | | 11.2.3 | Time Constant Registers B0 and B1 (TCORB0, TCORB1) | 331 | | | 11.2.4 | Timer Control Registers 0 and 1 (TCR0, TCR1) | 331 | | | 11.2.5 | Timer Control/Status Registers 0 and 1 (TCSR0, TCSR1) | 334 | | | 11.2.6 | Module Stop Control Register A (MSTPCRA) | 336 | | 11.3 | Operati | on | 337 | | | 11.3.1 | TCNT Increment Timing | 337 | | | 11.3.2 | Compare Match Timing | 337 | | | 11.3.3 | Timing of Overflow Flag (OVF) Setting | 339 | | | 11.3.4 | Operation with Cascaded Connection | 339 | | 11.4 | Interruj | ots | 340 | | | 11.4.1 | Interrupt Sources and DTC Activation | 340 | | | 11.4.2 | A/D Converter Activation | 340 | | 11.5 | Sample | Application | 341 | | 11.6 | Usage 1 | Notes | 342 | | | 11.6.1 | Contention between TCNT Write and Clear | 342 | | | 11.6.2 | Contention between TCNT Write and Increment | 343 | | | 11.6.3 | Contention between TCOR Write and Compare Match | 344 | | | 11.6.4 | | | | | 11.6.5 | Interrupts and Module Stop Mode | 346 | | Secti | on 12 | Watchdog Timer (WDT) | 247 | | 12.1 | | ew | | | 12.1 | | Features | | | | 12.1.1 | | | | | 12.1.2 | Pin Configuration | | | | | Register Configuration | | | 12.2 | | or Descriptions | | | 12.2 | _ | _ | | | | | Timer Counter (TCNT) | | | | | | | | | 12.2.3 | | | | | 12.2.4 | | | | 10.2 | | Notes on Register Access | | | 12.3 | - | on | | | | | Watchdog Timer Operation | | | | 12.3.2 | Interval Timer Operation | 360 | | viii | | | | | | 12.3.3 | Timing of Setting of Overflow Flag (OVF) | 36 | |-------|---------|---------------------------------------------------------------------|-----| | | 12.3.4 | Timing of Setting of Watchdog Timer Overflow Flag (WOVF) | 362 | | 12.4 | Interru | pts | 362 | | 12.5 | Usage | Notes | 363 | | | 12.5.1 | Contention between Timer Counter (TCNT) Write and Increment | 36. | | | 12.5.2 | Changing Value of PSS and CKS2 to CKS0 | 36. | | | 12.5.3 | Switching between Watchdog Timer Mode and Interval Timer Mode | 36. | | | 12.5.4 | Internal Reset in Watchdog Timer Mode | 364 | | Secti | ion 13 | Serial Communication Interface (SCI) | 36: | | 13.1 | | ew | | | | 13.1.1 | Features | 36 | | | 13.1.2 | Block Diagram | 36 | | | | Pin Configuration | | | | | Register Configuration | | | 13.2 | | er Descriptions | | | | _ | Receive Shift Register (RSR) | | | | | Receive Data Register (RDR) | | | | | Transmit Shift Register (TSR) | | | | | Transmit Data Register (TDR) | | | | | Serial Mode Register (SMR) | | | | | Serial Control Register (SCR) | | | | 13.2.7 | | | | | | Bit Rate Register (BRR) | | | | | Smart Card Mode Register (SCMR) | | | | | Module Stop Control Registers B and C (MSTPCRB, MSTPCRC) | | | 13.3 | | ion | | | | | Overview | | | | | Operation in Asynchronous Mode | | | | | Multiprocessor Communication Function | | | | | Operation in Clocked Synchronous Mode | | | 13.4 | | errupts | | | 13.5 | | Notes | | | | | | | | Secti | ion 14 | FLEX <sup>TM</sup> Roaming Decoder II | 43. | | 14.1 | | ew | | | | | Features | | | | 14.1.2 | System Block Diagram | 434 | | | 14.1.3 | Functional Block Diagram. | 430 | | 14.2 | SPI Pa | ekets | 43′ | | | | Packet Communication Initiated by the Host | | | | 14.2.2 | Packet Communication Initiated by the FLEX <sup>TM</sup> decoder II | 438 | | | 14.2.3 | Host-to-Decoder Packet Map | 440 | | | | | i | | | 14.2.4 | Decoder-to-Host Packet Map | 442 | |-------|---------|--------------------------------------------|-----| | 14.3 | Host-to | -Decoder Packet Descriptions | 442 | | | 14.3.1 | Checksum Packet | 442 | | | 14.3.2 | Configuration Packet | 445 | | | 14.3.3 | Control Packet | 448 | | | 14.3.4 | All Frame Mode Packet | 449 | | | 14.3.5 | Operator Messaging Address Enable Packet | 451 | | | 14.3.6 | Roaming Control Packet | 451 | | | 14.3.7 | Timing Control Packet | 454 | | | 14.3.8 | Receiver Line Control Packet | 455 | | | 14.3.9 | Receiver Control Configuration Packets | 455 | | | 14.3.10 | Frame Assignment Packets | 459 | | | 14.3.11 | User Address Enable Packet | 460 | | | 14.3.12 | User Address Assignment Packets | 461 | | 14.4 | Decode | er-to-Host Packet Descriptions | 462 | | | 14.4.1 | Block Information Word Packet | 463 | | | 14.4.2 | Address Packet | 464 | | | 14.4.3 | Vector Packet | 465 | | | 14.4.4 | Message Packet | 470 | | | 14.4.5 | Roaming Status Packet | 470 | | | 14.4.6 | Receiver Shutdown Packet | 473 | | | 14.4.7 | Status Packet | 474 | | | 14.4.8 | Part ID Packet | 476 | | 14.5 | Applica | ation Notes | 478 | | | 14.5.1 | Receiver Control | 478 | | | 14.5.2 | Message Building | 481 | | | 14.5.3 | Building a Fragmented Message | 483 | | | | Operation of a Temporary Address | | | | | Using the Receiver Shutdown Packet | | | 14.6 | Timing | Diagrams (Reference Data) | 491 | | | _ | SPI Timing | | | | 14.6.2 | Start-up Timing | 493 | | | 14.6.3 | Reset Timing | 494 | | | | Ç | | | Secti | on 15 | A/D Converter | 495 | | 15.1 | Overvi | ew | 495 | | | 15.1.1 | Features | 495 | | | 15.1.2 | Block Diagram | 496 | | | 15.1.3 | Pin Configuration | | | | | Register Configuration | | | 15.2 | | r Descriptions | 499 | | | _ | A/D Data Registers A to D (ADDRA to ADDRD) | 499 | | | | A/D Control/Status Register (ADCSR) | | | х | | - | | | | | | | | | 15.2.3 | A/D Control Register (ADCR) | 502 | |-------|----------|-----------------------------------------------------|-----| | | 15.2.4 | Module Stop Control Register A (MSTPCRA) | 503 | | 15.3 | Interfac | ce to Bus Master | 504 | | 15.4 | Operati | on | 505 | | | 15.4.1 | Single Mode (SCAN = 0) | 505 | | | 15.4.2 | Scan Mode (SCAN = 1) | 507 | | | 15.4.3 | Input Sampling and A/D Conversion Time | 509 | | | 15.4.4 | External Trigger Input Timing | 510 | | 15.5 | Interruj | pts | 511 | | 15.6 | Usage 1 | Notes | 511 | | | | | | | Secti | on 16 | RAM | 517 | | 16.1 | Overvi | ew | 517 | | | 16.1.1 | Block Diagram | 517 | | | 16.1.2 | Register Configuration | 518 | | 16.2 | Registe | r Descriptions | 518 | | | 16.2.1 | System Control Register (SYSCR) | 518 | | 16.3 | | on | | | 16.4 | Usage 1 | Note | 519 | | | | | | | Secti | on 17 | ROM | 521 | | 17.1 | Overvi | ew | 521 | | | 17.1.1 | Block Diagram | 521 | | | 17.1.2 | Register Configuration | 522 | | 17.2 | Registe | er Descriptions | 522 | | | 17.2.1 | Mode Control Register (MDCR) | 522 | | 17.3 | Operati | on | 522 | | 17.4 | Overvi | ew of Flash Memory | 524 | | | 17.4.1 | Features | 524 | | | 17.4.2 | Block Diagram. | 525 | | | 17.4.3 | Mode Transitions | 526 | | | 17.4.4 | On-Board Programming Modes | 527 | | | 17.4.5 | Flash Memory Emulation in RAM | 529 | | | 17.4.6 | Differences between Boot Mode and User Program Mode | 530 | | | 17.4.7 | Block Configuration | 531 | | 17.5 | Pin Co | nfiguration | 532 | | 17.6 | | er Configuration | | | 17.7 | | r Descriptions | | | | | Flash Memory Control Register 1 (FLMCR1) | | | | 17.7.2 | • | | | | 17.7.3 | Erase Block Register 1 (EBR1) | | | | | Erase Block Register 2 (EBR2) | | | | | RAM Emulation Register (RAMER) | | | | | | хi | | | | | ΛI | | | 17.7.6 Flash Memory Power Control Register (FLPWCR) | 540 | |-------|----------------------------------------------------------|-----| | | 17.7.7 Serial Control Register X (SCRX) | 541 | | 17.8 | On-Board Programming Modes | 542 | | | 17.8.1 Boot Mode | 542 | | | 17.8.2 User Program Mode | 547 | | 17.9 | Programming/Erasing Flash Memory | 549 | | | 17.9.1 Program Mode | 549 | | | 17.9.2 Program-Verify Mode | 550 | | | 17.9.3 Erase Mode | 552 | | | 17.9.4 Erase-Verify Mode | 552 | | 17.10 | Protection | 554 | | | 17.10.1 Hardware Protection | | | | 17.10.2 Software Protection | 555 | | | 17.10.3 Error Protection | 556 | | 17.11 | Flash Memory Emulation in RAM | 558 | | | Interrupt Handling when Programming/Erasing Flash Memory | | | | Flash Memory Programmer Mode | | | | 17.13.1 Socket Adapter Pin Correspondence Diagram | | | | 17.13.2 Programmer Mode Operation | 563 | | | 17.13.3 Memory Read Mode | 564 | | | 17.13.4 Auto-Program Mode | | | | 17.13.5 Auto-Erase Mode | | | | 17.13.6 Status Read Mode | | | | 17.13.7 Status Polling | | | | 17.13.8 Programmer Mode Transition Time | | | | 17.13.9 Notes on Memory Programming | | | 17.14 | Flash Memory and Power-Down States | | | | 17.14.1 Note on Power-Down States | | | 17.15 | Flash Memory Programming and Erasing Precautions | | | | | | | Sect | ion 18 Clock Pulse Generator | 581 | | 18.1 | Overview | 581 | | | 18.1.1 Block Diagram | 581 | | | 18.1.2 Register Configuration | 582 | | 18.2 | Register Descriptions | 582 | | | 18.2.1 System Clock Control Register (SCKCR) | | | | 18.2.2 Low-Power Control Register (LPWRCR) | 583 | | 18.3 | System Clock Oscillator | | | | 18.3.1 Connecting a Crystal Resonator | 587 | | | 18.3.2 External Clock Input | 588 | | 18.4 | Duty Adjustment Circuit | | | 18.5 | Medium-Speed Clock Divider | 592 | | 18.6 | Bus Master Clock Selection Circuit | | | xii | | | | | DENESAS | | | 18.7 | Subclo | ck Oscillator | 592 | |-------|-----------------------------------|-----------------------------------------------------------------------------|------| | 18.8 | Subclock Waveform Shaping Circuit | | | | 18.9 | Note or | n Crystal Resonator | 594 | | | | | | | Secti | ion 19 | Power-Down Modes | 595 | | 19.1 | Overvi | ew | 595 | | | 19.1.1 | Register Configuration | 599 | | 19.2 | Registe | r Descriptions | | | | 19.2.1 | Standby Control Register (SBYCR) | 599 | | | 19.2.2 | System Clock Control Register (SCKCR) | 601 | | | 19.2.3 | Low-Power Control Register (LPWRCR) | 602 | | | 19.2.4 | Timer Control/Status Register (TCSR) | 604 | | | 19.2.5 | Module Stop Control Register (MSTPCR) | 605 | | 19.3 | Mediur | n-Speed Mode | 606 | | 19.4 | Sleep N | Mode | 607 | | | 19.4.1 | Sleep Mode | 607 | | | 19.4.2 | Clearing Sleep Mode | 607 | | 19.5 | Module | e Stop Mode | 608 | | | 19.5.1 | Module Stop Mode | 608 | | | 19.5.2 | Usage Note | 609 | | 19.6 | Softwa | re Standby Mode | 610 | | | 19.6.1 | Software Standby Mode | 610 | | | 19.6.2 | Clearing Software Standby Mode | 610 | | | 19.6.3 | Setting Oscillation Stabilization Time after Clearing Software Standby Mode | 611 | | | 19.6.4 | Software Standby Mode Application Example | 611 | | | 19.6.5 | Usage Notes | 612 | | 19.7 | Hardwa | are Standby Mode | 612 | | | 19.7.1 | Hardware Standby Mode | 612 | | | 19.7.2 | Hardware Standby Mode Timing | 613 | | 19.8 | Watch | Mode | 614 | | | 19.8.1 | Watch Mode | 614 | | | 19.8.2 | Clearing Watch Mode | 614 | | | 19.8.3 | Usage Notes | 615 | | 19.9 | Subslee | p Mode | 615 | | | 19.9.1 | Subsleep Mode | 615 | | | 19.9.2 | Clearing Subsleep Mode | 615 | | 19.10 | | ve Mode | | | | 19.10.1 | Subactive Mode | 616 | | | 19.10.2 | Clearing Subactive Mode | 616 | | 19.11 | | Transition | | | | | Overview of Direct Transition | | | 19.12 | | COutput Disabling Function | | | | | Notes | | | | Č | | xiii | | | 19.13.1 I/O Port Status | 618 | |-------|--------------------------------------------------------------------------|-----| | | 19.13.2 Current Dissipation during Oscillation Stabilization Wait Period | 618 | | | 19.13.3 DTC Module Stop | 618 | | | 19.13.4 On-Chip Supporting Module Interrupt | 618 | | | 19.13.5 Writing to MSTPCR | 618 | | | 19.13.6 Entering Subactive/Watch Mode and DTC Module Stop | 619 | | Secti | ion 20 Electrical Characteristics | 62 | | 20.1 | Power Supply Voltage and Operating Frequency Range | | | 20.2 | Electrical Characteristics | | | | 20.2.1 Absolute Maximum Ratings | 622 | | | 20.2.2 DC Characteristics | 623 | | | 20.2.3 AC Characteristics | 627 | | | 20.2.4 A/D Conversion Characteristics | 632 | | | 20.2.5 Flash Memory Characteristics | 633 | | 20.3 | Operational Timing | 635 | | | 20.3.1 Clock Timing | 635 | | | 20.3.2 Control Signal Timing | 636 | | | 20.3.3 Bus Timing | 63 | | | 20.3.4 Timing of On-Chip Supporting Modules | 642 | | Appe | endix A Instruction Set | 645 | | A.1 | Instruction List | | | A.2 | Instruction Codes | 669 | | A.3 | Operation Code Map | | | A.4 | Number of States Required for Instruction Execution | | | A.5 | Bus States During Instruction Execution | | | A.6 | Condition Code Modification | | | Appe | endix B Internal I/O Register | 72 | | B.1 | Addresses | | | B.2 | Functions | 727 | | Appe | endix C I/O Port Block Diagrams | 813 | | | Port 1 Block Diagrams | | | C.2 | Port 3 Block Diagrams | | | C.3 | Port 4 Block Diagram | | | C.4 | Port 7 Block Diagrams | | | C.5 | Port A Block Diagrams. | | | C.6 | Port B Block Diagram | | | C.7 | Port C Block Diagram | | | C.8 | Port D Block Diagram | | | C.9 | Port E Block Diagram. | | | xiv | <u> </u> | | | C.10 | Port F Blo | ock Diagrams | 830 | |------|------------|-----------------------------------------------------------------|-----| | C.11 | Port G Blo | ock Diagrams | 836 | | Anne | endix D | Pin States | 840 | | | | s in Each Processing State | | | Арре | endix E | Timing of Transition to and Recovery from Hardware Standby Mode | 843 | | Appe | endix F | Product Code Lineup | 844 | | Appe | endix G | Package Dimensions | 845 | ## Section 1 Overview ### 1.1 Overview The LSI is a microcomputer (MCUs: microcomputer units), built around the H8S/2000 CPU, employing Hitachi's proprietary architecture, and equipped with the on-chip peripheral functions necessary for system configuration. The H8S/2000 CPU has an internal 32-bit architecture, is provided with sixteen 16-bit general registers and a concise, optimized instruction set designed for high-speed operation, and can address a 16-Mbyte linear address space. The instruction set is upward-compatible with H8/300 and H8/300H CPU instructions at the object-code level, facilitating migration from the H8/300, H8/300L, or H8/300H Series. On-chip peripheral functions required for system configuration include data transfer controller (DTC) bus masters, ROM and RAM memory, 16-bit timer-pulse unit (TPU), 8-bit timer (TMR), watchdog timer (WDT), serial communication interface (SCI), A/D converter, FLEX<sup>TM\*1</sup> decoder II, and I/O ports. The on-chip ROM is single-power-supply flash memory (F-ZTAT<sup>TM\*2</sup>) with a capacity of 128 kbytes. ROM is connected to the CPU via a 16-bit data bus, enabling both byte and word data to be accessed in one state. Instruction fetching has been speeded up, and processing speed increased. Four operating modes, modes 4 to 7, are provided, and there is a choice of single-chip mode or external expansion mode. The features of the LSI are shown in table 1.1. Notes: \*1 FLEX<sup>TM</sup> is a trademark of Motorola. \*2 F-ZTAT<sup>TM</sup> is a trademark of Hitachi, Ltd. ## Table 1.1 Overview | Item | Specification | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | CPU | General-register machine Sixteen 16-bit general registers (also usable as sixteen 8-bit registers or eight 32-bit registers) | | | | | <ul> <li>High-speed operation suitable for realtime control <ul> <li>Maximum clock rate: 13.5 MHz</li> <li>High-speed arithmetic operations (at 13.5 MHz operation)</li> <li>8/16/32-bit register-register add/subtract: 74 ns</li> <li>16 × 16-bit register-register multiply: 1480 ns</li> <li>32 ÷ 16-bit register-register divide: 1480 ns</li> </ul> </li> <li>Instruction set suitable for high-speed operation <ul> <li>Sixty-five basic instructions</li> <li>8/16/32-bit move/arithmetic and logic instructions</li> <li>Unsigned/signed multiply and divide instructions</li> <li>Powerful bit-manipulation instructions</li> </ul> </li> <li>Two CPU operating modes <ul> <li>Normal mode: 64-kbyte address space (not available in the LSI)</li> </ul> </li> </ul> | | | | Bus controller | <ul> <li>Advanced mode: 16-Mbyte address space</li> <li>Address space divided into 8 areas, with bus specifications settable independently for each area</li> <li>Chip select output possible for areas 0 to 3</li> <li>Choice of 8-bit or 16-bit access space for each area</li> <li>2-state or 3-state access space can be designated for each area</li> <li>Number of program wait states can be set for each area</li> <li>Burst ROM directly connectable</li> <li>External bus release function</li> </ul> | | | | External bus release function Data transfer controller (DTC) Can be activated by internal interrupt or software Multiple transfers or multiple types of transfer possible for one source Transfer possible in repeat mode, block transfer mode, etc. Request can be sent to CPU for interrupt that activated DTC | | | | | Item | Specification | | | | | | |---------------------------------|------------------------------------------------------------------------------------------|-----------------------------|------------------|--|--|--| | 16-bit timer-pulse | 3-channel 16-bit time | r on-chip | | | | | | unit (TPU) | <ul> <li>Pulse I/O processing capability for up to 6 pins'</li> </ul> | | | | | | | | Automatic 2-phase en | ncoder count capa | bility | | | | | 8-bit timer (TMR) | 8-bit up-counter | | | | | | | 2 channels | Two time constant re | Two time constant registers | | | | | | | Two-channel connection | tion possible | | | | | | Watchdog timer | Watchdog timer or in | terval timer selecta | able | | | | | (WDT) × 2 channels | • Can operate on subc | lock (1 channel or | ıly) | | | | | Serial | Asynchronous mode | or synchronous m | ode selectable | | | | | communication interface (SCI) × | Multiprocessor comm | nunication function | | | | | | 3 channels | LSB first/MSB first se | electable | | | | | | | SCI3 is dedicated to a | the FLEX™ decod | ler II interface | | | | | A/D converter | Resolution: 10 bits | | | | | | | | Input: 8 channels | | | | | | | | <ul> <li>9.9 μs minimum conversion time (at 13.5 MHz operation)</li> </ul> | | | | | | | | Single or scan mode selectable | | | | | | | | Sample and hold circuit | | | | | | | | <ul> <li>A/D conversion can be activated by external trigger or timer trigger</li> </ul> | | | | | | | FLEX™ decoder II | On-chip FLEX™ decoder II | | | | | | | | <ul> <li>Conforms to FLEX™ protocol revision 1.9</li> </ul> | | | | | | | | <ul> <li>Decoding capability: 1600, 3200, 6400 bits/second</li> </ul> | | | | | | | | Decoding phase: Any-phase, single-phase | | | | | | | I/O ports | • 60 I/O pins, 8 input-o | nly pins | | | | | | Memory | Flash memory | | | | | | | | High-speed static RA | High-speed static RAM | | | | | | | Product Name | ROM | RAM | | | | | | H8S/2277, H8S/2277R | 128 kbytes | 16 kbytes | | | | | Item | Speci | fication | | | | | | | |----------------------|---------------------------------------------|-------------------|----------------------------------------------------|----------------|------------------|------------------|--|--| | Interrupt controller | • Nir | ne external i | nterrupt pins (NMI, IRQ0 | to IRQ7) | | | | | | | • ĪR | Q6 is a dedi | cated interrupt for the FLE | EX™ decod | ler II | | | | | | 36 internal interrupt sources | | | | | | | | | | Eight priority levels settable | | | | | | | | | PC break controller | • Su | pports debu | gging functions by means | of PC bre | ak interru | pts | | | | | • Tw | o break cha | nnels | | | | | | | Power-down state | • Me | dium-speed | l mode | | | | | | | | • Sle | eep mode | | | | | | | | | • Mc | dule stop m | ode | | | | | | | | • So | ftware stand | lby mode | | | | | | | | <ul> <li>Ha</li> </ul> | rdware stan | dby mode | | | | | | | | • Su | bclock opera | ation (subactive mode, su | ıbsleep mo | de, watch | mode) | | | | Operating modes | Four N | /ICU operati | ng modes | | | | | | | | | CPU | | | Externa | l Data Bus | | | | | Mode | Operating<br>Mode | Description | On-Chip<br>ROM | Initial<br>Value | Maximum<br>Value | | | | | 4 | Advanced | On-chip ROM disabled expansion mode | Disabled | 16 bits | 16 bits | | | | | 5 | = | On-chip ROM disabled expansion mode | Disabled | 8 bits | 16 bits | | | | | 6 | _ | On-chip ROM enabled expansion mode | Enabled | 8 bits | 16 bits | | | | | 7 | _ | Single-chip mode | Enabled | _ | | | | | Clock pulse | • Tu | ro on ohin ol | ock pulse generators | | | | | | | generator | | • | | 2 E MU- | | | | | | | _ | - | ck pulse generator: 2 to 1<br>y correction circuit | J.J IVII IZ | | | | | | | Subclock pulse generator: 76.8 kHz, 160 kHz | | | | | | | | Packages 100-pin plastic TQFP (TFP-100B, TFP-100G) | Item | Specification | | | | |----------------|---------------|----------------|-----------------|----------| | Product lineup | Mo | odel Name | | | | | Specification | F-ZTAT Version | ROM/RAM (Bytes) | Packages | | | Non-roaming | HD64F2277 | 128 k/16 k | TFP-100B | | | Roaming | HD64F2277R | 128 k/16 k | TFP-100G | ## 1.2 Internal Block Diagrams Figure 1.1 shows internal block diagrams. Figure 1.1 H8S/2276 Series Internal Block Diagram ## 1.3 Pin Description ## 1.3.1 Pin Arrangements Figure 1.2 shows the pin arrangement of the H8S/2276 Series. Figure 1.2 H8S/2276 Series Pin Arrangement (TFP-100B, TFP-100G: Top View) ## 1.3.2 Pin Functions in Each Operating Mode Table 1.2 shows the pin functions in each of the operating modes. **Table 1.2 Pin Functions in Each Operating Mode** | Pin No. | Pin Name | | | | | | |----------------------|----------|---------|---------|--------|---------------------------------|--| | TFP-100B<br>TFP-100G | Mode 4 | Mode 5 | Mode 6 | Mode 7 | Flash Memory<br>Programmer Mode | | | 1 | PE5/D5 | PE5/D5 | PE5/D5 | PE5 | ŌĒ | | | 2 | PE6/D6 | PE6/D6 | PE6/D6 | PE6 | WE | | | 3 | PE7/D7 | PE7/D7 | PE7/D7 | PE7 | CE | | | 4 | D8 | D8 | D8 | PD0 | D0 | | | 5 | D9 | D9 | D9 | PD1 | D1 | | | 6 | D10 | D10 | D10 | PD2 | D2 | | | 7 | D11 | D11 | D11 | PD3 | D3 | | | 8 | D12 | D12 | D12 | PD4 | D4 | | | 9 | D13 | D13 | D13 | PD5 | D5 | | | 10 | D14 | D14 | D14 | PD6 | D6 | | | 11 | D15 | D15 | D15 | PD7 | D7 | | | 12 | VCC | VCC | VCC | VCC | VCC | | | 13 | A0 | A0 | PC0/A0 | PC0 | A0 | | | 14 | VSS | VSS | VSS | VSS | VSS | | | 15 | A1 | A1 | PC1/A1 | PC1 | A1 | | | 16 | A2 | A2 | PC2/A2 | PC2 | A2 | | | 17 | A3 | A3 | PC3/A3 | PC3 | A3 | | | 18 | A4 | A4 | PC4/A4 | PC4 | A4 | | | 19 | A5 | A5 | PC5/A5 | PC5 | A5 | | | 20 | A6 | A6 | PC6/A6 | PC6 | A6 | | | 21 | A7 | A7 | PC7/A7 | PC7 | A7 | | | 22 | PB0/A8 | PB0/A8 | PB0/A8 | PB0 | A8 | | | 23 | PB1/A9 | PB1/A9 | PB1/A9 | PB1 | A9 | | | 24 | PB2/A10 | PB2/A10 | PB2/A10 | PB2 | A10 | | | 25 | PB3/A11 | PB3/A11 | PB3/A11 | PB3 | A11 | | | 26 | PB4/A12 | PB4/A12 | PB4/A12 | PB4 | A12 | | | 27 | PB5/A13 | PB5/A13 | PB5/A13 | PB5 | A13 | | | | - | | | | | |----------------------|--------------------------|--------------------------|--------------------------|----------------------|---------------------------------| | TFP-100B<br>TFP-100G | Mode 4 | Mode 5 | Mode 6 | Mode 7 | Flash Memory<br>Programmer Mode | | 28 | PB6/A14 | PB6/A14 | PB6/A14 | PB6 | A14 | | 29 | PB7/A15 | PB7/A15 | PB7/A15 | PB7 | A15 | | 30 | PA0/A16 | PA0/A16 | PA0/A16 | PA0 | A16 | | 31 | PA1/A17 | PA1/A17 | PA1/A17 | PA1 | A17 | | 32 | PA2/A18 | PA2/A18 | PA2/A18 | PA2 | A18 | | 33 | PA3/A19 | PA3/A19 | PA3/A19 | PA3 | NC | | 34 | P10/TIOCA0/<br>A20 | P10/TIOCA0/<br>A20 | P10/TIOCA0/<br>A20 | P10/TIOCA0 | NC | | 35 | P11/TIOCB0/<br>A21 | P11/TIOCB0/<br>A21 | P11/TIOCB0/<br>A21 | P11/TIOCB0 | NC | | 36 | P12/TIOCC0/<br>TCLKA/A22 | P12/TIOCC0/<br>TCLKA/A22 | P12/TIOCC0/<br>TCLKA/A22 | P12/TIOCC0/<br>TCLKA | NC | | 37 | P13/TIOCD0/<br>TCLKB/A23 | P13/TIOCD0/<br>TCLKB/A23 | P13/TIOCD0/<br>TCLKB/A23 | P13/TIOCD0/<br>TCLKB | NC | | 38 | P14/TIOCA1/<br>IRQ0 | P14/TIOCA1/<br>IRQ0 | P14/TIOCA1/<br>IRQ0 | P14/TIOCA1/<br>IRQ0 | VSS | | 39 | EXTS0 | EXTS0 | EXTS0 | EXTS0 | NC | | 40 | P16/TIOCA2/<br>IRQ1 | P16/TIOCA2/<br>IRQ1 | P16/TIOCA2/<br>IRQ1 | P16/TIOCA2/<br>IRQ1 | VSS | | 41 | EXTS1 | EXTS1 | EXTS1 | EXTS1 | NC | | 42 | AVSS | AVSS | AVSS | AVSS | VSS | | 43 | TESTD | TESTD | TESTD | TESTD | NC | | 44 | LOBAT | LOBAT | LOBAT LOBAT | | NC | | 45 | P47/AN7 | P47/AN7 | P47/AN7 | P47/AN7 | NC | | 46 | P46/AN6 | P46/AN6 | P46/AN6 | P46/AN6 | NC | | 47 | P45/AN5 | P45/AN5 | P45/AN5 | P45/AN5 | NC | | 48 | P44/AN4 | P44/AN4 | P44/AN4 | P44/AN4 | NC | | 49 | P43/AN3 | P43/AN3 | P43/AN3 | P43/AN3 | NC | | 50 | P42/AN2 | P42/AN2 | P42/AN2 | P42/AN2 | NC | | 51 | P41/AN1 | P41/AN1 | P41/AN1 P41/AN1 | | NC | | 52 | P40/AN0 | P40/AN0 | P40/AN0 | P40/AN0 | NC | | 53 | Vref | Vref | Vref Vref | | VCC | | 54 | AVCC | AVCC | AVCC | AVCC | VCC | | Pin No. | |---------| |---------| | TFP-100B<br>TFP-100G | Mode 4 | Mode 5 | Mode 6 | Mode 7 | Flash Memory<br>Programmer Mode | |----------------------|------------------------|------------------------|------------------------|--------------------|---------------------------------| | 55 | MD0 | MD0 | MD0 | MD0 | VSS | | 56 | MD1 | MD1 | MD1 | MD1 | VSS | | 57 | OSC2 | OSC2 | OSC2 | OSC2 | NC | | 58 | OSC1 | OSC1 | OSC1 | OSC1 | VCC | | 59 | RES | RES | RES | RES | RES | | 60 | NMI | NMI | NMI | NMI | VCC | | 61 | STBY | STBY | STBY | STBY | VCC | | 62 | VCC | VCC | VCC | VCC | VCC | | 63 | XTAL | XTAL | XTAL | XTAL | XTAL | | 64 | VSS | VSS | VSS | VSS | VSS | | 65 | EXTAL | EXTAL | EXTAL | EXTAL | EXTAL | | 66 | FWE | FWE | FWE | FWE | FWE | | 67 | MD2 | MD2 | MD2 | MD2 | VSS | | 68 | PF7/ø | PF7/ø | PF7/ø | PF7/ø | NC | | 69 | ĀS | ĀS | ĀS | PF6 | NC | | 70 | RD | RD | RD | PF5 | NC | | 71 | HWR | HWR | HWR | PF4 | NC | | 72 | PF3/LWR/<br>ADTRG/IRQ3 | PF3/LWR/<br>ADTRG/IRQ3 | PF3/LWR/<br>ADTRG/IRQ3 | PF3/<br>ADTRG/IRQ3 | VCC | | 73 | PF2/WAIT | PF2/WAIT | PF2/WAIT | PF2 | NC | | 74 | PF1/BACK/<br>BUZZ | PF1/BACK/<br>BUZZ | PF1/BACK/<br>BUZZ | PF1/BUZZ | NC | | 75 | PF0/BREQ/<br>IRQ2 | PF0/BREQ/<br>IRQ2 | PF0/BREQ/<br>IRQ2 | PF0/IRQ2 | VCC | | 76 | P30/TxD0 | P30/TxD0 | P30/TxD0 | P30/TxD0 | NC | | 77 | P31/RxD1 | P31/RxD1 | P31/RxD1 | P31/RxD1 | NC | | 78 | P32/SCK0/<br>IRQ4 | P32/SCK0/<br>RQ4 | P32/SCK0/<br>IRQ4 | P32/SCK0/<br>IRQ4 | NC | | 79 | P33/TxD1 | P33/TxD1 | P33/TxD1 | P33/TxD1 | NC | | 80 | P34/RxD1 | P34/RxD1 | P34/RxD1 | P34/RxD1 | NC | | TFP-100B<br>TFP-100G | Mode 4 | Mode 5 | Mode 6 | Mode 7 | Flash Memory<br>Programmer Mode | |----------------------|-------------------------------|-------------------|-------------------|-------------------|---------------------------------| | 81 | P35/SCK1/<br>IRQ5 | P35/SCK1/<br>IRQ5 | P35/SCK1/<br>IRQ5 | P35/SCK1/<br>IRQ5 | NC | | 82 | CLKOUT | CLKOUT | CLKOUT | CLKOUT | NC | | 83 | S7 | S7 | S7 | S7 | NC | | 84 | S6 | S6 | S6 | S6 | NC | | 85 | S5 | S5 | S5 | S5 | NC | | 86 | S4 | S4 | S4 | S4 | NC | | 87 | <b>S</b> 3 | S3 | <b>S</b> 3 | S3 | NC | | 88 | S2 | S2 | S2 | S2 | NC | | 89 | S1 | S1 | S1 | S1 | NC | | 90 | S0/IFIN | S0/IFIN | S0/IFIN | S0/IFIN | NC | | 91 | SYMCLK | SYMCLK | SYMCLK | SYMCLK | NC | | 92 | PG1/ <del>CS3</del> /<br>IRQ7 | PG1/CS3/<br>IRQ7 | PG1/CS3/<br>IRQ7 | PG1/IRQ7 | NC | | 93 | PG2/CS2 | PG2/CS2 | PG2/CS2 | PG2 | NC | | 94 | PG3/CS1 | PG3/CS1 | PG3/CS1 | PG3 | NC | | 95 | PG4/CS0 | PG4/CS0 | PG4/CS0 | PG4 | NC | | 96 | PE0/D0 | PE0/D0 | PE0/D0 | PE0 | NC | | 97 | PE1/D1 | PE1/D1 | PE1/D1 | PE1 | NC | | 98 | PE2/D2 | PE2/D2 | PE2/D2 | PE2 | NC | | 99 | PE3/D3 | PE3/D3 | PE3/D3 | PE3 | VCC | | 100 | PE4/D4 | PE4/D4 | PE4/D4 | PE4 | VSS | ## 1.3.3 Pin Functions Table 1.3 outlines the pin functions. **Table 1.3 Pin Functions** | Туре | Symbol | I/O | Name a | nd Function | on | | | | |------------------------|---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|--|--| | Power | VCC | Input | | <b>Power supply:</b> For connection to the power supply. All V <sub>c</sub> pins should be connected to the system power supply. | | | | | | | VSS | Input | <b>Ground:</b> For connection to ground (0 V). All $V_{ss}$ pins should be connected to the system power supply (0 V). | | | | | | | Clock | XTAL | Input | Clock P | <b>Crystal:</b> Connects to a crystal oscillator. See section 18, Clock Pulse Generator, for typical connection diagrams for a crystal oscillator and external clock input. | | | | | | | EXTAL | Input | EXTAL<br>Clock P | <b>External clock:</b> Connects to a crystal oscillator. The EXTAL pin can also input an external clock. See section 18, Clock Pulse Generator, for typical connection diagrams for a crystal oscillator and external clock input. | | | | | | | OSC1 | Input | oscillato | <b>Subclock:</b> Connects to a 76.8 kHz or 160 kHz crystal oscillator. See section 18, Clock Pulse Generator, for typical connection diagrams for a crystal oscillator. | | | | | | | OSC2 | Input | <b>Subclock:</b> Connects to a 76.8 kHz or 160 kHz crystal oscillator. See section 18, Clock Pulse Generator, for typical connection diagrams for a crystal oscillator. | | | | | | | | Ø | Output | <b>System clock:</b> Supplies the system clock to an external device. | | | | | | | Operating mode control | MD2 to<br>MD0 | Input | Mode pins: These pins set the operating mode. The relation between the settings of pins MD2 to MD0 and the operating mode is shown below. These pins should not be changed while the LSI is operating. Except when changing the mode, the levels of mode pins MD2 to MD0 must be fixed by pulling the pins up or down | | | | | | | | | | | | | | | | | | | | MD2 | MD1 | MD0 | Operating Mode | | | | | | | 0 | 0 | 0 | _ | | | | | | | | | 1 | _ | | | | | | | | 1 | 0 | _ | | | | | | | | | 1 | _ | | | | | | | 1 | 0 | 0 | Mode 4 | | | | | | | | | 1 | Mode 5 | | | | | | | | 1 | 0 | Mode 6 | | | | | | | | | 1 | Mode 7 | | | | Туре | Symbol | I/O | Name and Function | |----------------|--------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------| | System control | RES | Input | <b>Reset input:</b> When this pin is driven low, the chip enters the power-on reset state. | | | STBY | Input | <b>Standby:</b> When this pin is driven low, a transition is made to hardware standby mode. | | | BREQ | Input | <b>Bus request:</b> Used by an external bus master to issue a bus request to the LSI. | | | BACK | Output | Bus request acknowledge: Indicates that the bus has been released to an external bus master. | | | FWE | Input | Flash write enable: Enables or disables flash memory programming. | | Interrupts | NMI | Input | Nonmaskable interrupt: Requests a nonmaskable interrupt. When this pin is not used, it should be fixed high. | | | IRQ7 to | Input | Interrupt request 7 to 0: These pins request a maskable interrupt. | | | | | ĪRQ6 is a dedicated interrupt for the FLEX™ decoder II. | | Address bus | A23 to<br>A0 | Output | Address bus: These pins output an address. | | Data bus | D15 to<br>D0 | I/O | Data bus: These pins constitute a bidirectional data bus. | | Bus control | CS3 to | Output | Chip select: Signals for selecting areas 3 to 0. | | | ĀS | Output | Address strobe: When this pin is low, it indicates that address output on the address bus is enabled. | | | RD | Output | <b>Read:</b> When this pin is low, it indicates that the external address space can be read. | | | HWR | Output | <b>High write:</b> A strobe signal that writes to external space and indicates that the upper half (D15 to D8) of the data bus is enabled. | | | LWR | Output | <b>Low write:</b> A strobe signal that writes to external space and indicates that the lower half (D7 to D0) of the data bus is enabled. | | | WAIT | Input | Wait: Requests insertion of a wait state in the bus cycle when accessing external 3-state address space. | | Туре | Symbol | I/O | Name and Function | |---------------------------------------------------------------------|-----------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16-bit timer-<br>pulse unit (TPU) | TCLKB,<br>TCLKA | Input | Clock input B and A: These pins input an external clock. | | | TIOCAO,<br>TIOCBO,<br>TIOCCO,<br>TIOCDO | I/O | Input capture/output compare match A0 to D0: The TGR0A to TGR0D input capture input or output compare output, or PWM output pins. | | | TIOCA1 | I/O | Input capture/output compare match A1: The TGR1A input capture input or output compare output, or PWM output pin. | | | TIOCA2 | I/O | Input capture/output compare match A2: The TGR2A input capture input or output compare output, or PWM output pin. | | Watchdog BUZZ Output BUZZ output: Outputs pulses scaled timer (WDT) | | · | | | Serial | TxD3, | Output | Transmit data: Data output pins. | | communication interface (SCI) | TxD1,<br>TxD0 | | TxD3 is an internal dedicated pin for the FLEX $^{\text{TM}}$ decoder II interface. | | | RxD3, In<br>RxD1,<br>RxD0 | Input | Receive data: Data input pins. | | | | | RxD3 is an internal dedicated pin for the FLEX $^{\text{TM}}$ decoder II interface. | | | SCK3 | Output | Serial clock: Clock I/O pins. | | | SCK1,<br>SCK0 | I/O | SCK3 is an internal dedicated pin for the FLEX™ decoder II interface. | | A/D converter | AN7 to<br>AN0 | Input | Analog 7 to 0: Analog input pins. | | | ADTRG | Input | <b>A/D conversion external trigger input:</b> Pin for input of an external trigger to start A/D conversion. | | | AV <sub>cc</sub> | Input | This is the power supply pin for the A/D converter. When the A/D converter is not used, this pin should be connected to the system power supply (+3 V). | | | AV <sub>SS</sub> | Input | This is the ground pin for the A/D converter. This pin should be connected to the system power supply (0 V). | | | V <sub>ref</sub> | Input | This is the reference voltage input pin for the A/D converter. When the A/D converter is not used, this pin should be connected to the system power supply (+3 V). | | Туре | Symbol | I/O | Name and Function | |---------------------------------------------|--------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------| | I/O ports | P16,<br>P14 to P10 | I/O | <b>Port 1:</b> A 6-bit I/O port. Input or output can be designated for each bit by means of the port 1 data direction register (P1DDR). | | | P35 to<br>P30 | I/O | <b>Port 3:</b> A 6-bit I/O port. Input or output can be designated for each bit by means of the port 3 data direction register (P3DDR). | | | P47 to<br>P40 | Input | Port 4: An 8-bit input port. | | | PA3 to<br>PA0 | I/O | <b>Port A:</b> A 4-bit I/O port. Input or output can be designated for each bit by means of the port A data direction register (PADDR). | | | PB7 to<br>PB0 | I/O | <b>Port B:</b> An 8-bit I/O port. Input or output can be designated for each bit by means of the port B data direction register (PBDDR). | | | PC7 to<br>PC0 | I/O | <b>Port C:</b> An 8-bit I/O port. Input or output can be designated for each bit by means of the port C data direction register (PCDDR). | | | PD7 to<br>PD0 | I/O | <b>Port D:</b> An 8-bit I/O port. Input or output can be designated for each bit by means of the port D data direction register (PDDDR). | | | PE7 to<br>PE0 | I/O | <b>Port E:</b> An 8-bit I/O port. Input or output can be designated for each bit by means of the port E data direction register (PEDDR). | | | PF7 to<br>PF0 | I/O | <b>Port F:</b> An 8-bit I/O port. Input or output can be designated for each bit by means of the port F data direction register (PFDDR). | | | PG4 to<br>PG1 | I/O | <b>Port G:</b> A 4-bit I/O port. Input or output can be designated for each bit by means of the port G data direction register (PGDDR). | | Internal I/O ports (dedicated ports for the | P36 | I/O | <b>Port 3:</b> A 1-bit I/O port. Input or output can be designated for each bit by means of the port 3 data direction register (P3DDR). | | FLEX™ decoder II interface) | P77 to P74 | I/O | <b>Port 7:</b> A 4-bit I/O port. Input or output can be designated for each bit by means of the port 7 data direction register (P7DDR). | | | PG0 | Input | Port G: A 1-bit input port. | | Туре | Symbol | I/O | Name and Function | | | |------------|----------|--------|------------------------------------------------------------------------------------------------|--|--| | FLEX™ | RESET | Input | Decoder reset: A reset is executed when this pin goes low. | | | | decoder II | EXTS1 | Input | <b>Decode symbol input:</b> MSb of the symbol currently being decoded. | | | | | EXTS0 | Input | <b>Decode symbol input:</b> LSb of the symbol currently being decoded. | | | | | LOBAT | Input | Voltage drop detection input: Input pin for the voltage drop detection signal. | | | | | SS | Input | <b>SPI mode select:</b> Slave mode is selected when this pin goes low. | | | | | SCK | Input | SPI clock input: SPI clock input. | | | | | MOSI | Input | SPI receive data input: SPI data input. | | | | | MISO | Output | SPI transmit data output: SPI data output. | | | | | READY | Output | Ready pin: Goes low when the SPI is ready to transmit/receive. | | | | | CLKOUT | Output | Clock output: 38.4 kHz or 40 kHz clock output (derived from on-chip crystal oscillator). | | | | | SYMCLK | Output | Symbol clock output: Recovered symbol clock pin. | | | | | S0 | Output | Receiver control output: Receiver control signal output pin (when using external demodulator). | | | | | S1 to S7 | Output | Receiver control output: Three-state receiver control signal output. | | | | | IFIN | Input | IF signal input: Limited IF signal input pin (when using internal demodulator). | | | # Section 2 CPU ### 2.1 Overview The H8S/2000 CPU is a high-speed central processing unit with an internal 32-bit architecture that is upward-compatible with the H8/300 and H8/300H CPUs. The H8S/2000 CPU has sixteen 16-bit general registers, can address a 16-Mbyte (architecturally 4-Gbyte) linear address space, and is ideal for realtime control. #### 2.1.1 Features The H8S/2000 CPU has the following features. - Upward-compatible with H8/300 and H8/300H CPUs - Can execute H8/300 and H8/300H object programs - General-register architecture - Sixteen 16-bit general registers (also usable as sixteen 8-bit registers or eight 32-bit registers) - Sixty-five basic instructions - 8/16/32-bit arithmetic and logic instructions - Multiply and divide instructions - Powerful bit-manipulation instructions - Eight addressing modes - Register direct [Rn] - Register indirect [@ERn] - Register indirect with displacement [@(d:16,ERn) or @(d:32,ERn)] - Register indirect with post-increment or pre-decrement [@ERn+ or @-ERn] - Absolute address [@aa:8, @aa:16, @aa:24, or @aa:32] - Immediate [#xx:8, #xx:16, or #xx:32] - Program-counter relative [@(d:8,PC) or @(d:16,PC)] - Memory indirect [@@aa:8] - 16-Mbyte address space - Program: 16 Mbytes - Data: 16 Mbytes (4 Gbytes architecturally) ## High-speed operation — All frequently-used instructions execute in one or two states — Maximum clock rate: 13.5 MHz 8/16/32-bit register-register add/subtract: 74 ns (at 13.5 MHz operation) 8 × 8-bit register-register multiply: 888 ns (at 13.5 MHz operation) — 16 ÷ 8-bit register-register divide: 888 ns (at 13.5 MHz operation) — $16 \times 16$ -bit register-register multiply: 1480 ns (at 13.5 MHz operation) — 32 ÷ 16-bit register-register divide: 1480 ns (at 13.5 MHz operation) ### • Two CPU operating modes - Normal mode\* - Advanced mode Note: \* Not available in the LSI. #### Power-down state - Transition to power-down state by SLEEP instruction - CPU clock speed selection ### 2.1.2 Differences between H8S/2600 CPU and H8S/2000 CPU The differences between the H8S/2600 CPU and the H8S/2000 CPU are as shown below. ## • Register configuration The MAC register is supported only by the H8S/2600 CPU. #### Basic instructions The four instructions MAC, CLRMAC, LDMAC, and STMAC are supported only by the H8S/2600 CPU. #### Number of execution states The number of exection states of the MULXU and MULXS instructions. #### Internal Operation | Instruction | Mnemonic | H8S/2600 | H8S/2000 | |-------------|-----------------|----------|----------| | MULXU | MULXU.B Rs, Rd | 3 | 12 | | | MULXU.W Rs, ERd | 4 | 20 | | MULXS | MULXS.B Rs, Rd | 4 | 13 | | | MULXS.W Rs, ERd | 5 | 21 | There are also differences in the address space, CCR and EXR register functions, power-down state, etc., depending on the product. ### 2.1.3 Differences from H8/300 CPU In comparison to the H8/300 CPU, the H8S/2000 CPU has the following enhancements. - More general registers and control registers - Eight 16-bit expanded registers, plus one 8-bit and two 32-bit control registers, have been added. - Expanded address space - Normal mode\* supports the same 64-kbyte address space as the H8/300 CPU. - Advanced mode supports a maximum 16-Mbyte address space. Note: \* Not available in the LSI. - Enhanced addressing - The addressing modes have been enhanced to make effective use of the 16-Mbyte address space. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - Signed multiply and divide instructions have been added. - Two-bit shift instructions have been added. - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - · Higher speed - Basic instructions execute twice as fast. ### 2.1.4 Differences from H8/300H CPU In comparison to the H8/300H CPU, the H8S/2000 CPU has the following enhancements. - Additional control register - One 8-bit and two 32-bit control registers have been added. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - Two-bit shift instructions have been added. - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - Higher speed - Basic instructions execute twice as fast. # 2.2 **CPU Operating Modes** The H8S/2000 CPU has two operating modes: normal\* and advanced. Normal mode supports a maximum 64-kbyte address space. Advanced mode supports a maximum 16-Mbyte total address space (architecturally a maximum 16-Mbyte program area and a maximum of 4 Gbytes for program and data areas combined). The mode is selected by the mode pins of the microcontroller. Note: \* Not available in the LSI. Figure 2.1 CPU Operating Modes ## (1) Normal Mode (not available in the LSI) The exception vector table and stack have the same structure as in the H8/300 CPU. Address Space: A maximum address space of 64 kbytes can be accessed. **Extended Registers (En):** The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers. When En is used as a 16-bit register it can contain any value, even when the corresponding general register (Rn) is used as an address register. If the general register is referenced in the register indirect addressing mode with pre-decrement (@-Rn) or post-increment (@Rn+) and a carry or borrow occurs, however, the value in the corresponding extended register (En) will be affected. **Instruction Set:** All instructions and addressing modes can be used. Only the lower 16 bits of effective addresses (EA) are valid. **Exception Vector Table and Memory Indirect Branch Addresses:** In normal mode the top area starting at H'0000 is allocated to the exception vector table. One branch address is stored per 16 bits. The configuration of the exception vector table in normal mode is shown in figure 2.2. For details of the exception vector table, see section 4, Exception Handling. Figure 2.2 Exception Vector Table (Normal Mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In normal mode the operand is a 16-bit word operand, providing a 16-bit branch address. Branch addresses can be stored in the top area from H'0000 to H'00FF. Note that this area is also used for the exception vector table. **Stack Structure:** When the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.3. When EXR is invalid, it is not pushed onto the stack. For details, see section 4, Exception Handling. Figure 2.3 Stack Structure in Normal Mode ### (2) Advanced Mode **Address Space:** Linear access is provided to a 16-Mbyte maximum address space (architecturally a maximum 16-Mbyte program area and a maximum 4-Gbyte data area, with a maximum of 4 Gbytes for program and data areas combined). **Extended Registers (En):** The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers or address registers. **Instruction Set:** All instructions and addressing modes can be used. **Exception Vector Table and Memory Indirect Branch Addresses:** In advanced mode the top area starting at H'00000000 is allocated to the exception vector table in units of 32 bits. In each 32 bits, the upper 8 bits are ignored and a branch address is stored in the lower 24 bits (figure 2.4). For details of the exception vector table, see section 4, Exception Handling. Figure 2.4 Exception Vector Table (Advanced Mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In advanced mode the operand is a 32-bit longword operand, providing a 32-bit branch address. The upper 8 bits of these 32 bits are a reserved area that is regarded as H'00. Branch addresses can be stored in the area from H'00000000 to H'000000FF. Note that the first part of this range is also the exception vector table. **Stack Structure:** In advanced mode, when the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.5. When EXR is invalid, it is not pushed onto the stack. For details, see section 4, Exception Handling. Figure 2.5 Stack Structure in Advanced Mode # 2.3 Address Space Figure 2.6 shows a memory map of the H8S/2000 CPU. The H8S/2000 CPU provides linear access to a maximum 64-kbyte address space in normal mode, and a maximum 16-Mbyte (architecturally 4-Gbyte) address space in advanced mode. Figure 2.6 Memory Map # 2.4 Register Configuration #### 2.4.1 Overview The CPU has the internal registers shown in figure 2.7. There are two types of registers: general registers and control registers. Figure 2.7 CPU Registers ## 2.4.2 General Registers The CPU has eight 32-bit general registers. These general registers are all functionally alike and can be used as both address registers and data registers. When a general register is used as a data register, it can be accessed as a 32-bit, 16-bit, or 8-bit register. When the general registers are used as 32-bit registers or address registers, they are designated by the letters ER (ER0 to ER7). The ER registers divide into 16-bit general registers designated by the letters E (E0 to E7) and R (R0 to R7). These registers are functionally equivalent, providing a maximum sixteen 16-bit registers. The E registers (E0 to E7) are also referred to as extended registers. The R registers divide into 8-bit general registers designated by the letters RH (R0H to R7H) and RL (R0L to R7L). These registers are functionally equivalent, providing a maximum sixteen 8-bit registers. Figure 2.8 illustrates the usage of the general registers. The usage of each register can be selected independently. Figure 2.8 Usage of General Registers General register ER7 has the function of stack pointer (SP) in addition to its general-register function, and is used implicitly in exception handling and subroutine calls. Figure 2.9 shows the stack. Figure 2.9 Stack ## 2.4.3 Control Registers The control registers are the 24-bit program counter (PC), 8-bit extended control register (EXR), and 8-bit condition-code register (CCR). - (1) **Program Counter (PC):** This 24-bit counter indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 2 bytes (one word), so the least significant PC bit is ignored. (When an instruction is fetched, the least significant PC bit is regarded as 0.) - (2) Extended Control Register (EXR): This 8-bit register contains the trace bit (T) and interrupt mask bit. **Bit 7—Trace Bit (T):** Selects trace mode. When this bit is cleared to 0, instructions are executed in sequence. When this bit is set to 1, a trace exception is generated each time an instruction is executed. **Bits 6 to 3—Reserved:** They are always read as 1. **Bits 2 to 0—Interrupt Mask Bits (I2 to I0):** These bits designate the interrupt mask level (0 to 7). For details, refer to section 5, Interrupt Controller. Operations can be performed on the EXR bits by the LDC, STC, ANDC, ORC, and XORC instructions. All interrupts, including NMI, are disabled for three states after one of these instructions is executed, except for STC. - (3) Condition-Code Register (CCR): This 8-bit register contains internal CPU status information, including an interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. - **Bit 7—Interrupt Mask Bit (I):** Masks interrupts other than NMI when set to 1. (NMI is accepted regardless of the I bit setting.) The I bit is set to 1 by hardware at the start of an exception-handling sequence. For details, refer to section 5, Interrupt Controller. - **Bit 6—User Bit or Interrupt Mask Bit (UI):** Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. With the LSI, this bit cannot be used as an interrupt mask bit. - **Bit 5—Half-Carry Flag (H):** When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B, or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and cleared to 0 otherwise. When the ADD.W, SUB.W, CMP.W, or NEG.W instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 11, and cleared to 0 otherwise. When the ADD.L, SUB.L, CMP.L, or NEG.L instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 27, and cleared to 0 otherwise. - **Bit 4—User Bit (U):** Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. - Bit 3—Negative Flag (N): Stores the value of the most significant bit (sign bit) of data. - Bit 2—Zero Flag (Z): Set to 1 to indicate zero data, and cleared to 0 to indicate non-zero data. - **Bit 1—Overflow Flag (V):** Set to 1 when an arithmetic overflow occurs, and cleared to 0 at other times. - Bit 0—Carry Flag (C): Set to 1 when a carry occurs, and cleared to 0 otherwise. Used by: - · Add instructions, to indicate a carry - Subtract instructions, to indicate a borrow - Shift and rotate instructions, to indicate a carry. The carry flag is also used as a bit accumulator by bit manipulation instructions. Some instructions leave some or all of the flag bits unchanged. For the action of each instruction on the flag bits, refer to Appendix A.1, List of Instructions. Operations can be performed on the CCR bits by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used as branching conditions for conditional branch (Bcc) instructions. # 2.4.4 Initial Register Values Reset exception handling loads the CPU's program counter (PC) from the vector table, clears the trace bit in EXR to 0, and sets the interrupt mask bits in CCR and EXR to 1. The other CCR bits and the general registers are not initialized. In particular, the stack pointer (ER7) is not initialized. The stack pointer should therefore be initialized by an MOV.L instruction executed immediately after a reset. ## 2.5 Data Formats The CPU can process 1-bit, 4-bit (BCD), 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data. ## 2.5.1 General Register Data Formats Figure 2.10 shows the data formats in general registers. | Data Type | Register Number | Data Format | |----------------|-----------------|-----------------------------------| | 1-bit data | RnH | 7 0<br>7 6 5 4 3 2 1 0 Don't care | | 1-bit data | RnL | 7 0 Don't care 7 6 5 4 3 2 1 0 | | 4-bit BCD data | RnH | 7 4 3 0 Upper Lower Don't care | | 4-bit BCD data | RnL | 7 4 3 0 Don't care Upper Lower | | Byte data | RnH | 7 0 Don't care MSB LSB | | Byte data | RnL | Don't care MSB LSB | Figure 2.10 General Register Data Formats Figure 2.10 General Register Data Formats (cont) ## 2.5.2 Memory Data Formats Figure 2.11 shows the data formats in memory. The CPU can access word data and longword data in memory, but word or longword data must begin at an even address. If an attempt is made to access word or longword data at an odd address, no address error occurs but the least significant bit of the address is regarded as 0, so the access starts at the preceding address. This also applies to instruction fetches. Figure 2.11 Memory Data Formats When SP (ER7) is used as an address register to access the stack, the operand size should be word size or longword size. ## 2.6 Instruction Set ### 2.6.1 Overview The H8S/2000 CPU has 65 types of instructions. The instructions are classified by function in table 2.1. **Table 2.1 Instruction Classification** | Function | Instructions | Size | Types | |-----------------------|-----------------------------------------------------------------------------------|--------|-------| | Data transfer | MOV | BWL | 5 | | | POP* <sup>1</sup> , PUSH* <sup>1</sup> | WL | = | | | LDM, STM | L | - | | | MOVFPE*3, MOVTPE*3 | В | = | | Arithmetic | ADD, SUB, CMP, NEG | BWL | 19 | | operations | ADDX, SUBX, DAA, DAS | В | - | | | INC, DEC | BWL | = | | | ADDS, SUBS | L | = | | | MULXU, DIVXU, MULXS, DIVXS | BW | - | | | EXTU, EXTS | WL | - | | | TAS* <sup>4</sup> | В | - | | Logic operations | AND, OR, XOR, NOT | BWL | 4 | | Shift | SHAL, SHAR, SHLL, SHLR, ROTL, ROTR, ROTXL, ROTXR | BWL | 8 | | Bit manipulation | BSET, BCLR, BNOT, BTST, BLD, BILD, BST, BIST, BAND, BIAND, BOR, BIOR, BXOR, BIXOR | В | 14 | | Branch | Bcc*2, JMP, BSR, JSR, RTS | _ | 5 | | System control | TRAPA, RTE, SLEEP, LDC, STC, ANDC, ORC, XORC, NOP | _ | 9 | | Block data transfer | EEPMOV | _ | 1 | | - DIOON GATA HAIISIEI | LLI IVIO V | Tatali | • | Total: 65 Notes: B-byte size; W-word size; L-longword size. <sup>\*1</sup> POP.W Rn and PUSH.W Rn are identical to MOV.W @SP+, Rn and MOV.W Rn, @-SP. POP.L ERn and PUSH.L ERn are identical to MOV.L @SP+, ERn and MOV.L ERn, @-SP. <sup>\*2</sup> Bcc is the general name for conditional branch instructions. <sup>\*3</sup> Cannot be used in the LSI. <sup>\*4</sup> Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. ## 2.6.2 Instructions and Addressing Modes Table 2.2 indicates the combinations of instructions and addressing modes that the H8S/2000 CPU can use. $^{\mathsf{M}}$ I 1 1 Ī Ī I I Ī 1 @ @ sas:8 I 1 Ī Ī I 1 @(d:16,PC) 1 I 1 Τ @(q:8,PC) 1 I @99:35 I Ī 1 I 1 1 Ī Ī 1 Ī I @99:24 I I 1 I 1 I I Ι Ī Addressing Modes @99:10 1 1 1 1 В @99:8 I 1 1 I BWL @-EKn/@EKn+ I 1 Ī I Ī 1 Τ Ī BWL @(d:32,ERn) 1 1 @(d:16,ERn) Ī 1 1 @EKn 1 1 m BWL BWL BWL Вn BWL BWL ₩ B₩ ۸ 1 В В BWL BWL XX# W I I Ī I 1 П В ADDS, SUBS ADDX, SUBX EXTU, EXTS Instruction POP, PUSH MOVFPE\*1 MOVTPE\*1 ADD, CMP LDM, STM DAA, DAS INC, DEC MULXU, MULXS, DIVXU DIVXS SUB NEG MOV Arithmetic operations Function Data transfer Table 2.2 Combinations of Instructions and Addressing Modes | | _ | I | 1 | ı | I | I | I | 0 | 0 | 0 | 0 | ı | ı | ı | 0 | BW | |----------------------|--------------------|---------------------|-----|-------|------------------|----------|----------|-----|--------|---------|-------|-----|-----|--------------------|-----|---------------------| | | 8:66 @ @ | I | I | ı | 1 | I | 0 | I | I | 1 | ı | I | ı | I | ı | I | | | (3q,8r:b)@ | I | I | ı | 1 | 0 | I | I | I | | ı | I | I | I | ı | I | | | @(d:8,PC) | I | I | ı | I | 0 | I | I | I | | I | I | ı | I | I | I | | | SE:66@ | ı | I | ı | В | ı | ı | ı | ı | - | I | × | 8 | 1 | ı | ı | | | <del>\</del> 2:66@ | ı | I | ı | - | ı | 0 | ı | | - | ı | ı | ı | I | ı | ı | | Addressing Modes | 91:ss@ | 1 | ı | I | В | Ι | I | I | - | _ | ı | * | * | 1 | ı | Ι | | Addressir | 8:66@ | I | I | I | В | I | I | I | I | I | I | I | I | Ι | ı | I | | | #u}∃@/u}∃−@ | I | I | I | I | 1 | ı | I | I | 1 | I | 8 | 8 | I | I | ı | | | (nЯ∃,2£:b)@ | 1 | I | I | I | I | I | I | I | I | I | × | × | I | ı | I | | | (nЯ∃,81:b)@ | 1 | I | I | I | I | I | I | I | I | I | × | M | I | ı | I | | | ®EKµ | 1 | I | I | В | I | I | I | I | I | I | × | W | I | I | I | | | В'n | BWL | BWL | BWL | В | I | I | I | I | I | ı | В | В | 1 | ı | ı | | | xx# | BWL | ı | ı | I | ı | ı | ı | ı | - | I | В | I | В | 1 | ı | | Instruction AND, OR, | | AND, OR,<br>XOR | LON | | ion | Bcc, BSR | JMP, JSR | RTS | TRAPA | RTE | SLEEP | ГРС | STC | ANDC,<br>ORC, XORC | NOP | ansfer | | Function | | Logic<br>operations | | Shift | Bit manipulation | Branch | | | System | control | | | | | | Block data transfer | Legend B: Byte W: Word L: Longword Notes: \*1 Cannot be used in the LSI. \*2 Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. 36 # 2.6.3 Table of Instructions Classified by Function Table 2.3 summarizes the instructions in each functional category. The notation used in table 2.3 is defined below. ## **Operation Notation** | Rd | General register (destination)* | |----------------|------------------------------------| | Rs | General register (source)* | | Rn | General register* | | ERn | General register (32-bit register) | | (EAd) | Destination operand | | (EAs) | Source operand | | EXR | Extended control register | | CCR | Condition-code register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Addition | | _ | Subtraction | | × | Multiplication | | ÷ | Division | | ^ | Logical AND | | <b>V</b> | Logical OR | | $\oplus$ | Logical exclusive OR | | $\rightarrow$ | Move | | 7 | NOT (logical complement) | | :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length | | | <u> </u> | Note: \* General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit registers (ER0 to ER7). Table 2.3 Instructions Classified by Function | Туре | Instruction | Size*1 | Function | | | | |-----------------------|--------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Data transfer | MOV | B/W/L | (EAs) → Rd, Rs → (EAd)<br>Moves data between two general registers or between a<br>general register and memory, or moves immediate data<br>to a general register. | | | | | | MOVFPE | В | Cannot be used in the LSI. | | | | | | MOVTPE | В | Cannot be used in the LSI. | | | | | | POP | W/L | @SP+ $\rightarrow$ Rn Pops a register from the stack. POP.W Rn is identical to MOV.W @SP+, Rn. POP.L ERn is identical to MOV.L @SP+, ERn. | | | | | | PUSH | W/L | $Rn \rightarrow @-SP$<br>Pushes a register onto the stack. PUSH.W Rn is identical to MOV.W Rn, $@-SP$ . PUSH.L ERn is identical to MOV.L ERn, $@-SP$ . | | | | | | LDM | L | @SP+ → Rn (register list) Pops two or more general registers from the stack. | | | | | | STM | L | Rn (register list) $\rightarrow$ @-SP Pushes two or more general registers onto the stack. | | | | | Arithmetic operations | ADD<br>SUB | B/W/L | Rd $\pm$ Rs $\rightarrow$ Rd, Rd $\pm$ #IMM $\rightarrow$ Rd Performs addition or subtraction on data in two general registers, or on immediate data and data in a general register. (Immediate byte data cannot be subtracted from byte data in a general register. Use the SUBX or ADD instruction.) | | | | | | ADDX<br>SUBX | В | $Rd \pm Rs \pm C \rightarrow Rd$ , $Rd \pm \#IMM \pm C \rightarrow Rd$<br>Performs addition or subtraction with carry or borrow on byte data in two general registers, or on immediate data and data in a general register. | | | | | | INC<br>DEC | B/W/L | $Rd \pm 1 \rightarrow Rd$ , $Rd \pm 2 \rightarrow Rd$<br>Increments or decrements a general register by 1 or 2.<br>(Byte operands can be incremented or decremented by 1 only.) | | | | | | ADDS<br>SUBS | L | $Rd \pm 1 \rightarrow Rd$ , $Rd \pm 2 \rightarrow Rd$ , $Rd \pm 4 \rightarrow Rd$<br>Adds or subtracts the value 1, 2, or 4 to or from data in a 32-bit register. | | | | | | DAA<br>DAS | В | Rd decimal adjust $\rightarrow$ Rd Decimal-adjusts an addition or subtraction result in a general register by referring to the CCR to produce 4-bit BCD data. | | | | | Туре | Instruction | Size*1 | Function | | | | | |-----------------------|-------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Arithmetic operations | MULXU | B/W | $Rd \times Rs \rightarrow Rd$<br>Performs unsigned multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | | | | | | MULXS | B/W | Rd $\times$ Rs $\rightarrow$ Rd<br>Performs signed multiplication on data in two general<br>registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$<br>16 bits $\rightarrow$ 32 bits. | | | | | | | DIVXU | B/W | Rd $\div$ Rs $\rightarrow$ Rd<br>Performs unsigned division on data in two general<br>registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit<br>remainder or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-<br>bit remainder. | | | | | | | DIVXS | B/W | Rd $\div$ Rs $\rightarrow$ Rd<br>Performs signed division on data in two general<br>registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit<br>remainder or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-<br>bit remainder. | | | | | | | СМР | B/W/L | Rd – Rs, Rd – #IMM Compares data in a general register with data in another general register or with immediate data, and sets CCR bits according to the result. | | | | | | | NEG | B/W/L | $0-Rd \rightarrow Rd$ Takes the two's complement (arithmetic complement) of data in a general register. | | | | | | | EXTU | W/L | Rd (zero extension) → Rd Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by padding with zeros on the left. | | | | | | | EXTS | W/L | Rd (sign extension) → Rd Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by extending the sign bit. | | | | | | | TAS | B @ERd $-$ 0, 1 $\rightarrow$ ( <bit 7=""> of @ERd)*2 Tests memory contents, and sets the most (bit 7) to 1.</bit> | | | | | | | Туре | Instruction | Size*1 | Function | | | | |--------------------------------------|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Logic operations | AND | B/W/L | $Rd \wedge Rs \rightarrow Rd$ , $Rd \wedge \#IMM \rightarrow Rd$<br>Performs a logical AND operation on a general register<br>and another general register or immediate data. | | | | | | OR | B/W/L | Rd ∨ Rs → Rd, Rd ∨ #IMM → Rd Performs a logical OR operation on a general register and another general register or immediate data. | | | | | | XOR | B/W/L | $Rd \oplus Rs \rightarrow Rd$ , $Rd \oplus \#IMM \rightarrow Rd$<br>Performs a logical exclusive OR operation on a general register and another general register or immediate data. | | | | | | NOT | B/W/L | ¬ (Rd) → (Rd) Takes the one's complement of general register contents. | | | | | Shift operations | SHAL<br>SHAR | B/W/L | $Rd$ (shift) $\rightarrow Rd$<br>Performs an arithmetic shift on general register contents.<br>1-bit or 2-bit shift is possible. | | | | | | SHLL<br>SHLR | B/W/L | Rd (shift) → Rd Performs a logical shift on general register contents. 1-bit or 2-bit shift is possible. | | | | | | ROTL<br>ROTR | B/W/L | Rd (rotate) → Rd Rotates general register contents. 1-bit or 2-bit rotation is possible. | | | | | | ROTXL<br>ROTXR | B/W/L | Rd (rotate) → Rd<br>Rotates general register contents through the carry flag.<br>1-bit or 2-bit rotation is possible. | | | | | Bit-<br>manipulation<br>instructions | BSET | В | 1 → ( <bit-no.> of <ead>) Sets a specified bit in a general register or memory operand to 1. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.> | | | | | | BCLR | В | 0 → ( <bit-no.> of <ead>) Clears a specified bit in a general register or memory operand to 0. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.> | | | | | | BNOT | В | ¬ ( <bit-no.> of <ead>) → (<bit-no.> of <ead>) Inverts a specified bit in a general register or memory operand. The bit number is specified by 3-bit immedia data or the lower three bits of a general register.</ead></bit-no.></ead></bit-no.> | | | | | Туре | Instruction | Size*1 | Function | |--------------------------------------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit-<br>manipulation<br>instructions | BTST | В | ¬ ( <bit-no.> of <ead>) → Z Tests a specified bit in a general register or memory operand and sets or clears the Z flag accordingly. The bit number is specified by 3-bit immediate data or the lower three bits of a general register.</ead></bit-no.> | | | BAND | В | $C \wedge (\text{-bit-No} \text{ of -EAd}) \rightarrow C$<br>ANDs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | BIAND | В | $C \wedge [\neg (\text{-stit-No} \text{ of } \text{-EAd})] \to C$<br>ANDs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag.<br>The bit number is specified by 3-bit immediate data. | | | BOR | В | $C \lor (\text{sbit-No.}\text{> of } \text{}) \to C$ ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | BIOR | В | $C \vee [\neg (\text{sbit-No.} > \text{of } < \text{EAd}>)] \to C$ ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | | BXOR | В | $C \oplus \text{( of )} \to C$<br>Exclusive-ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | BIXOR | В | $C \oplus [\neg (\text{-bit-No} \text{ of } < \text{EAd})] \to C$<br>Exclusive-ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag.<br>The bit number is specified by 3-bit immediate data. | | | BLD | В | ( <bit-no.> of <ead>) <math>\rightarrow</math> C Transfers a specified bit in a general register or memory operand to the carry flag.</ead></bit-no.> | | | BILD | В | $\neg$ ( <bit-no.> of <ead>) <math>\rightarrow</math> C<br/>Transfers the inverse of a specified bit in a general register or memory operand to the carry flag.<br/>The bit number is specified by 3-bit immediate data.</ead></bit-no.> | | Туре | Instruction | Size*1 | Function | | | | | | |--------------------------------------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------|--|--|--| | Bit-<br>manipulation<br>instructions | BST | В | | of <ead>)<br/>carry flag value to a spec<br/>r or memory operand.</ead> | cified bit in a | | | | | | BIST | В | ¬ C → ( <bit-no.> of <ead>) Transfers the inverse of the carry flag value to a specified bit in a general register or memory ope The bit number is specified by 3-bit immediate definition.</ead></bit-no.> | | | | | | | Branch instructions | Bcc | _ | | specified address if a spunching conditions are lis | | | | | | | | | Mnemonic | Description | Condition | | | | | | | | BRA(BT) | Always (true) | Always | | | | | | | | BRN(BF) | Never (false) | Never | | | | | | | | BHI | High | C ∨ Z = 0 | | | | | | | | BLS | Low or same | C ∨ Z = 1 | | | | | | | | BCC(BHS) | Carry clear<br>(high or same) | C = 0 | | | | | | | | BCS(BLO) | Carry set (low) | C = 1 | | | | | | | | BNE | Not equal | Z = 0 | | | | | | | | BEQ | Equal | Z = 1 | | | | | | | | BVC | Overflow clear | V = 0 | | | | | | | | BVS | Overflow set | V = 1 | | | | | | | | BPL | Plus | N = 0 | | | | | | | | BMI | Minus | N = 1 | | | | | | | | BGE | Greater or equal | $N \oplus V = 0$ | | | | | | | | BLT | Less than | N ⊕ V = 1 | | | | | | | | BGT | Greater than | $Z\lor(N\oplus V)=0$ | | | | | | | | BLE | Less or equal | $Z\lor(N\oplus V)=1$ | | | | | | JMP | _ | Branches unco | nditionally to a specified | l address. | | | | | | BSR | _ | Branches to a | subroutine at a specified | l address. | | | | | | JSR | _ | Branches to a | subroutine at a specified | l address. | | | | | | RTS | _ | Returns from a subroutine | | | | | | | System control | TRAPA | _ | Starts trap-inst | ruction exception handli | ng. | | | | | instructions | RTE | _ | Returns from a | n exception-handling ro | utine. | | | | | | SLEEP | | Causes a trans | sition to a power-down s | tate. | | | | | - | | | | | | | | | | Туре | Instruction | Size*1 | Function | | |---------------------------------------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | System control instructions | LDC | B/W | (EAs) → CCR, (EAs) → EXR Moves the source operand contents or immediate data to CCR or EXR. Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | | | STC | B/W | CCR $\rightarrow$ (EAd), EXR $\rightarrow$ (EAd)<br>Transfers CCR or EXR contents to a general register or<br>memory. Although CCR and EXR are 8-bit registers,<br>word-size transfers are performed between them and<br>memory. The upper 8 bits are valid. | | | | ANDC | В | CCR $\land$ #IMM $\rightarrow$ CCR, EXR $\land$ #IMM $\rightarrow$ EXR Logically ANDs the CCR or EXR contents with immediate data. | | | | ORC | В | CCR $\vee$ #IMM $\rightarrow$ CCR, EXR $\vee$ #IMM $\rightarrow$ EXR Logically ORs the CCR or EXR contents with immediate data. | | | | XORC | В | CCR $\oplus$ #IMM $\to$ CCR, EXR $\oplus$ #IMM $\to$ EXR Logically exclusive-ORs the CCR or EXR contents with immediate data. | | | | NOP | _ | $PC + 2 \rightarrow PC$<br>Only increments the program counter. | | | Block data<br>transfer<br>instruction | EEPMOV.B | _ | if R4L $\neq$ 0 then Repeat @ER5+ $\rightarrow$ @ER6+ R4L-1 $\rightarrow$ R4L Until R4L = 0 else next; | | | | EEPMOV.W | _ | if R4 $\neq$ 0 then<br>Repeat @ER5+ $\rightarrow$ @ER6+<br>R4-1 $\rightarrow$ R4<br>Until R4 = 0<br>else next; | | | | | | Transfers a data block according to parameters set in general registers R4L or R4, ER5, and ER6. | | | | | | R4L or R4: size of block (bytes) ER5: starting source address ER6: starting destination address | | | | | | Execution of the next instruction begins as soon as the transfer is completed. | | Notes: \*1 Size refers to the operand size. B: ByteW: WordL: Longword <sup>\*2</sup> Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. #### 2.6.4 Basic Instruction Formats The CPU instructions consist of 2-byte (1-word) units. An instruction consists of an operation field (op field), a register field (r field), an effective address extension (EA field), and a condition field (cc field). Figure 2.12 shows examples of instruction formats. Figure 2.12 Instruction Formats (Examples) - (1) **Operation Field:** Indicates the function of the instruction, the addressing mode, and the operation to be carried out on the operand. The operation field always includes the first four bits of the instruction. Some instructions have two operation fields. - (2) **Register Field:** Specifies a general register. Address registers are specified by 3 bits, data registers by 3 bits or 4 bits. Some instructions have two register fields. Some have no register field. - **(3) Effective Address Extension:** Eight, 16, or 32 bits specifying immediate data, an absolute address, or a displacement. - (4) Condition Field: Specifies the branching condition of Bcc instructions. ## 2.6.5 Notes on Use of Bit-Manipulation Instructions The BSET, BCLR, BNOT, BST, and BIST instructions read a byte of data, carry out bit manipulation, then write back the byte of data. Caution is therefore required when using these instructions on a register containing write-only bits, or a port. The BCLR instruction can be used to clear internal I/O register flags to 0. In this case, the relevant flag need not be read beforehand if it is clear that it has been set to 1 in an interrupt handling routine, etc. ## 2.7 Addressing Modes and Effective Address Calculation ## 2.7.1 Addressing Mode The H8S/2000 CPU supports the eight addressing modes listed in table 2.4. Each instruction uses a subset of these addressing modes. Arithmetic and logic instructions can use the register direct and immediate modes. Data transfer instructions can use all addressing modes except program-counter relative and memory indirect. Bit manipulation instructions use register direct, register indirect, or absolute addressing mode to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand. Table 2.4 Addressing Modes | No. | Addressing Mode | Symbol | |-----|----------------------------------------------------------------------------|----------------------------| | 1 | Register direct | Rn | | 2 | Register indirect | @ERn | | 3 | Register indirect with displacement | @(d:16,ERn)/@(d:32,ERn) | | 4 | Register indirect with post-increment Register indirect with pre-decrement | @ERn+<br>@-ERn | | 5 | Absolute address | @aa:8/@aa:16/@aa:24/@aa:32 | | 6 | Immediate | #xx:8/#xx:16/#xx:32 | | 7 | Program-counter relative | @(d:8,PC)/@(d:16,PC) | | 8 | Memory indirect | @ @aa:8 | (1) **Register Direct—Rn:** The register field of the instruction specifies an 8-, 16-, or 32-bit general register containing the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers. - (2) **Register Indirect**—@**ERn:** The register field of the instruction code specifies an address register (ERn) which contains the address of the operand on memory. If the address is a program instruction address, the lower 24 bits are valid and the upper 8 bits are all assumed to be 0 (H'00). - (3) Register Indirect with Displacement—@(d:16, ERn) or @(d:32, ERn): A 16-bit or 32-bit displacement contained in the instruction is added to an address register (ERn) specified by the register field of the instruction, and the sum gives the address of a memory operand. A 16-bit displacement is sign-extended when added. - (4) Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn: - Register indirect with post-increment—@ERn+ The register field of the instruction code specifies an address register (ERn) which contains the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents and the sum is stored in the address register. The value added is 1 for byte access, 2 for word transfer instruction, or 4 for longword transfer instruction. For word or longword transfer instruction, the register value should be even. - Register indirect with pre-decrement—@-ERn The value 1, 2, or 4 is subtracted from an address register (ERn) specified by the register field in the instruction code, and the result becomes the address of a memory operand. The result is also stored in the address register. The value subtracted is 1 for byte access, 2 for word transfer instruction, or 4 for longword transfer instruction. For word or longword transfer instruction, the register value should be even. - (5) **Absolute Address**—@aa:8, @aa:16, @aa:24, or @aa:32: The instruction code contains the absolute address of a memory operand. The absolute address may be 8 bits long (@aa:8), 16 bits long (@aa:16), 24 bits long (@aa:24), or 32 bits long (@aa:32). To access data, the absolute address should be 8 bits (@aa:8), 16 bits (@aa:16), or 32 bits (@aa:32) long. For an 8-bit absolute address, the upper 24 bits are all assumed to be 1 (HFFFFFF). For a 16-bit absolute address the upper 16 bits are a sign extension. A 32-bit absolute address can access the entire address space. A 24-bit absolute address (@aa:24) indicates the address of a program instruction. The upper 8 bits are all assumed to be 0 (H'00). Table 2.5 indicates the accessible absolute address ranges. Table 2.5 Absolute Address Access Ranges | Absolute Address | | Normal Mode* | Advanced Mode | | |-----------------------------|---------------------------|------------------|-----------------------------------------------|--| | Data address | ta address 8 bits (@aa:8) | | H'FFFF00 to H'FFFFFF | | | | 16 bits (@aa:16) | H'0000 to H'FFFF | H'000000 to H'007FFF,<br>H'FF8000 to H'FFFFFF | | | | 32 bits (@aa:32) | | H'000000 to H'FFFFFF | | | Program instruction address | 24 bits (@aa:24) | | | | Note: \* Not available in the LSI. (6) Immediate—#xx:8, #xx:16, or #xx:32: The instruction contains 8-bit (#xx:8), 16-bit (#xx:16), or 32-bit (#xx:32) immediate data as an operand. The ADDS, SUBS, INC, and DEC instructions contain immediate data implicitly. Some bit manipulation instructions contain 3-bit immediate data in the instruction code, specifying a bit number. The TRAPA instruction contains 2-bit immediate data in its instruction code, specifying a vector address. - (7) **Program-Counter Relative**—@(**d:8, PC**) or @(**d:16, PC**): This mode is used in the Bcc and BSR instructions. An 8-bit or 16-bit displacement contained in the instruction is sign-extended and added to the 24-bit PC contents to generate a branch address. Only the lower 24 bits of this branch address are valid; the upper 8 bits are all assumed to be 0 (H'00). The PC value to which the displacement is added is the address of the first byte of the next instruction, so the possible branching range is –126 to +128 bytes (–63 to +64 words) or –32766 to +32768 bytes (–16383 to +16384 words) from the branch instruction. The resulting value should be an even number. - (8) Memory Indirect—@@aa:8: This mode can be used by the JMP and JSR instructions. The instruction code contains an 8-bit absolute address specifying a memory operand. This memory operand contains a branch address. The upper bits of the absolute address are all assumed to be 0, so the address range is 0 to 255 (H'0000 to H'00FF\* in normal mode, H'000000 to H'000FF in advanced mode). In normal mode the memory operand is a word operand and the branch address is 16 bits long. In advanced mode the memory operand is a longword operand, the first byte of which is assumed to be all 0 (H'00). Note that the first part of the address range is also the exception vector area. For further details, refer to section 4, Exception Handling. Note: \* Not available in the LSI. Figure 2.13 Branch Address Specification in Memory Indirect Mode If an odd address is specified in word or longword memory access, or as a branch address, the least significant bit is regarded as 0, causing data to be accessed or instruction code to be fetched at the address preceding the specified address. (For further information, see section 2.5.2, Memory Data Formats.) ### 2.7.2 Effective Address Calculation Table 2.6 indicates how effective addresses are calculated in each addressing mode. In normal mode the upper 8 bits of the effective address are ignored in order to generate a 16-bit address. **Table 2.6** Effective Address Calculation Note: \* Not available in the LSI. # 2.8 Processing States #### 2.8.1 Overview The CPU has five main processing states: the reset state, exception handling state, program execution state, bus-released state, and power-down state. Figure 2.14 shows a diagram of the processing states. Figure 2.15 indicates the state transitions. Figure 2.14 Processing States Notes: \*1 From any state except hardware standby mode, a transition to the power-on reset state occurs whenever RES goes low. A transition can also be made to the reset state when the watchdog timer overflows. - \*2 From any state, a transition to hardware standby mode occurs when STBY goes low. - \*3 There are also other modes, including watch mode, subactive mode, and subsleep mode. For details, refer to section 21. Power-Down State. Figure 2.15 State Transitions #### 2.8.2 Reset State When the RES input goes low all current processing stops and the CPU enters the power-on reset state. All interrupts are disabled in the reset state. Reset exception handling starts when the $\overline{\text{RES}}$ signal changes from low to high. The reset state can also be entered by a watchdog timer overflow. For details, refer to section 12, Watchdog Timer. ### 2.8.3 Exception-Handling State The exception-handling state is a transient state that occurs when the CPU alters the normal processing flow due to a reset, interrupt, or trap instruction. The CPU fetches a start address (vector) from the exception vector table and branches to that address. ## (1) Types of Exception Handling and Their Priority Exception handling is performed for resets, traces, interrupts, and trap instructions. Table 2.7 indicates the types of exception handling and their priority. Trap instruction exception handling is always accepted, in the program execution state. Exception handling and the stack structure depend on the interrupt control mode set in SYSCR. Table 2.7 Exception Handling Types and Priority | Priority | Type of Exception | <b>Detection Timing</b> | Start of Exception Handling | | |----------|-------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--| | High | Reset | Synchronized with clock | Exception handling starts immediately after a low-to-high transition at the RES pin, or when the watchdog timer overflows. | | | Low | Trace | End of instruction<br>execution or end of<br>exception-handling<br>sequence*1 | When the trace (T) bit is set to 1, the trace starts at the end of the current instruction or current exception-handling sequence | | | | Interrupt | End of instruction execution or end of exception-handling sequence*2 | When an interrupt is requested, exception handling starts at the end of the current instruction or current exception-handling sequence | | | | Trap instruction | When TRAPA instruction is executed | Exception handling starts when a trap (TRAPA) instruction is executed* <sup>3</sup> | | Notes: \*1 Traces are enabled only in interrupt control mode 2. Trace exception-handling is not executed at the end of the RTE instruction. <sup>\*2</sup> Interrupts are not detected at the end of the ANDC, ORC, XORC, and LDC instructions, or immediately after reset exception handling. <sup>\*3</sup> Trap instruction exception handling is always accepted, in the program execution state. ### (2) Reset Exception Handling After the RES pin has gone low and the reset state has been entered, reset exception handling starts when $\overline{RES}$ goes high again. When reset exception handling starts the CPU fetches a start address (vector) from the exception vector table and starts program execution from that address. All interrupts, including NMI, are disabled during reset exception handling and after it ends. ### (3) Traces Traces are enabled only in interrupt control mode 2. Trace mode is entered when the T bit of EXR is set to 1. When trace mode is established, trace exception handling starts at the end of each instruction. At the end of a trace exception-handling sequence, the T bit of EXR is cleared to 0 and trace mode is cleared. Interrupt masks are not affected. The T bit saved on the stack retains its value of 1, and when the RTE instruction is executed to return from the trace exception-handling routine, trace mode is entered again. Trace exception-handling is not executed at the end of the RTE instruction. Trace mode is not entered in interrupt control mode 0, regardless of the state of the T bit. ### (4) Interrupt Exception Handling and Trap Instruction Exception Handling When interrupt or trap-instruction exception handling begins, the CPU references the stack pointer (ER7) and pushes the program counter and other control registers onto the stack. Next, the CPU alters the settings of the interrupt mask bits in the control registers. Then the CPU fetches a start address (vector) from the exception vector table and program execution starts from that start address. Figure 2.16 shows the stack after exception handling ends. Figure 2.16 Stack Structure after Exception Handling (Examples) ### 2.8.4 Program Execution State In this state the CPU executes program instructions in sequence. #### 2.8.5 Bus-Released State This is a state in which the bus has been released in response to a bus request from a bus master other than the CPU. While the bus is released, the CPU halts operations. There is one other bus master in addition to the CPU: the data transfer controller (DTC). For further details, refer to section 7, Bus Controller. ### 2.8.6 Power-Down State The power-down state includes both modes in which the CPU stops operating and modes in which the CPU does not stop. There are five modes in which the CPU stops operating: sleep mode, software standby mode, hardware standby mode, subsleep mode, and watch mode. There are also three other power-down modes: medium-speed mode, module stop mode, and subactive mode. In medium-speed mode the CPU and other bus masters operate on a medium-speed clock. Module stop mode permits halting of the operation of individual modules, other than the CPU. Subactive mode, subsleep mode, and watch mode are power-down states in which subclock input is used. For details, refer to section 21, Power-Down State. - (1) Sleep Mode: A transition to sleep mode is made if the SLEEP instruction is executed while the SSBY bit in SBYCR and the LSON bit in LPWRCR are both cleared to 0. In sleep mode, CPU operations stop immediately after execution of the SLEEP instruction. The contents of CPU registers are retained. - (2) **Software Standby Mode:** A transition to software standby mode is made if the SLEEP instruction is executed while the SSBY bit in SBYCR is set to 1, and the LSON bit in LPWRCR and the PSS bit in TCSR (WDT1) are both cleared to 0. In software standby mode, the CPU and clock halt and all MCU operations stop. As long as a specified voltage is supplied, the contents of CPU registers and on-chip RAM are retained. The I/O ports also remain in their existing states. - (3) **Hardware Standby Mode:** A transition to hardware standby mode is made when the STBY pin goes low. In hardware standby mode, the CPU and clock halt and all MCU operations stop. The on-chip supporting modules are reset, but as long as a specified voltage is supplied, on-chip RAM contents are retained. # 2.9 Basic Timing #### 2.9.1 Overview The H8S/2000 CPU is driven by a system clock, denoted by the symbol $\emptyset$ . The period from one rising edge of $\emptyset$ to the next is referred to as a "state." The memory cycle or bus cycle consists of one, two, or three states. Different methods are used to access on-chip memory, on-chip supporting modules, and the external address space. # 2.9.2 On-Chip Memory (ROM, RAM) On-chip memory is accessed in one state. The data bus is 16 bits wide, permitting both byte and word transfer instruction. Figure 2.17 shows the on-chip memory access cycle. Figure 2.18 shows the pin states. Figure 2.17 On-Chip Memory Access Cycle Figure 2.18 Pin States during On-Chip Memory Access # 2.9.3 On-Chip Supporting Module Access Timing The on-chip supporting modules are accessed in two states. The data bus is either 8 bits or 16 bits wide, depending on the particular internal I/O register being accessed. Figure 2.19 shows the access timing for the on-chip supporting modules. Figure 2.20 shows the pin states. Figure 2.19 On-Chip Supporting Module Access Cycle Figure 2.20 Pin States during On-Chip Supporting Module Access # 2.9.4 External Address Space Access Timing The external address space is accessed with an 8-bit or 16-bit data bus width in a two-state or three-state bus cycle. In three-state access, wait states can be inserted. For further details, refer to section 7, Bus Controller. # 2.10 Usage Note Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. The TAS instruction is not generated by the Hitachi H8S and H8/300 series C/C++ compilers. If the TAS instruction is used as a user-defined intrinsic function, ensure that only register ER0, ER1, ER4, or ER5 is used. #### 2.10.1 STM/LDM Instruction With the STM or LDM instruction, the ER7 register is used as the stack pointer, and thus cannot be used as a register that allows save (STM) or restore (LDM) operation. With a single STM or LDM instruction, two to four registers can be can be saved or restored. The available registers are as follows: - For two registers: ER0 and ER1, ER2 and ER3, or ER4 and ER5 - For three registers: ER0 to ER2, or ER4 to ER6 - For four registers: ER0 to ER3 For the Hitachi H8S or H8/300 Series C/C<sup>++</sup> compiler, the STM/LDM instruction including ER7 is not created. # Section 3 MCU Operating Modes ### 3.1 Overview ### 3.1.1 Operating Mode Selection The LSI has four operating modes (modes 4 to 7). These modes enable selection of the CPU operating mode, enabling/disabling of on-chip ROM, and the initial bus width setting, by setting the mode pins (MD2 to MD0). Table 3.1 lists the MCU operating modes. **Table 3.1** MCU Operating Mode Selection | MCU | | | | CPU | | | Extern | al Data Bus | |-------------------|-----|-----|-----|-------------------|------------------------------------|----------------|------------------|---------------| | Operating<br>Mode | MD2 | MD1 | MD0 | Operating<br>Mode | Description | On-Chip<br>ROM | Initial<br>Width | Max.<br>Width | | 0* | 0 | 0 | 0 | _ | _ | _ | _ | | | 1* | _ | | 1 | _ | | | | | | 2* | | 1 | 0 | _ | | | | | | 3* | _ | | 1 | _ | | | | | | 4 | 1 | 0 | 0 | Advanced | On-chip ROM disabled expanded mode | , Disabled | 16 bits | 16 bits | | 5 | _ | | 1 | = | | | 8 bits | 16 bits | | 6 | = | 1 | 0 | _ | On-chip ROM enabled, expanded mode | Enabled | 8 bits | 16 bits | | 7 | _ | | 1 | = | Single-chip mode | = | _ | | Note: \* Not available in the LSI. The CPU's architecture allows for 4 Gbytes of address space, but the LSI actually accesses a maximum of 16 Mbytes. Modes 4 to 6 are externally expanded modes that allow access to external memory and peripheral devices. The external expansion modes allow switching between 8-bit and 16-bit bus modes. After program execution starts, an 8-bit or 16-bit address space can be set for each area, depending on the bus controller setting. If 16-bit access is selected for any one area, 16-bit bus mode is set; if 8-bit access is selected for all areas, 8-bit bus mode is set. Note that the functions of each pin depend on the operating mode. The LSI can be used only in modes 4 to 7. This means that the mode pins must be set to select one of these modes. Do not change the inputs at the mode pins during operation. # 3.1.2 Register Configuration The LSI has a mode control register (MDCR) that indicates the inputs at the mode pins (MD2 to MD0), and a system control register (SYSCR) that controls the operation of the LSI. Table 3.2 summarizes these registers. Table 3.2 MCU Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------|--------------|-----|---------------|----------| | Mode control register | MDCR | R | Undetermined | H'FDE7 | | System control register | SYSCR | R/W | H'01 | H'FDE5 | Note: \* Lower 16 bits of the address. # 3.2 Register Descriptions ### 3.2.1 Mode Control Register (MDCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|------|------|------| | | | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | | Initial value | : | 1 | 0 | 0 | 0 | 0 | * | * | * | | R/W | : | _ | _ | _ | _ | _ | R | R | R | Note: \* Determined by pins MD2 to MD0. MDCR is an 8-bit read-only register that indicates the current operating mode of the LSI. Bit 7—Reserved: This bit cannot be modified and is always read as 1. **Bits 6 to 3—Reserved:** These bits cannot be modified and are always read as 0. **Bits 2 to 0—Mode Select 2 to 0 (MDS2 to MDS0):** These bits indicate the input levels at pins MD2 to MD0 (the current operating mode). Bits MDS2 to MDS0 correspond to MD2 to MD0. MDS2 to MDS0 are read-only bits-they cannot be written to. The mode pin (MD2 to MD0) input levels are latched into these bits when MDCR is read. These latches are canceled by a power-on reset. ### 3.2.2 System Control Register (SYSCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|---|-------|-------|-------|-----|---|------| | | | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | | Initial va | alue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | : | R/W | _ | R/W | R/W | R/W | R/W | _ | R/W | SYSCR is an 8-bit readable/writable register that selects the interrupt control mode, the detected edge for NMI, and enables or disables on-chip RAM. SYSCR is initialized to H'01 by a power-on reset and in hardware standby mode. SYSCR is not initialized in software standby mode. **Bit 7—Reserved:** Only 0 should be written to this bit. **Bit 6—Reserved:** This bit cannot be modified and is always read as 0. Bits 5 and 4—Interrupt Control Mode 1 and 0 (INTM1, INTM0): These bits select the control mode of the interrupt controller. For details of the interrupt control modes, see section 5.4.1, Interrupt Control Modes and Interrupt Operation. | Bit 5 | Bit 4 | Interrupt | | | | | |-------|-------|--------------|----------------------------------------|-----------------|--|--| | INTM1 | INTM0 | Control Mode | Description | | | | | 0 | 0 | 0 | Control of interrupts by I bit | (Initial value) | | | | | 1 | <del>_</del> | Setting prohibited | | | | | 1 | 0 | 2 | Control of interrupts by I2 to I0 bits | and IPR | | | | | 1 | _ | Setting prohibited | | | | Bit 3—NMI Edge Select (NMIEG): Selects the valid edge of the NMI interrupt input. #### Bit 3 | NMIEG | Description | | |-------|------------------------------------------------------------|-----------------| | 0 | An interrupt is requested at the falling edge of NMI input | (Initial value) | | 1 | An interrupt is requested at the rising edge of NMI input | | Bit 2—Reserved: Only 0 should be written to this bit. **Bit 1—Reserved:** This bit cannot be modified and is always read as 0. **Bit 0—RAM Enable (RAME):** Enables or disables the on-chip RAM. The RAME bit is initialized when the reset status is released. It is not initialized in software standby mode. #### Bit 0 | RAME | <br>Description | | |------|-------------------------|-----------------| | 0 | On-chip RAM is disabled | | | 1 | On-chip RAM is enabled | (Initial value) | Note: When the DTC is used, the RAME bit must be set to 1. # 3.3 Operating Mode Descriptions #### 3.3.1 Mode 4 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Pins P13 to P10, and ports A, B, and C function as an address bus, ports D and E function as a data bus, and part of port F carries bus control signals. Pins P13 to P11 function as input ports immediately after a reset. Address (A23 to A21) output can be enabled or disabled by bits AE3 to AE0 in the pin function control register (PFCR) regardless of the corresponding data direction register (DDR) values. Pin 10 and ports A and B function as address (A20 to A8) outputs immediately after a reset. Address output can be enabled or disabled by bits AE3 to AE0 in PFCR regardless of the corresponding DDR values. Pins for which address output is disabled among pins P13 to P10 and in ports A and B become port outputs when the corresponding DDR bits are set to 1. Port C always has an address (A7 to A0) output function. The initial bus mode after a reset is 16 bits, with 16-bit access to all areas. However, note that if 8-bit access is designated by the bus controller for all areas, the bus mode switches to 8 bits. #### 3.3.2 Mode 5 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Pins P13 to P10, and ports A, B, and C function as an address bus, ports D and E function as a data bus, and part of port F carries bus control signals. Pins P13 to P11 function as input ports immediately after a reset. Address (A23 to A21) output can be enabled or disabled by bits AE3 to AE0 in the pin function control register (PFCR) regardless of the corresponding data direction register (DDR) values. Pin 10 and ports A and B function as address (A20 to A8) outputs immediately after a reset. Address output can be enabled or disabled by bits AE3 to AE0 in PFCR regardless of the corresponding DDR values. Pins for which address output is disabled among pins P13 to P10 and in ports A and B become port outputs when the corresponding DDR bits are set to 1. Port C always has an address (A7 to A0) output function. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. However, note that if 16-bit access is designated by the bus controller for any area, the bus mode switches to 16 bits and port E becomes a data bus. #### 3.3.3 Mode 6 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled. Pins P13 to P10, and ports A and B function as input ports immediately after a reset. Address (A23 to A8) output can be enabled or disabled by bits AE3 to AE0 in the pin function control register (PFCR) regardless of the corresponding data direction register (DDR) values. Pins for which address output is disabled among pins P13 to P10 and in ports A and B become port outputs when the corresponding DDR bits are set to 1. Ports D and E function as a data bus, and part of port F carries data bus signals. Port C is an input port immediately after a reset. Addresses A7 to A0 are output by setting the corresponding DDR bits to 1. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. However, note that if 16-bit access is designated by the bus controller for any area, the bus mode switches to 16 bits and port E becomes a data bus. #### 3.3.4 Mode 7 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled, but external addresses cannot be accessed. All I/O ports are available for use as input-output ports. # 3.4 Pin Functions in Each Operating Mode The pin functions of ports 1, and A to F vary depending on the operating mode. Table 3.3 shows their functions in each operating mode. **Table 3.3** Pin Functions in Each Operating Mode | Port | | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |--------|------------|--------|--------|--------|--------| | Port 1 | P13 to P11 | P*/A | P*/A | P*/A | Р | | | P10 | P/A* | P/A* | P*/A | Р | | Port A | PA3 to PA0 | P/A* | P/A* | P*/A | Р | | Port B | | P/A* | P/A* | P*/A | Р | | Port C | | Α | Α | P*/A | Р | | Port D | | D | D | D | Р | | Port E | | P/D* | P*/D | P*/D | Р | | Port F | PF7 | P/C* | P/C* | P/C* | P*/C | | | PF6 to PF4 | С | С | С | Р | | | PF3 | P/C* | P*/C | P*/C | | | | PF2 to PF0 | P*/C | P*/C | P*/C | | # Legend P: I/O port A: Address bus output D: Data bus I/O C: Control signals, clock I/O \*: After reset # 3.5 Memory Map in Each Operating Mode Figure 3.1 shows the memory map in each operating mode. The address space is 16 Mbytes in modes 4 to 7 (advanced modes). The address space is divided into eight areas for modes 4 to 7. For details, see section 7, Bus Controller. Figure 3.1 Memory Map in Each Operating Mode in the LSI # Section 4 Exception Handling #### 4.1 Overview #### 4.1.1 **Exception Handling Types and Priority** As table 4.1 indicates, exception handling may be caused by a reset, trace, trap instruction, or interrupt. Exception handling is prioritized as shown in table 4.1. If two or more exceptions occur simultaneously, they are accepted and processed in order of priority. Trap instruction exceptions are accepted at all times, in the program execution state. Exception handling sources, the stack structure, and the operation of the CPU vary depending on the interrupt control mode set by the INTM0 and INTM1 bits of SYSCR. Table 4.1 **Exception Handling Types and Priority** #### **Exception Handling Type Start of Exception Handling Priority** | High<br>A | Reset | Starts immediately after a low-to-high transition at the RES pin, or when the watchdog timer overflows. The CPU enters the power-on reset state when the RES pin is low. | |-----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Trace*1 | Starts when execution of the current instruction or exception handling ends, if the trace (T) bit is set to 1 | | | Interrupt | Starts when execution of the current instruction or exception handling ends, if an interrupt request has been issued*2 | | Low | Trap instruction ( | TRAPA)*3 Started by execution of a trap instruction (TRAPA) | - Notes: \*1 Traces are enabled only in interrupt control mode 2. Trace exception handling is not executed after execution of an RTE instruction. - \*2 Interrupt detection is not performed on completion of ANDC, ORC, XORC, or LDC instruction execution, or on completion of reset exception handling. - \*3 Trap instruction exception handling requests are accepted at all times in program execution state. ### 4.1.2 Exception Handling Operation Exceptions originate from various sources. Trap instructions and interrupts are handled as follows: - 1. The program counter (PC), condition code register (CCR), and extended register (EXR) are pushed onto the stack. - 2. The interrupt mask bits are updated. The T bit is cleared to 0. - 3. A vector address corresponding to the exception source is generated, and program execution starts from that address. For a reset exception, steps 2 and 3 above are carried out. # 4.1.3 Exception Sources and Vector Table The exception sources are classified as shown in figure 4.1. Different vector addresses are assigned to different exception sources. Table 4.2 lists the exception sources and their vector addresses. Figure 4.1 Exception Sources **Table 4.2** Exception Vector Table | | | | Vector Address*1 | |------------------------|---------|----------------------|------------------| | Exception Source | | <b>Vector Number</b> | Advanced Mode | | Power-on reset | | 0 | H'0000 to H'0003 | | Reserved for system | use | 1 | H'0004 to H'0007 | | | | 2 | H'0008 to H'000B | | | | 3 | H'000C to H'000F | | | | 4 | H'0010 to H'0013 | | Trace | | 5 | H'0014 to H'0017 | | Direct transition*3 | | 6 | H'0018 to H'001B | | External interrupt | NMI | 7 | H'001C to H'001F | | Trap instruction (4 so | ources) | 8 | H'0020 to H'0023 | | | | 9 | H'0024 to H'0027 | | | | 10 | H'0028 to H'002B | | | | 11 | H'002C to H'002F | | Reserved for system | use | 12 | H'0030 to H'0033 | | | | 13 | H'0034 to H'0037 | | | | 14 | H'0038 to H'003B | | | | 15 | H'003C to H'003F | | External interrupt | IRQ0 | 16 | H'0040 to H'0043 | | | IRQ1 | 17 | H'0044 to H'0047 | | | IRQ2 | 18 | H'0048 to H'004B | | | IRQ3 | 19 | H'004C to H'004F | | | IRQ4 | 20 | H'0050 to H'0053 | | | IRQ5 | 21 | H'0054 to H'0057 | | | IRQ6 | 22 | H'0058 to H'005B | | | IRQ7 | 23 | H'005C to H'005F | | Internal interrupt*2 | | 24<br> | H'0060 to H'0063 | | | | 123 | H'01EC to H'01EF | Notes: \*1 Lower 16 bits of the address. <sup>\*2</sup> For details of internal interrupt vectors, see section 5.3.3, Interrupt Exception Handling Vector Table. <sup>\*3</sup> For details of direct transition, see section 19.11, Direct Transition. # 4.2 Reset #### 4.2.1 Overview A reset has the highest exception priority. When the $\overline{RES}$ pin goes low, all processing halts and the LSI enters the reset state. A reset initializes the internal state of the CPU and the registers of on-chip supporting modules. Immediately after a reset, interrupt control mode 0 is set. Reset exception handling begins when the $\overline{RES}$ pin changes from low to high. The LSI can also be reset by overflow of the watchdog timer. For details see section 12, Watchdog Timer. # 4.2.2 Reset Sequence The LSI enters the reset state when the $\overline{RES}$ pin goes low. To ensure that the LSI is reset, hold the $\overline{RES}$ pin low for at least 20 ms at power-up. To reset the LSI during operation, hold the $\overline{RES}$ pin low for at least 20 states. When the $\overline{RES}$ pin goes high after being held low for the necessary time, the chip starts reset exception handling as follows: - 1. The internal state of the CPU and the registers of the on-chip supporting modules are initialized, the T bit is cleared to 0 in EXR, and the I bit is set to 1 in EXR and CCR. - 2. The reset exception handling vector address is read and transferred to the PC, and program execution starts from the address indicated by the PC. Figures 4.2 and 4.3 show examples of the reset sequence. Figure 4.2 Reset Sequence (Modes 2 and 3: Not available in the LSI) Figure 4.3 Reset Sequence (Mode 4) # 4.2.3 Interrupts after Reset If an interrupt is accepted after a reset but before the stack pointer (SP) is initialized, the PC and CCR will not be saved correctly, leading to a program crash. To prevent this, all interrupt requests, including NMI, are disabled immediately after a reset. Since the first instruction of a program is always executed immediately after the reset state ends, make sure that this instruction initializes the stack pointer (example: MOV.L #xx:32, SP). # 4.2.4 State of On-Chip Supporting Modules after Reset Release After reset release, MSTPCRA is initialized to H'3F, MSTPCRB and MSTPCRC are initialized to H'FF, and all modules except the DTC enter module stop mode. Consequently, on-chip supporting module registers cannot be read or written to. Register reading and writing is enabled when module stop mode is exited. # 4.3 Traces Traces are enabled in interrupt control mode 2. Trace mode is not activated in interrupt control mode 0, irrespective of the state of the T bit. For details of interrupt control modes, see section 5, Interrupt Controller. If the T bit in EXR is set to 1, trace mode is activated. In trace mode, a trace exception occurs on completion of each instruction. Trace mode is canceled by clearing the T bit in EXR to 0. It is not affected by interrupt masking. Table 4.4 shows the state of CCR and EXR after execution of trace exception handling. Interrupts are accepted even within the trace exception handling routine. The T bit saved on the stack retains its value of 1, and when control is returned from the trace exception handling routine by the RTE instruction, trace mode resumes. Trace exception handling is not carried out after execution of the RTE instruction. Table 4.3 Status of CCR and EXR after Trace Exception Handling | | | CCR | EXR | | | | |------------------------|---|------------------------------------------|----------|---|--|--| | Interrupt Control Mode | Ī | UI | l2 to l0 | T | | | | 0 | | Trace exception handling cannot be used. | | | | | | 2 | 1 | _ | _ | 0 | | | ### Legend 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution. # 4.4 Interrupts Interrupt exception handling can be requested by nine external sources (NMI, IRQ7 to IRQ0) and 36 internal sources in the on-chip supporting modules. Figure 4.4 classifies the interrupt sources and the number of interrupts of each type. The on-chip supporting modules that can request interrupts include the watchdog timer (WDT), 16-bit timer-pulse unit (TPU), 8-bit timer, serial communication interface (SCI), data transfer controller (DTC), PC break controller (PBC) and A/D converter. Each interrupt source has a separate vector address. NMI is the highest-priority interrupt. Interrupts are controlled by the interrupt controller. The interrupt controller has two interrupt control modes and can assign interrupts other than NMI to eight priority/mask levels to enable multiplexed interrupt control. For details of interrupts, see section 5, Interrupt Controller. Figure 4.4 Interrupt Sources and Number of Interrupts # 4.5 Trap Instruction Trap instruction exception handling starts when a TRAPA instruction is executed. Trap instruction exception handling can be executed at all times in the program execution state. The TRAPA instruction fetches a start address from a vector table entry corresponding to a vector number from 0 to 3, as specified in the instruction code. Table 4.4 shows the status of CCR and EXR after execution of trap instruction exception handling. Table 4.4 Status of CCR and EXR after Trap Instruction Exception Handling | | | CCR | EXR | | | | |------------------------|---|-----|----------|---|--|--| | Interrupt Control Mode | I | UI | 12 to 10 | T | | | | 0 | 1 | _ | _ | _ | | | | 2 | 1 | _ | _ | 0 | | | # Legend 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution. # 4.6 Stack Status after Exception Handling Figure 4.5 shows the stack after completion of trap instruction exception handling and interrupt exception handling. Figure 4.5 (1) Stack Status after Exception Handling (Normal Modes: Not available in the LSI) Figure 4.5 (2) Stack Status after Exception Handling (Advanced Modes) ### 4.7 Notes on Use of the Stack When accessing word data or longword data, the LSI assumes that the lowest address bit is 0. The stack should always be accessed by word transfer instruction or longword transfer instruction, and the value of the stack pointer (SP: ER7) should always be kept even. Use the following instructions to save registers: ``` PUSH.W Rn (or MOV.W Rn, @-SP) PUSH.L ERn (or MOV.L ERn, @-SP) ``` Use the following instructions to restore registers: ``` POP.W Rn (or MOV.W @SP+, Rn) POP.L ERn (or MOV.L @SP+, ERn) ``` Setting SP to an odd value may lead to a malfunction. Figure 4.6 shows an example of what happens when the SP value is odd. Figure 4.6 Operation when SP Value is Odd # Section 5 Interrupt Controller ### 5.1 Overview #### 5.1.1 Features The LSI controls interrupts by means of an interrupt controller. The interrupt controller has the following features: - Two interrupt control modes - Any of two interrupt control modes can be set by means of the INTM1 and INTM0 bits in the system control register (SYSCR). - Priorities settable with IPR - An interrupt priority register (IPR) is provided for setting interrupt priorities. Eight priority levels can be set for each module for all interrupts except NMI. - NMI is assigned the highest priority level of 8, and can be accepted at all times. - · Independent vector addresses - All interrupt sources are assigned independent vector addresses, making it unnecessary for the source to be identified in the interrupt handling routine. - Nine external interrupts ( $\overline{IRQ6}$ is an interrupt only for the FLEX<sup>TM</sup> decoder II.) - NMI is the highest-priority interrupt, and is accepted at all times. Rising edge or falling edge can be selected for NMI. - Falling edge, rising edge, or both edge detection, or level sensing, can be selected for IRQ7 to IRQ0. - DTC control - DTC activation is performed by means of interrupts. # 5.1.2 Block Diagram A block diagram of the interrupt controller is shown in Figure 5.1. Figure 5.1 Block Diagram of Interrupt Controller # 5.1.3 Pin Configuration Table 5.1 summarizes the pins of the interrupt controller. **Table 5.1** Interrupt Controller Pins | Name | Symbol | I/O | Function | |------------------------------------|--------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | Nonmaskable interrupt | NMI | Input | Nonmaskable external interrupt; rising or falling edge can be selected | | External interrupt requests 7 to 0 | ĪRQ7 to ĪRQ0 | Input | Maskable external interrupts; rising, falling, or both edges, or level sensing, can be selected (IRQ6 is a dedicated interrupt for the FLEX™ decoder II) | # 5.1.4 Register Configuration Table 5.2 summarizes the registers of the interrupt controller. **Table 5.2** Interrupt Controller Registers | Name | Abbreviation | R/W | Initial Value | Address*1 | |-------------------------------|--------------|---------|---------------|-----------| | System control register | SYSCR | R/W | H'01 | H'FDE5 | | IRQ sense control register H | ISCRH | R/W | H'00 | H'FE12 | | IRQ sense control register L | ISCRL | R/W | H'00 | H'FE13 | | IRQ enable register | IER | R/W | H'00 | H'FE14 | | IRQ status register | ISR | R/(W)*2 | H'00 | H'FE15 | | Interrupt priority register A | IPRA | R/W | H'77 | H'FEC0 | | Interrupt priority register B | IPRB | R/W | H'77 | H'FEC1 | | Interrupt priority register C | IPRC | R/W | H'77 | H'FEC2 | | Interrupt priority register D | IPRD | R/W | H'77 | H'FEC3 | | Interrupt priority register E | IPRE | R/W | H'77 | H'FEC4 | | Interrupt priority register F | IPRF | R/W | H'77 | H'FEC5 | | Interrupt priority register G | IPRG | R/W | H'77 | H'FEC6 | | Interrupt priority register I | IPRI | R/W | H'77 | H'FEC8 | | Interrupt priority register J | IPRJ | R/W | H'77 | H'FEC9 | | Interrupt priority register K | IPRK | R/W | H'77 | H'FECA | | Interrupt priority register O | IPRO | R/W | H'77 | H'FECE | Notes: \*1 Lower 16 bits of the address. # 5.2 Register Descriptions # 5.2.1 System Control Register (SYSCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|---|-------|-------|-------|-----|---|------| | | | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | | Initial va | alue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | : | R/W | _ | R/W | R/W | R/W | R/W | _ | R/W | SYSCR is an 8-bit readable/writable register that selects the interrupt control mode, and the detected edge for NMI. <sup>\*2</sup> Can only be written with 0 for flag clearing. Only bits 5 to 3 are described here; for details of the other bits, see section 3.2.2, System Control Register (SYSCR). SYSCR is initialized to H'01 by a power-on reset and in hardware standby mode. SYSCR is not initialized in software standby mode. Bits 5 and 4—Interrupt Control Mode 1 and 0 (INTM1, INTM0): These bits select one of two interrupt control modes for the interrupt controller. | Bit 5 | Bit 4 | Interrupt | | | | | | |-------|-------|--------------|-----------------------------------------------------|-----|--|--|--| | INTM1 | INTM0 | Control Mode | Description | | | | | | 0 | 0 | 0 | Interrupts are controlled by I bit (Initial value | ue) | | | | | | 1 | _ | Setting prohibited | | | | | | 1 | 0 | 2 | Interrupts are controlled by bits I2 to I0, and IPR | | | | | | | 1 | _ | Setting prohibited | | | | | Bit 3—NMI Edge Select (NMIEG): Selects the input edge for the NMI pin. Bit 3 | NMIEG | Description | | |-------|----------------------------------------------------------|-----------------| | 0 | Interrupt request generated at falling edge of NMI input | (Initial value) | | 1 | Interrupt request generated at rising edge of NMI input | | # 5.2.2 Interrupt Priority Registers A to G, I to K, O (IPRA to IPRG, IPRI to IPRK, IPRO) | Bit : | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|------|------|------|---|------|------|------| | | | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | Initial value: | _ | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W : | | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | The IPR registers are thirteen 8-bit readable/writable registers that set priorities (levels 7 to 0) for interrupts other than NMI. The correspondence between IPR settings and interrupt sources is shown in table 5.3. The IPR registers set a priority (level 7 to 0) for each interrupt source other than NMI. The IPR registers are initialized to H'77 by a reset and in hardware standby mode. They are not initialized in software standby mode. Bits 7 and 3—Reserved: These bits cannot be modified and are always read as 0. Table 5.3 Correspondence between Interrupt Sources and IPR Settings | | Bits | | | | | | |----------|-----------------------|---------------------------------|--|--|--|--| | Register | 6 to 4 | 2 to 0 | | | | | | IPRA | IRQ0 | IRQ1 | | | | | | IPRB | IRQ2<br>IRQ3 | IRQ4<br>IRQ5 | | | | | | IPRC | IRQ6<br>IRQ7 | DTC | | | | | | IPRD | Watchdog timer 0 | *1 | | | | | | IPRE | PC break | A/D converter, watchdog timer 1 | | | | | | IPRF | TPU channel 0 | TPU channel 1 | | | | | | IPRG | TPU channel 2 | *² | | | | | | IPRI | 8-bit timer channel 0 | 8-bit timer channel 1 | | | | | | IPRJ | *1 | SCI channel 0 | | | | | | IPRK | SCI channel 1 | *² | | | | | | IPRO | SCI channel 3 | *¹ | | | | | Notes: \*1 Reserved bits. These bits cannot be modified and are always read as 1. As shown in table 5.3, multiple interrupts are assigned to one IPR. Setting a value in the range from H'0 to H'7 in the 3-bit groups of bits 6 to 4 and 2 to 0 sets the priority of the corresponding interrupt. The lowest priority level, level 0, is assigned by setting H'0, and the highest priority level, level 7, by setting H'7. When interrupt requests are generated, the highest-priority interrupt according to the priority levels set in the IPR registers is selected. This interrupt level is then compared with the interrupt mask level set by the interrupt mask bits (I2 to I0) in the extend register (EXR) in the CPU, and if the priority level of the interrupt is higher than the set mask level, an interrupt request is issued to the CPU. <sup>\*2</sup> Reserved bits. Only 1 may be written to these bits. ## 5.2.3 IRQ Enable Register (IER) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---| | | | IRQ7E | IRQ6E | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | | | Initial va | alue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | • | | R/W | : | R/W | IER is an 8-bit readable/writable register that controls enabling and disabling of interrupt requests IRQ7 to IRQ0. IER is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bits 7 to 0—IRQ7 to IRQ0 Enable (IRQ7E to IRQ0E):** These bits select whether IRQ7 to IRQ0 are enabled or disabled. Bit n | IRQnE | Description | | |-------|--------------------------|-----------------| | 0 | IRQn interrupts disabled | (Initial value) | | 1 | IRQn interrupts enabled | | | | | (n = 7 to 0) | # 5.2.4 IRQ Sense Control Registers H and L (ISCRH, ISCRL) #### **ISCRH** | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------|------|---------|---------|---------|---------|---------|---------|---------|---------| | | | IRQ7SCB | IRQ7SCA | IRQ6SCB | IRQ6SCA | IRQ5SCB | IRQ5SCA | IRQ4SCB | IRQ4SCA | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W #### **ISCRL** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|---------|---------|---------|---------|---------|---------|---------|---------| | | | IRQ3SCB | IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA | | Initial valu | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W The ISCR registers are 16-bit readable/writable registers that select rising edge, falling edge, or both edge detection, or level sensing, for the input at pins $\overline{IRQ7}$ to $\overline{IRQ0}$ . The ISCR registers are initialized to H'0000 by a reset and in hardware standby mode. They are not initialized in software standby mode. # Bits 15 to 0—IRQ7 Sense Control A and B (IRQ7SCA, IRQ7SCB) to IRQ0 Sense Control A and B (IRQ0SCA, IRQ0SCB) Bits 15 to 0 | IRQ7SCB to | IRQ7SCA to | _ | |------------|------------|---------------------------------------------------------------------------------------------------------------------| | IRQ0SCB | IRQ0SCA | Description | | 0 | 0 | Interrupt request generated at $\overline{\text{IRQ7}}$ to $\overline{\text{IRQ0}}$ input low level (initial value) | | | 1 | Interrupt request generated at falling edge of IRQ7 to IRQ0 input | | 1 | 0 | Interrupt request generated at rising edge of IRQ7 to IRQ0 input | | | 1 | Interrupt request generated at both falling and rising edges of IRQ7 to IRQ0 input | ## 5.2.5 IRQ Status Register (ISR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|--------|--------|--------|--------|--------|--------|--------|--------| | | | IRQ7F | IRQ6F | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | Initial va | ılue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* Note: \* Only 0 can be written, to clear the flag. ISR is an 8-bit readable/writable register that indicates the status of IRQ7 to IRQ0 interrupt requests. ISR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bits 7 to 0—IRQ7 to IRQ0 flags (IRQ7F to IRQ0F):** These bits indicate the status of IRQ7 to IRQ0 interrupt requests. | Bit | t n | |-----|-----| | | | | IRQnF | Description | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | [Clearing conditions] | (Initial value) | | | • Cleared by reading IRQnF flag when IRQnF = 1, then writing 0 to IRQ | nF flag | | | <ul> <li>When interrupt exception handling is executed when low-level detection<br/>(IRQnSCB = IRQnSCA = 0) and IRQn input is high</li> </ul> | on is set | | | <ul> <li>When IRQn interrupt exception handling is executed when falling, risin<br/>detection is set (IRQnSCB = 1 or IRQnSCA = 1)</li> </ul> | ng, or both-edge | | | • When the DTC is activated by an IRQn interrupt, and the DISEL bit in DTC is cleared to 0 | MRB of the | | 1 | [Setting conditions] | _ | | | <ul> <li>When IRQn input goes low when low-level detection is set (IRQnSCB 0)</li> </ul> | = IRQnSCA = | | | • When a falling edge occurs in $\overline{IRQn}$ input when falling edge detection (IRQnSCB = 0, IRQnSCA = 1) | is set | | | <ul> <li>When a rising edge occurs in IRQn input when rising edge detection is<br/>(IRQnSCB = 1, IRQnSCA = 0)</li> </ul> | s set | | | <ul> <li>When a falling or rising edge occurs in IRQn input when both-edge de<br/>(IRQnSCB = IRQnSCA = 1)</li> </ul> | tection is set | (n = 7 to 0) # 5.3 Interrupt Sources Interrupt sources comprise external interrupts (NMI and IRQ7 to IRQ0) and internal interrupts (36 sources). # **5.3.1** External Interrupts There are nine external interrupts: NMI and IRQ7 to IRQ0. These interrupts can be used to restore the LSI from software standby mode. **NMI Interrupt:** NMI is the highest-priority interrupt, and is always accepted by the CPU regardless of the interrupt control mode or the status of the CPU interrupt mask bits. The NMIEG bit in SYSCR can be used to select whether an interrupt is requested at a rising edge or a falling edge on the NMI pin. The vector number for NMI interrupt exception handling is 7. **IRQ7 to IRQ0 Interrupts:** Interrupts IRQ7 to IRQ0 are requested by an input signal at pins $\overline{\text{IRQ7}}$ to $\overline{\text{IRQ0}}$ . Interrupts IRQ7 to IRQ0 have the following features: - Using ISCR, it is possible to select whether an interrupt is generated by a low level, falling edge, rising edge, or both edges, at pins $\overline{IRQ7}$ to $\overline{IRQ0}$ . - Enabling or disabling of interrupt requests IRQ7 to IRQ0 can be selected with IER. - The interrupt priority level can be set with IPR. - The status of interrupt requests IRQ7 to IRQ0 is indicated in ISR. ISR flags can be cleared to 0 by software. A block diagram of interrupts IRQ7 to IRQ0 is shown in figure 5.2. Figure 5.2 Block Diagram of Interrupts IRQ7 to IRQ0 Figure 5.3 shows the timing of setting IRQnF. Figure 5.3 Timing of Setting IRQnF The vector numbers for IRQ7 to IRQ0 interrupt exception handling are 23 to 16. Detection of IRQ7 to IRQ0 interrupts does not depend on whether the relevant pin has been set for input or output. However, when a pin is used as an external interrupt input pin, do not clear the corresponding DDR to 0 and use the pin as an I/O pin for another function. Since interrupt request flags IRQ7F to IRQ0F are set when the setting condition is satisfied, regardless of the IER setting, only the necessary flags should be referenced. #### **5.3.2** Internal Interrupts There are 36 sources for internal interrupts from on-chip supporting modules. - For each on-chip supporting module there are flags that indicate the interrupt request status, and enable bits that select enabling or disabling of these interrupts. If both of these are set to 1 for a particular interrupt source, an interrupt request is issued to the interrupt controller. - The interrupt priority level can be set by means of IPR. - The DTC can be activated by a TPU, 8-bit timer, SCI, or other interrupt request. When the DTC is activated by an interrupt, the interrupt control mode and interrupt mask bits are not affected. #### 5.3.3 Interrupt Exception Handling Vector Table Table 5.4 shows interrupt exception handling sources, vector addresses, and interrupt priorities. For default priorities, the lower the vector number, the higher the priority. Priorities among modules can be set by means of the IPR. The situation when two or more modules are set to the same priority, and priorities within a module, are fixed as shown in table 5.4. Table 5.4 Interrupt Sources, Vector Addresses, and Interrupt Priorities | | Origin of<br>Interrupt | Vector | Vector<br>Address*<br>Advanced | | | |-------------------------------------------------------|------------------------|----------------|--------------------------------|------------|---------------| | Interrupt Source | Source | Number | Mode | IPR | Priority | | NMI | External | 7 | H'001C | | High | | IRQ0 | pin | 16 | H'0040 | IPRA6 to 4 | _<br><b>↑</b> | | IRQ1 | <del></del> | 17 | H'0044 | IPRA2 to 0 | _ | | IRQ2<br>IRQ3 | | 18<br>19 | H'0048<br>H'004C | IPRB6 to 4 | _ | | IRQ4<br>IRQ5 | <del></del> | 20<br>21 | H'0050<br>H'0054 | IPRB2 to 0 | _ | | IRQ6 (dedicated to the FLEX <sup>TM</sup> decoder II) | <del></del> | 22 | H'0058 | IPRC6 to 4 | _ | | IRQ7 | | 23 | H'005C | | _ | | SWDTEND (software activation interrupt end) | DTC | 24 | H'0060 | IPRC2 to 0 | _ | | WOVI0 (interval timer 0) | Watchdog timer 0 | 25 | H'0064 | IPRD6 to 4 | | | PC break | PC break | 27 | H'006C | IPRE6 to 4 | = | | ADI (A/D conversion end) | A/D | 28 | H'0070 | IPRE2 to 0 | _ | | WOVI1 (interval timer 1) | Watchdog timer 1 | 29 | H'0074 | | | | Reserved | _ | 30<br>31 | H'0078<br>H'007C | | | | TGI0A (TGR0A input capture/compare match) | TPU<br>channel 0 | 32 | H'0080 | IPRF6 to 4 | | | TGI0B (TGR0B input capture/compare match) | | 33 | H'0084 | | | | TGI0C (TGR0C input capture/compare match) | | 34 | H'0088 | | | | TGI0D (TGR0D input capture/compare match) | | 35 | H'008C | | | | TCI0V (overflow 0) | | 36 | H'0090 | | _ | | Reserved | _ | 37<br>38<br>39 | H'0094<br>H'0098<br>H'009C | | Low | 93 | | Origin of | | Vector<br>Address* | | | |------------------------------|-------------|--------|--------------------|------------|----------| | | Interrupt | Vector | Advanced | | | | Interrupt Source | Source | Number | Mode | IPR | Priority | | TGI1A (TGR1A input | TPU | 40 | H'00A0 | IPRF2 to 0 | High | | capture/compare match) | channel 1 | | | | <b>A</b> | | TGI1B (TGR1B compare match) | | 41 | H'00A4 | | | | TCI1V (overflow 1) | | 42 | H'00A8 | | | | TCI1U (underflow 1) | | 43 | H'00AC | | _ | | TGI2A (TGR2A input | TPU | 44 | H'00B0 | IPRG6 to 4 | | | capture/compare match) | channel 2 | | | | | | TGI2B (TGR2B compare match) | | 45 | H'00B4 | | | | TCI2V (overflow 2) | | 46 | H'00B8 | | | | TCI2U (underflow 2) | | 47 | H'00BC | | | | CMIA0 (compare match A) | 8-bit timer | 64 | H'0100 | IPRI6 to 4 | - | | CMIB0 (compare match B) | channel 0 | 65 | H'0104 | | | | OVI0 (overflow) | | 66 | H'0108 | | | | Reserved | _ | 67 | H'010C | | | | CMIA1 (compare match A) | 8-bit timer | 68 | H'0110 | IPRI2 to 0 | - | | CMIB1 (compare match B) | channel 1 | 69 | H'0114 | | | | OVI1 (overflow) | | 70 | H'0118 | | | | Reserved | _ | 71 | H'011C | | | | ERI0 (receive error 0) | SCI | 80 | H'0140 | IPRJ2 to 0 | _ | | RXI0 (reception completed 0) | channel 0 | 81 | H'0144 | | | | TXI0 (transmit data empty 0) | | 82 | H'0148 | | | | TEI0 (transmission end 0) | | 83 | H'014C | | | | ERI1 (receive error 1) | SCI | 84 | H'0150 | IPRK6 to 4 | | | RXI1 (reception completed 1) | channel 1 | 85 | H'0154 | | | | TXI1 (transmit data empty 1) | | 86 | H'0158 | | | | TEI1 (transmission end 1) | | 87 | H'015C | | | | ERI3 (receive error 3) | SCI | 120 | H'01E0 | IPRO6 to 4 | | | RXI3 (reception completed 3) | channel 3 | 121 | H'01E4 | | | | TXI3 (transmit data empty 3) | | 122 | H'01E8 | | | | TEI3 (transmission end 3) | | 123 | H'01EC | | Low | Note: \* Lower 16 bits of the start address. # 5.4 Interrupt Operation #### 5.4.1 Interrupt Control Modes and Interrupt Operation Interrupt operations in the LSI differ depending on the interrupt control mode. NMI interrupts are accepted at all times except in the reset state and the hardware standby state. In the case of IRQ interrupts and on-chip supporting module interrupts, an enable bit is provided for each interrupt. Clearing an enable bit to 0 disables the corresponding interrupt request. Interrupt sources for which the enable bits are set to 1 are controlled by the interrupt controller. Table 5.5 shows the interrupt control modes. The interrupt controller performs interrupt control according to the interrupt control mode set by the INTM1 and INTM0 bits in SYSCR, the priorities set in IPR, and the masking state indicated by the I and UI bits in the CPU's CCR, and bits I2 to I0 in EXR. **Table 5.5** Interrupt Control Modes | Interrupt | SYSCR INTM1 INTM0 | | Priority Setting | Interrupt | | |---------------------|-------------------|---|------------------|-----------|------------------------------------------------------------------------------------------------------| | <b>Control Mode</b> | | | Registers | Mask Bits | Description | | 0 | 0 | 0 | _ | I | Interrupt mask control is performed by the I bit. | | _ | _ | 1 | _ | _ | Setting prohibited | | 2 | 1 | 0 | IPR | l2 to l0 | 8-level interrupt mask control is performed by bits I2 to I0. 8 priority levels can be set with IPR. | | _ | | 1 | _ | _ | Setting prohibited | Figure 5.4 shows a block diagram of the priority decision circuit. Figure 5.4 Block Diagram of Interrupt Control Operation # (1) Interrupt Acceptance Control In interrupt control mode 0, interrupt acceptance is controlled by the I bit in CCR. Table 5.6 shows the interrupts selected in each interrupt control mode. Table 5.6 Interrupts Selected in Each Interrupt Control Mode (1) | | Interrupt Mask Bits | | |------------------------|---------------------|---------------------| | Interrupt Control Mode | Ī | Selected Interrupts | | 0 | 0 | All interrupts | | | 1 | NMI interrupts | | 2 | * | All interrupts | \* : Don't care #### (2) 8-Level Control In interrupt control mode 2, 8-level mask level determination is performed for the selected interrupts in interrupt acceptance control according to the interrupt priority level (IPR). The interrupt source selected is the interrupt with the highest priority level, and whose priority level set in IPR is higher than the mask level. Table 5.7 Interrupts Selected in Each Interrupt Control Mode (2) | Interrupt Control Mode | Selected Interrupts | |------------------------|--------------------------------------------------------------------------------------------------------------| | 0 | All interrupts | | 2 | Highest-priority-level (IPR) interrupt whose priority level is greater than the mask level (IPR > I2 to I0). | #### (3) Default Priority Determination When an interrupt is selected by 8-level control, its priority is determined and a vector number is generated. If the same value is set for IPR, acceptance of multiple interrupts is enabled, and so only the interrupt source with the highest priority according to the preset default priorities is selected and has a vector number generated. Interrupt sources with a lower priority than the accepted interrupt source are held pending. Table 5.8 shows operations and control signal functions in each interrupt control mode. Table 5.8 Operations and Control Signal Functions in Each Interrupt Control Mode | Interrupt<br>Control | Setting | | Interrupt Acceptance<br>Control | | 8-Level Control | | | Default<br>_Priority | т | |----------------------|---------|-------|---------------------------------|----------------|-----------------|---------|------------|----------------------|---------| | Mode | INTM1 | INTM0 | | I | | I2 to I | 0 IPR | Determination | (Trace) | | 0 | 0 | 0 | 0 | IM | Х | _ | <u>*</u> 2 | 0 | | | 2 | 1 | 0 | Χ | * <sup>1</sup> | 0 | IM | PR | 0 | T | #### Legend : Interrupt operation control performedX : No operation. (All interrupts enabled) IM: Used as interrupt mask bit PR: Sets priority. —: Not used. Notes: \*1 Set to 1 when interrupt is accepted. \*2 Keep the initial setting. #### 5.4.2 Interrupt Control Mode 0 Enabling and disabling of IRQ interrupts and on-chip supporting module interrupts can be set by means of the I bit in the CPU's CCR. Interrupts are enabled when the I bit is cleared to 0, and disabled when set to 1. Figure 5.5 shows a flowchart of the interrupt acceptance operation in this case. - [1] If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - [2] The I bit is then referenced. If the I bit is cleared to 0, the interrupt request is accepted. If the I bit is set to 1, only an NMI interrupt is accepted, and other interrupt requests are held pending. - [3] Interrupt requests are sent to the interrupt controller, the highest-ranked interrupt according to the priority system is accepted, and other interrupt requests are held pending. - [4] When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. - [5] The PC and CCR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - [6] Next, the I bit in CCR is set to 1. This masks all interrupts except NMI. - [7] A vector address is generated for the accepted interrupt, and execution of the interrupt handling routine starts at the address indicated by the contents of that vector address. Figure 5.5 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 0 #### 5.4.3 Interrupt Control Mode 2 Eight-level masking is implemented for IRQ interrupts and on-chip supporting module interrupts by comparing the interrupt mask level set by bits I2 to I0 of EXR in the CPU with IPR. Figure 5.6 shows a flowchart of the interrupt acceptance operation in this case. - [1] If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - [2] When interrupt requests are sent to the interrupt controller, the interrupt with the highest priority according to the interrupt priority levels set in IPR is selected, and lower-priority interrupt requests are held pending. If a number of interrupt requests with the same priority are generated at the same time, the interrupt request with the highest priority according to the priority system shown in table 5.4 is selected. - [3] Next, the priority of the selected interrupt request is compared with the interrupt mask level set in EXR. An interrupt request with a priority no higher than the mask level set at that time is held pending, and only an interrupt request with a priority higher than the interrupt mask level is accepted. - [4] When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. - [5] The PC, CCR, and EXR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - [6] The T bit in EXR is cleared to 0. The interrupt mask level is rewritten with the priority level of the accepted interrupt. - If the accepted interrupt is NMI, the interrupt mask level is set to H'7. - [7] A vector address is generated for the accepted interrupt, and execution of the interrupt handling routine starts at the address indicated by the contents of that vector address. Figure 5.6 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 2 ## 5.4.4 Interrupt Exception Handling Sequence Figure 5.7 shows the interrupt exception handling sequence. The example shown is for the case where interrupt control mode 0 is set in advanced mode, and the program area and stack area are in on-chip memory. Figure 5.7 Interrupt Exception Handling #### **5.4.5** Interrupt Response Times The LSI is capable of fast word transfer instruction to on-chip memory, and the program area is provided in on-chip ROM and the stack area in on-chip RAM, enabling high-speed processing. Table 5.9 shows interrupt response times - the interval between generation of an interrupt request and execution of the first instruction in the interrupt handling routine. The execution status symbols used in table 5.9 are explained in table 5.10. **Table 5.9** Interrupt Response Times | | | Norma | I Mode*5 | Advanced Mode | | | |-------|----------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--| | No. | Execution Status | INTM1 = 0 | INTM1 = 1 | INTM1 = 0 | INTM1 = 1 | | | 1 | Interrupt priority determination*1 | 3 | 3 | 3 | 3 | | | 2 | Number of wait states until executing instruction ends*2 | (1 to 19)<br>+2·S <sub>1</sub> | (1 to 19)<br>+2·S <sub>1</sub> | (1 to 19)<br>+2·S <sub>1</sub> | (1 to 19)<br>+2·S <sub>1</sub> | | | 3 | PC, CCR, EXR stack save | 2-S <sub>K</sub> | 3-S <sub>K</sub> | 2.S <sub>K</sub> | 3-S <sub>K</sub> | | | 4 | Vector fetch | Sı | Sı | 2·S <sub>1</sub> | 2·S <sub>1</sub> | | | 5 | Instruction fetch*3 | 2·S <sub>1</sub> | 2·S <sub>1</sub> | 2·S <sub>1</sub> | 2·S <sub>1</sub> | | | 6 | Internal processing*4 | 2 | 2 | 2 | 2 | | | Total | (using on-chip memory) | 11 to 31 | 12 to 32 | 12 to 32 | 13 to 33 | | Notes: \*1 Two states in case of internal interrupt. Table 5.10 Number of States in Interrupt Handling Routine Execution Statuses | | | Object of Access | | | | | | |---------------------|--------------|--------------------|-------------------|-------------------|-------------------|-------------------|--| | | | | | Exter | nal Device | | | | | | | 8 Bit Bus | | 16 Bit Bu | S | | | Symbol | | Internal<br>Memory | 2-State<br>Access | 3-State<br>Access | 2-State<br>Access | 3-State<br>Access | | | Instruction fetch | Sı | 1 | 4 | 6+2m | 2 | 3+m | | | Branch address read | SJ | | | | | | | | Stack manipulation | $S_{\kappa}$ | | | | | | | m: Number of wait states in an external device access. <sup>\*2</sup> Refers to MULXS and DIVXS instructions. <sup>\*3</sup> Prefetch after interrupt acceptance and interrupt handling routine prefetch. <sup>\*4</sup> Internal processing after interrupt acceptance and internal processing after vector fetch. <sup>\*5</sup> Not available in the LSI. # 5.5 Usage Notes # 5.5.1 Contention between Interrupt Generation and Disabling When an interrupt enable bit is cleared to 0 to disable interrupts, the disabling becomes effective after execution of the instruction. In other words, when an interrupt enable bit is cleared to 0 by an instruction such as BCLR or MOV, if an interrupt is generated during execution of the instruction, the interrupt concerned will still be enabled on completion of the instruction, and so interrupt exception handling for that interrupt will be executed on completion of the instruction. However, if there is an interrupt request of higher priority than that interrupt, interrupt exception handling will be executed for the higher-priority interrupt, and the lower-priority interrupt will be ignored. The same also applies when an interrupt source flag is cleared to 0. Figure 5.8 shows and example in which the CMIEA bit in 8-bit timer TCR is cleared to 0. Figure 5.8 Contention between Interrupt Generation and Disabling The above contention will not occur if an enable bit or interrupt source flag is cleared to 0 while the interrupt is masked. #### 5.5.2 Instructions that Disable Interrupts Instructions that disable interrupts are LDC, ANDC, ORC, and XORC. After any of these instructions is executed, all interrupts including NMI are disabled and the next instruction is always executed. When the I bit is set by one of these instructions, the new value becomes valid two states after execution of the instruction ends. #### 5.5.3 Times when Interrupts are Disabled There are times when interrupt acceptance is disabled by the interrupt controller. The interrupt controller disables interrupt acceptance for a 3-state period after the CPU has updated the mask level with an LDC, ANDC, ORC, or XORC instruction. #### 5.5.4 Interrupts during Execution of EEPMOV Instruction Interrupt operation differs between the EEPMOV.B instruction and the EEPMOV.W instruction. With the EEPMOV.B instruction, an interrupt request (including NMI) issued during the transfer is not accepted until the move is completed. With the EEPMOV.W instruction, if an interrupt request is issued during the transfer, interrupt exception handling starts at a break in the transfer cycle. The PC value saved on the stack in this case is the address of the next instruction. Therefore, if an interrupt is generated during execution of an EEPMOV.W instruction, the following coding should be used. L1: EEPMOV.W MOV.W R4,R4 BNE L1 # 5.6 DTC Activation by Interrupt #### 5.6.1 Overview The DTC can be activated by an interrupt. In this case, the following options are available: - Interrupt request to CPU - Activation request to DTC - Selection of a number of the above For details of interrupt requests that can be used with to activate the DTC, see section 8, Data Transfer Controller. #### 5.6.2 Block Diagram Figure 5.9 shows a block diagram of the DTC interrupt controller. Figure 5.9 Interrupt Control for DTC #### 5.6.3 Operation The interrupt controller has three main functions in DTC control. (1) **Selection of Interrupt Source:** Interrupt sources can be specified as DTC activation requests or CPU interrupt requests by means of the DTCE bit of DTCERA to DTCERF, and DTCERI in the DTC. After a DTC data transfer, the DTCE bit can be cleared to 0 and an interrupt request sent to the CPU in accordance with the specification of the DISEL bit of MRB in the DTC. When the DTC has performed the specified number of data transfers and the transfer counter value is zero, the DTCE bit is cleared to 0 and an interrupt request is sent to the CPU after the DTC data transfer - (2) **Determination of Priority:** The DTC activation source is selected in accordance with the default priority order, and is not affected by mask or priority levels. See section 8.3.3, DTC Vector Table, for the respective priorities. - (3) **Operation Order:** If the same interrupt is selected as a DTC activation source and a CPU interrupt source, the DTC data transfer is performed first, followed by CPU interrupt exception handling. Table 5.11 summarizes interrupt source selection and interrupt source clearance control according to the settings of the DTCE bit of DTCERA to DTCERF and DTCERI in the DTC, and the DISEL bit of MRB in the DTC. **Table 5.11 Interrupt Source Selection and Clearing Control** | | Settings | | | | | |------|----------|---------------------------------------------|-----|--|--| | DTC | | Interrupt Source Selection/Clearing Control | | | | | DTCE | DISEL | DTC | CPU | | | | 0 | * | Х | Δ | | | | 1 | 0 | Δ | X | | | | | 1 | 0 | Δ | | | #### Legend $\Delta\,$ : The relevant interrupt is used. Interrupt source clearing is performed. (The CPU should clear the source flag in the interrupt handling routine.) O: The relevant interrupt is used. The interrupt source is not cleared. X: The relevant bit cannot be used. C-44!---- \* : Don't care | (4) Usage Note: SCI and A/D converter interrupt sources are cleared when the DTC reads or writes to the prescribed register, and are not dependent on the DTCE and DISEL bits. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | # Section 6 PC Break Controller (PBC) #### 6.1 Overview The PC break controller (PBC) provides functions that simplify program debugging. Using these functions, it is easy to create a self-monitoring debugger, enabling programs to be debugged with the chip alone, without using an in-circuit emulator. Four break conditions can be set in the PBC: instruction fetch, data read, data write, and data read/write. #### 6.1.1 Features The PC break controller has the following features: - Two break channels (A and B) - The following can be set as break compare conditions: - 24 address bits - Bit masking possible - Bus cycle - Instruction fetch - Data access: data read, data write, data read/write - Bus master - Either CPU or CPU/DTC can be selected - The timing of PC break exception handling after the occurrence of a break condition is as follows: - Immediately before execution of the instruction fetched at the set address (instruction fetch) - Immediately after execution of the instruction that accesses data at the set address (data access) - Module stop mode can be set - The initial setting is for PBC operation to be halted. Register access is enabled by clearing module stop mode. # 6.1.2 Block Diagram Figure 6.1 shows a block diagram of the PC break controller. Figure 6.1 Block Diagram of PC Break Controller ## 6.1.3 Register Configuration Table 6.1 shows the PC break controller registers. **Table 6.1** PC Break Controller Registers | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------|--------------|--------|---------------|-----------| | Break address register A | BARA | R/W | H'000000 | H'FE00 | | Break address register B | BARB | R/W | H'000000 | H'FE04 | | Break control register A | BCRA | R(W)*2 | H'00 | H'FE08 | | Break control register B | BCRB | R(W)*2 | H'00 | H'FE09 | | Module stop control register C | MSTPCRC | R/W | H'FF | H'FDEA | Notes: \*1 Lower 16 bits of the address. # **6.2** Register Descriptions #### 6.2.1 Break Address Register A (BARA) BARA is a 32-bit readable/writable register that specifies the channel A break address. BAA23 to BAA0 are initialized to H'000000 by a power-on reset and in hardware standby mode. Bits 31 to 24—Reserved: These bits return an undefined value if read, and cannot be modified. Bits 23 to 0—Break Address A23 to A0 (BAA23 to BAA0): These bits hold the channel A PC break address. <sup>\*2</sup> Only 0 can be written, to clear the flag. #### 6.2.2 Break Address Register B (BARB) BARB is the channel B break address register. The bit configuration is the same as for BARA. #### 6.2.3 Break Control Register A (BCRA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----------|-------|-----|--------|--------|--------|--------|--------|------| | | | CMFA | CDA | BAMRA2 | BAMRA1 | BAMRA0 | CSELA1 | CSELA0 | BIEA | | Initial value | <b>:</b> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R(W)* | R/W Note: \* Only 0 can be written to bit 7, to clear this flag. BCRA is an 8-bit readable/writable register that controls channel A PC breaks. BCRA (1) selects the break condition bus master, (2) specifies bits subject to address comparison masking, and (3) specifies whether the break condition is applied to an instruction fetch or a data access. It also contains a condition match flag. BCRA is initialized to H'00 by a power-on reset and in hardware standby mode. **Bit 7—Condition Match Flag A (CMFA):** Set to 1 when a break condition set for channel A is satisfied. This flag is not cleared to 0. Bit 7 | CMFA | Description | | |------|---------------------------------------------------|-----------------| | 0 | [Clearing condition] | _ | | | When 0 is written to CMFA after reading* CMFA = 1 | (Initial value) | | 1 | [Setting condition] | | | | When a condition set for channel A is satisfied | | Note: \* Read the state wherein CMFA = 1 twice or more, when the CMFA is polled after inhibiting the PC break interrupt. Bit 6—CPU Cycle/DTC Cycle Select A (CDA): Selects the channel A break condition bus master. Bit 6 | CDA | Description | | |-----|-----------------------------------------------------|-----------------| | 0 | PC break is performed when CPU is bus master | (Initial value) | | 1 | PC break is performed when CPU or DTC is bus master | | Bits 5 to 3—Break Address Mask Register A2 to A0 (BAMRA2 to BAMRA0): These bits specify which bits of the break address (BAA23 to BAA0) set in BARA are to be masked. | Bit 5 | Bit 4 | Bit 3 | | |--------|--------|--------|-----------------------------------------------------------------------------| | BAMRA2 | BAMRA1 | BAMRA0 | <br>Description | | 0 | 0 | 0 | All BARA bits are unmasked and included in break conditions (Initial value) | | | | 1 | BAA0 (lowest bit) is masked, and not included in break conditions | | | 1 | 0 | BAA1 to 0 (lower 2 bits) are masked, and not included in break conditions | | | | 1 | BAA2 to 0 (lower 3 bits) are masked, and not included in break conditions | | 1 | 0 | 0 | BAA3 to 0 (lower 4 bits) are masked, and not included in break conditions | | | | 1 | BAA7 to 0 (lower 8 bits) are masked, and not included in break conditions | | | 1 | 0 | BAA11 to 0 (lower 12 bits) are masked, and not included in break conditions | | | | 1 | BAA15 to 0 (lower 16 bits) are masked, and not included in break conditions | Bits 2 and 1—Break Condition Select A (CSELA1, CSELA0): These bits selection an instruction fetch, data read, data write, or data read/write cycle as the channel A break condition. | Bit 2 | Bit 1 | | | |--------|--------|--------------------------------------------------|-----------------| | CSELA1 | CSELA0 | | | | 0 | 0 | Instruction fetch is used as break condition | (Initial value) | | | 1 | Data read cycle is used as break condition | | | 1 | 0 | Data write cycle is used as break condition | | | | 1 | Data read/write cycle is used as break condition | | Bit 0—Break Interrupt Enable A (BIEA): Enables or disables channel A PC break interrupts. #### Bit 0 | BIEA | Description | | |------|----------------------------------|-----------------| | 0 | PC break interrupts are disabled | (Initial value) | | 1 | PC break interrupts are enabled | | #### 6.2.4 Break Control Register B (BCRB) BCRB is the channel B break control register. The bit configuration is the same as for BCRA. # 6.2.5 Module Stop Control Register C (MSTPCRC) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|--------|--------|--------|--------|--------|--------|--------| | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W : | R/W MSTPCRC is an 8-bit readable/writable register that performs module stop mode control. When the MSTPC4 bit is set to 1, PC break controller operation is stopped at the end of the bus cycle, and module stop mode is entered. Register read/write accesses are not possible in module stop mode. For details, see section 19.5, Module Stop Mode. MSTPCRC is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 4—Module Stop (MSTPC4): Specifies the PC break controller module stop mode. Bit 4 | <b>_</b> | | | |----------|-------------------------------------------------|-----------------| | MSTPC4 | <br>Description | | | 0 | PC break controller module stop mode is cleared | | | 1 | PC break controller module stop mode is set | (Initial value) | # 6.3 Operation The operation flow from break condition setting to PC break interrupt exception handling is shown in sections 6.3.1 and 6.3.2, taking the example of channel A. #### 6.3.1 PC Break Interrupt Due to Instruction Fetch #### (1) Initial settings - Set the break address in BARA. For a PC break caused by an instruction fetch, set the address of the first instruction byte as the break address. - Set the break conditions in BCRA. **BCRA bit 6 (CDA):** With a PC break caused by an instruction fetch, the bus master must be the CPU. Set 0 to select the CPU. BCRA bits 5 to 3 (BAMA2 to 0): Set the address bits to be masked. **BCRA bits 2 to 1 (CSELA1 to 0):** Set 00 to specify an instruction fetch as the break condition. **BCRA** bit 0 (BIEA): Set to 1 to enable break interrupts. #### (2) Satisfaction of break condition — When the instruction at the set address is fetched, a PC break request is generated immediately before execution of the fetched instruction, and the condition match flag (CMFA) is set. ## (3) Interrupt handling After priority determination by the interrupt controller, PC break interrupt exception handling is started. # 6.3.2 PC Break Interrupt Due to Data Access # (1) Initial settings - Set the break address in BARA. For a PC break caused by a data access, set the target ROM, RAM, I/O, or external address space address as the break address. Stack operations and branch address reads are included in data accesses. - Set the break conditions in BCRA. BCRA bit 6 (CDA): Select the bus master. BCRA bits 5 to 3 (BAMA2 to 0): Set the address bits to be masked. **BCRA bits 2 to 1 (CSELA1 to 0):** Set 01, 10, or 11 to specify data access as the break condition. **BCRA bit 0 (BIEA):** Set to 1 to enable break interrupts. - (2) Satisfaction of break condition - After execution of the instruction that performs a data access on the set address, a PC break request is generated and the condition match flag (CMFA) is set. - (3) Interrupt handling - After priority determination by the interrupt controller, PC break interrupt exception handling is started. ## 6.3.3 Notes on PC Break Interrupt Handling - (1) The PC break interrupt is shared by channels A and B. The channel from which the request was issued must be determined by the interrupt handler. - (2) The CMFA and CMFB flags are not cleared to 0, so 0 must be written to CMFA or CMFB after first reading the flag while it is set to 1. If the flag is left set to 1, another interrupt will be requested after interrupt handling ends. - (3) A PC break interrupt generated when the DTC is the bus master is accepted after the bus has been transferred to the CPU by the bus controller. ## **6.3.4** Operation in Transitions to Power-Down Modes The operation when a PC break interrupt is set for an instruction fetch at the address after a SLEEP instruction is shown below. - (1) When the SLEEP instruction causes a transition from high-speed (medium-speed) mode to sleep mode, or from subactive mode to subsleep mode: - After execution of the SLEEP instruction, a transition is not made to sleep mode or subsleep mode, and PC break interrupt handling is executed. After execution of PC break interrupt handling, the instruction at the address after the SLEEP instruction is executed (figure 6.2 (A)). - (2) When the SLEEP instruction causes a transition from high-speed (medium-speed) mode to subactive mode: - After execution of the SLEEP instruction, a transition is made to subactive mode via direct transition exception handling. After the transition, PC break interrupt handling is executed, then the instruction at the address after the SLEEP instruction is executed (figure 6.2 (B)). - (3) When the SLEEP instruction causes a transition from subactive mode to high-speed (medium-speed) mode: - After execution of the SLEEP instruction, and following the clock oscillation settling time, a transition is made to high-speed (medium-speed) mode via direct transition exception handling. After the transition, PC break interrupt handling is executed, then the instruction at the address after the SLEEP instruction is executed (figure 6.2 (C)). (4) When the SLEEP instruction causes a transition to software standby mode or watch mode: After execution of the SLEEP instruction, a transition is made to the respective mode, and PC break interrupt handling is not executed. However, the CMFA or CMFB flag is set (figure 6.2 (D)). Figure 6.2 Operation in Power-Down Mode Transitions #### 6.3.5 PC Break Operation in Continuous Data Transfer If a PC break interrupt is generated when the following operations are being performed, exception handling is executed on completion of the specified transfer. - (1) When a PC break interrupt is generated at the transfer address of an EEPMOV.B instruction: PC break exception handling is executed after all data transfers have been completed and the EEPMOV.B instruction has ended. - (2) When a PC break interrupt is generated at a DTC transfer address: PC break exception handling is executed after the DTC has completed the specified number of data transfers, or after data for which the DISEL bit is set to 1 has been transferred. #### 6.3.6 When Instruction Execution is Delayed by One State Caution is required in the following cases, as instruction execution is one state later than usual. - (1) When the PBC is enabled (i.e. when the break interrupt enable bit is set to 1), execution of a one-word branch instruction (Bcc d:8, BSR, JSR, JMP, TRAPA, RTE, or RTS) located in on-chip ROM or RAM is always delayed by one state. - (2) When break interruption by instruction fetch is set, the set address indicates on-chip ROM or RAM space, and that address is used for data access, the instruction that executes the data access is one state later than in normal operation. - (3) When break interruption by instruction fetch is set and a break interrupt is generated, if the executing instruction immediately preceding the set instruction has one of the addressing modes shown below, and that address indicates on-chip ROM or RAM, the instruction will be one state later than in normal operation. - @ERn, @(d:16,ERn), @(d:32,ERn), @-ERn/ERn+, @aa:8, @aa:24, @aa:32, @(d:8,PC), @(d:16,PC), @@aa:8 - (4) When break interruption by instruction fetch is set and a break interrupt is generated, if the executing instruction immediately preceding the set instruction is NOP or SLEEP, or has #xx,Rn as its addressing mode, and that instruction is located in on-chip ROM or RAM, the instruction will be one state later than in normal operation. #### **6.3.7** Additional Notes - (1) When a PC break is set for an instruction fetch at the address following a BSR, JSR, JMP, TRAPA, RTE, or RTS instruction: - Even if the instruction at the address following a BSR, JSR, JMP, TRAPA, RTE, or RTS instruction is fetched, it is not executed, and so a PC break interrupt is not generated by the instruction fetch at the next address. - (2) When the I bit is set by an LDC, ANDC, ORC, or XORC instruction, a PC break interrupt becomes valid two states after the end of the executing instruction. If a PC break interrupt is set for the instruction following one of these instructions, since interrupts, including NMI, are disabled for a 3-state period in the case of LDC, ANDC, ORC, and XORC, the next instruction is always executed. For details, see section 5, Interrupt Controller. - (3) When a PC break is set for an instruction fetch at the address following a Bcc instruction: A PC break interrupt is generated if the instruction at the next address is executed in accordance with the branch condition, but is not generated if the instruction at the next address is not executed. - (4) When a PC break is set for an instruction fetch at the branch destination address of a Bcc instruction: - A PC break interrupt is generated if the instruction at the branch destination is executed in accordance with the branch condition, but is not generated if the instruction at the branch destination is not executed. # Section 7 Bus Controller #### 7.1 Overview The LSI has a built-in bus controller (BSC) that manages the external address space divided into eight areas. The bus specifications, such as bus width and number of access states, can be set independently for each area, enabling multiple memories to be connected easily. The bus controller also has a bus arbitration function, and controls the operation of the internal bus masters: the CPU and data transfer controller (DTC). #### 7.1.1 Features The features of the bus controller are listed below. - Manages external address space in area units - Manages the external space as 8 areas of 2-Mbytes - Bus specifications can be set independently for each area - Burst ROM interface can be set - Basic bus interface - Chip select ( $\overline{CS0}$ to $\overline{CS3}$ ) can be output for areas 0 to 3 - 8-bit access or 16-bit access can be selected for each area - 2-state access or 3-state access can be selected for each area - Program wait states can be inserted for each area - Burst ROM interface - Burst ROM interface can be set for area 0 - Choice of 1- or 2-state burst access - Idle cycle insertion - An idle cycle can be inserted in case of an external read cycle between different areas - An idle cycle can be inserted in case of an external write cycle immediately after an external read cycle - Bus arbitration function - Includes a bus arbiter that arbitrates bus mastership among the CPU and DTC - · Other features - External bus release function # 7.1.2 Block Diagram Figure 7.1 shows a block diagram of the bus controller. Figure 7.1 Block Diagram of Bus Controller # 7.1.3 Pin Configuration Table 7.1 summarizes the pins of the bus controller. **Table 7.1 Bus Controller Pins** | Name | Symbol | I/O | Function | |-------------------------|--------|--------|-------------------------------------------------------------------------------------------------------------------| | Address strobe | ĀS | Output | Strobe signal indicating that address output on address bus is enabled. | | Read | RD | Output | Strobe signal indicating that external space is being read. | | High write | HWR | Output | Strobe signal indicating that external space is to be written, and upper half (D15 to D8) of data bus is enabled. | | Low write | LWR | Output | Strobe signal indicating that external space is to be written, and lower half (D7 to D0) of data bus is enabled. | | Chip select 0 to 3 | CS0 to | Output | Strobe signal indicating that areas 0 to 3 are selected. | | Wait | WAIT | Input | Wait request signal when accessing external 3-state access space. | | Bus request | BREQ | Input | Request signal that releases bus to external device. | | Bus request acknowledge | BACK | Output | Acknowledge signal indicating that bus has been released. | ### 7.1.4 Register Configuration Table 7.2 summarizes the registers of the bus controller. **Table 7.2 Bus Controller Registers** | Name | Abbreviation | R/W | Initial value | Address*1 | |-------------------------------|--------------|-----|---------------|-----------| | Bus width control register | ABWCR | R/W | H'FF/H'00*2 | H'FED0 | | Access state control register | ASTCR | R/W | H'FF | H'FED1 | | Wait control register H | WCRH | R/W | H'FF | H'FED2 | | Wait control register L | WCRL | R/W | H'FF | H'FED3 | | Bus control register H | BCRH | R/W | H'D0 | H'FED4 | | Bus control register L | BCRL | R/W | H'08 | H'FED5 | | Pin function control register | PFCR | R/W | H'0D/H'00*3 | H'FDEB | Notes: \*1 Lower 16 bits of the address. # 7.2 Register Descriptions ## 7.2.1 Bus Width Control Register (ABWCR) | Bit : | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|------|------|------|------|------|------|------| | | | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | | Modes 5 to 7 | 7 | | | | | | | | | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | Mode 4 | | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W ABWCR is an 8-bit readable/writable register that designates each area for either 8-bit access or 16-bit access. ABWCR sets the data bus width for the external memory space. The bus width for on-chip memory and internal I/O registers is fixed regardless of the settings in ABWCR. After a power-on reset and in hardware standby mode, ABWCR is initialized to H'FF in modes 5, 6, 7, and to H'00 in mode 4. It is not initialized in software standby mode. <sup>\*2</sup> Determined by the MCU operating mode. Initialized to H'00 in mode 4, and to H'FF in modes 5 to 7. <sup>\*3</sup> Initialized to H'0D in modes 4 and 5, and to H'00 in modes 6 and 7. Bits 7 to 0—Area 7 to 0 Bus Width Control (ABW7 to ABW0): These bits select whether the corresponding area is to be designated for 8-bit access or 16-bit access. | ABWn | Description | | |------|----------------------------------------|--------------| | 0 | Area n is designated for 16-bit access | | | 1 | Area n is designated for 8-bit access | | | | | (n - 7 to 0) | (n = 7 to 0) ### 7.2.2 Access State Control Register (ASTCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|------|------|------|------|------|------|------|------| | | | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | | Initial va | alue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W ASTCR is an 8-bit readable/writable register that designates each area as either a 2-state access space or a 3-state access space. ASTCR sets the number of access states for the external memory space. The number of access states for on-chip memory and internal I/O registers is fixed regardless of the settings in ASTCR. ASTCR is initialized to HFF by a power-on reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 0—Area 7 to 0 Access State Control (AST7 to AST0): These bits select whether the corresponding area is to be designated as a 2-state access space or a 3-state access space. Wait state insertion is enabled or disabled at the same time. ### Bit n | ASTn | Description | | |------|---------------------------------------------------------------------------------------------------|-----------------| | 0 | Area n is designated for 2-state access Wait state insertion in area n external space is disabled | | | 1 | Area n is designated for 3-state access Wait state insertion in area n external space is enabled | (Initial value) | (n = 7 to 0) ## 7.2.3 Wait Control Registers H and L (WCRH, WCRL) WCRH and WCRL are 8-bit readable/writable registers that select the number of program wait states for each area. Program waits are not inserted in the case of on-chip memory or internal I/O registers. WCRH and WCRL are initialized to HFF by a power-on reset and in hardware standby mode. They are not initialized in software standby mode. #### WCRH | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W Bits 7 and 6—Area 7 Wait Control 1 and 0 (W71, W70): These bits select the number of program wait states when area 7 in external space is accessed while the AST7 bit in ASTCR is set to 1. | Bit 7 | Bit 6 | | |-------|-------|---------------------------------------------------------------------------------------| | W71 | W70 | Description | | 0 | 0 | Program wait not inserted when external space area 7 is accessed | | | 1 | 1 program wait state inserted when external space area 7 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 7 is accessed | | | 1 | 3 program wait states inserted when external space area 7 is accessed (Initial value) | Bits 5 and 4—Area 6 Wait Control 1 and 0 (W61, W60): These bits select the number of program wait states when area 6 in external space is accessed while the AST6 bit in ASTCR is set to 1. | Bit 5 | Bit 4 | | |-------|-------|---------------------------------------------------------------------------------------| | W61 | W60 | Description | | 0 | 0 | Program wait not inserted when external space area 6 is accessed | | | 1 | 1 program wait state inserted when external space area 6 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 6 is accessed | | | 1 | 3 program wait states inserted when external space area 6 is accessed (Initial value) | **Bits 3 and 2—Area 5 Wait Control 1 and 0 (W51, W50):** These bits select the number of program wait states when area 5 in external space is accessed while the AST5 bit in ASTCR is set to 1. | Bit 3 | Bit 2 | | |-------|-------|---------------------------------------------------------------------------------------| | W51 | W50 | Description | | 0 | 0 | Program wait not inserted when external space area 5 is accessed | | | 1 | 1 program wait state inserted when external space area 5 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 5 is accessed | | | 1 | 3 program wait states inserted when external space area 5 is accessed (Initial value) | Bits 1 and 0—Area 4 Wait Control 1 and 0 (W41, W40): These bits select the number of program wait states when area 4 in external space is accessed while the AST4 bit in ASTCR is set to 1. | Bit 1 | Bit 0 | | |-------|-------|---------------------------------------------------------------------------------------| | W41 | W40 | Description | | 0 | 0 | Program wait not inserted when external space area 4 is accessed | | | 1 | 1 program wait state inserted when external space area 4 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 4 is accessed | | | 1 | 3 program wait states inserted when external space area 4 is accessed (Initial value) | ### WCRL | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W Bits 7 and 6—Area 3 Wait Control 1 and 0 (W31, W30): These bits select the number of program wait states when area 3 in external space is accessed while the AST3 bit in ASTCR is set to 1. | Bit 7 | Bit 6 | | |-------|-------|---------------------------------------------------------------------------------------| | W31 | W30 | Description | | 0 | 0 | Program wait not inserted when external space area 3 is accessed | | | 1 | 1 program wait state inserted when external space area 3 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 3 is accessed | | | 1 | 3 program wait states inserted when external space area 3 is accessed (Initial value) | Bits 5 and 4—Area 2 Wait Control 1 and 0 (W21, W20): These bits select the number of program wait states when area 2 in external space is accessed while the AST2 bit in ASTCR is set to 1. | Bit 5 | Bit 4 | | |-------|-------|---------------------------------------------------------------------------------------| | W21 | W20 | <br>Description | | 0 | 0 | Program wait not inserted when external space area 2 is accessed | | | 1 | 1 program wait state inserted when external space area 2 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 2 is accessed | | | 1 | 3 program wait states inserted when external space area 2 is accessed (Initial value) | Bits 3 and 2—Area 1 Wait Control 1 and 0 (W11, W10): These bits select the number of program wait states when area 1 in external space is accessed while the AST1 bit in ASTCR is set to 1. | Bit 3 | Bit 2 | | |-------|-------|---------------------------------------------------------------------------------------| | W11 | W10 | Description | | 0 | 0 | Program wait not inserted when external space area 1 is accessed | | | 1 | 1 program wait state inserted when external space area 1 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 1 is accessed | | | 1 | 3 program wait states inserted when external space area 1 is accessed (Initial value) | Bits 1 and 0—Area 0 Wait Control 1 and 0 (W01, W00): These bits select the number of program wait states when area 0 in external space is accessed while the AST0 bit in ASTCR is set to 1. | Bit 1 | Bit 0 | | |-------|-------|---------------------------------------------------------------------------------------| | W01 | W00 | Description | | 0 | 0 | Program wait not inserted when external space area 0 is accessed | | | 1 | 1 program wait state inserted when external space area 0 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 0 is accessed | | | 1 | 3 program wait states inserted when external space area 0 is accessed (Initial value) | # 7.2.4 Bus Control Register H (BCRH) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|-----|-------|-------|--------|--------|--------|-----|-----|-----|---| | | | ICIS1 | ICIS0 | BRSTRM | BRSTS1 | BRSTS0 | _ | _ | _ | | | Initial val | ue: | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | - | | R/W | : | R/W | BCRH is an 8-bit readable/writable register that selects enabling or disabling of idle cycle insertion, and the memory interface for area 0. BCRH is initialized to H'D0 by a power-on reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 7—Idle Cycle Insert 1 (ICIS1):** Selects whether or not one idle cycle state is to be inserted between bus cycles when successive external read cycles are performed in different areas. Bit 7 | ICIS1 | Description | |-------|---------------------------------------------------------------------------------------| | 0 | Idle cycle not inserted in case of successive external read cycles in different areas | | 1 | Idle cycle inserted in case of successive external read cycles in different areas | | | (Initial value) | **Bit 6—Idle Cycle Insert 0 (ICIS0):** Selects whether or not one idle cycle state is to be inserted between bus cycles when successive external read and external write cycles are performed. ### Bit 6 | ICIS0 | Description | |-------|---------------------------------------------------------------------------------------| | 0 | Idle cycle not inserted in case of successive external read and external write cycles | | 1 | Idle cycle inserted in case of successive external read and external write cycles | | | (Initial value) | **Bit 5—Burst ROM Enable (BRSTRM):** Selects whether area 0 is used as a burst ROM interface. ### Bit 5 | BRSTRM | | | |--------|-------------------------------|-----------------| | 0 | Area 0 is basic bus interface | (Initial value) | | 1 | Area 0 is burst ROM interface | | Bit 4—Burst Cycle Select 1 (BRSTS1): Selects the number of burst cycles for the burst ROM interface. #### Bit 4 | BRSTS1 | Description | | |--------|--------------------------------|-----------------| | 0 | Burst cycle comprises 1 state | _ | | 1 | Burst cycle comprises 2 states | (Initial value) | **Bit 3—Burst Cycle Select 0 (BRSTS0):** Selects the number of words that can be accessed in a burst ROM interface burst access. #### Bit 3 | BRSTS0 | Description | | |--------|------------------------------|-----------------| | 0 | Max. 4 words in burst access | (Initial value) | | 1 | Max. 8 words in burst access | | Bits 2 to 0—Reserved: Only 0 should be written to these bits. ### 7.2.5 Bus Control Register L (BCRL) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|------|-----|---|-----|-----|-----|-----|-------| | | | BRLE | _ | _ | _ | _ | _ | _ | WAITE | | Initial va | lue : | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | R/W | : | R/W | R/W | _ | R/W | R/W | R/W | R/W | R/W | BCRL is an 8-bit readable/writable register that performs selection of the external bus-released state protocol, and enabling or disabling of $\overline{WAIT}$ pin input. BCRL is initialized to H'08 by a power-on reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—Bus Release Enable (BRLE): Enables or disables external bus release. #### Bit 7 | BRLE | <br>Description | |------|---------------------------------------------------------------------------| | 0 | External bus release is disabled. BREQ and BACK can be used as I/O ports. | | | (Initial value) | | 1 | External bus release is enabled. | Bit 6—Reserved: Only 0 should be written to this bit. Bit 5—Reserved: This bit cannot be modified and is always read as 0. Bit 4—Reserved: Only 0 should be written to this bit. **Bit 3—Reserved:** Only 1 should be written to this bit. Bits 2 and 1—Reserved: Only 0 should be written to these bits. **Bit 0—WAIT Pin Enable (WAITE):** Selects enabling or disabling of wait input by the $\overline{WAIT}$ pin. #### Bit 0 | WAITE | Description | | |-------|------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Wait input by $\overline{\text{WAIT}}$ pin disabled. $\overline{\text{WAIT}}$ pin can be used as I/O port. | (Initial value) | | 1 | Wait input by WAIT pin enabled | | ### 7.2.6 Pin Function Control Register (PFCR) | Bit : | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-------|-----|-----|-----|-----|-----| | | | _ | _ | BUZZE | _ | AE3 | AE2 | AE1 | AE0 | | Modes 4 and 5 | | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | Modes 6 and 7 | | | | | | | | | | | Initial value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PFCR is an 8-bit readable/writable register that performs address output control in external expanded mode. PFCR is initialized to H'0D (modes 4 and 5) or H'00 (modes 6 and 7) by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. **Bits 7 and 6—Reserved:** Only 0 should be written to these bits. **Bit 5—BUZZ Output Enable (BUZZE):** Enables or disables BUZZ output from the PF1 pin. The WDT1 input clock selected with bits PSS and CKS2 to CKS0 is output as the BUZZ signal. Bit 5 | BUZZE | | | |-------|------------------------------|-----------------| | 0 | Functions as PF1 I/O pin | (Initial value) | | 1 | Functions as BUZZ output pin | | Bit 4—Reserved: Only 0 should be written to this bit. Bits 3 to 0—Address Output Enable 3 to 0 (AE3 to AE0): These bits select enabling or disabling of address outputs A8 to A23 in ROMless expanded mode and modes with ROM. When a pin is enabled for address output, the address is output regardless of the corresponding DDR setting. When a pin is disabled for address output, it becomes an output port when the corresponding DDR bit is set to 1. | Bit 3 Bit 2 | | Bit 1 | Bit 0 | | |-------------|-----|-------|-------|----------------------------------------------------------------------| | AE3 | AE2 | AE1 | AE0 | <br>Description | | 0 0 | 0 | 0 | 0 | A8 to A23 output disabled (Initial value* | | | | | 1 | A8 output enabled; A9 to A23 output disabled | | | | 1 | 0 | A8, A9 output enabled; A10 to A23 output disabled | | | | | 1 | A8 to A10 output enabled; A11 to A23 output disabled | | | 1 | 0 | 0 | A8 to A11 output enabled; A12 to A23 output disabled | | | | | 1 | A8 to A12 output enabled; A13 to A23 output disabled | | | | 1 | 0 | A8 to A13 output enabled; A14 to A23 output disabled | | | | | 1 | A8 to A14 output enabled; A15 to A23 output disabled | | 1 0 | 0 | 0 | 0 | A8 to A15 output enabled; A16 to A23 output disabled | | | | | 1 | A8 to A16 output enabled; A17 to A23 output disabled | | | | 1 | 0 | A8 to A17 output enabled; A18 to A23 output disabled | | | | | 1 | A8 to A18 output enabled; A19 to A23 output disabled | | | 1 | 0 | 0 | A8 to A19 output enabled; A20 to A23 output disabled | | | | | 1 | A8 to A20 output enabled; A21 to A23 output disabled (Initial value* | | | | 1 | 0 | A8 to A21 output enabled; A22, A23 output disabled | | | | | 1 | A8 to A23 output enabled | Notes: \*1 In expanded mode with ROM, bits AE3 to AE0 are initialized to B'0000. In expanded mode with ROM, address pins A0 to A7 are made address outputs by setting the corresponding DDR bits to 1. \*2 In ROMless expanded mode, bits AE3 to AE0 are initialized to B'1101. In ROMless expanded mode, address pins A0 to A7 are always made address output. ## 7.3 Overview of Bus Control ### 7.3.1 Area Partitioning In advanced mode, the bus controller partitions the 16 Mbytes address space into eight areas, 0 to 7, in 2-Mbyte units, and performs bus control for external space in area units. In normal mode, it controls a 64-kbyte address space comprising part of area 0 (not available in the LSI). Figure 7.2 shows an outline of the memory map. Chip select signals ( $\overline{CS0}$ to $\overline{CS3}$ ) can be output for areas 0 to 3. Figure 7.2 Overview of Area Partitioning ### 7.3.2 Bus Specifications The external space bus specifications consist of three elements: bus width, number of access states, and number of program wait states. The bus width and number of access states for on-chip memory and internal I/O registers are fixed, and are not affected by the bus controller. (1) **Bus Width:** A bus width of 8 or 16 bits can be selected with ABWCR. An area for which an 8-bit bus is selected functions as an 8-bit access space, and an area for which a 16-bit bus is selected functions as a16-bit access space. If all areas are designated for 8-bit access, 8-bit bus mode is set; if any area is designated for 16-bit access, 16-bit bus mode is set. When the burst ROM interface is designated, 16-bit bus mode is always set. (2) Number of Access States: Two or three access states can be selected with ASTCR. An area for which 2-state access is selected functions as a 2-state access space, and an area for which 3-state access is selected functions as a 3-state access space. With the burst ROM interface, the number of access states may be determined without regard to ASTCR. When 2-state access space is designated, wait insertion is disabled. (3) Number of Program Wait States: When 3-state access space is designated by ASTCR, the number of program wait states to be inserted automatically is selected with WCRH and WCRL. From 0 to 3 program wait states can be selected. Table 7.3 shows the bus specifications for each basic bus interface area. Table 7.3 Bus Specifications for Each Area (Basic Bus Interface) | ABWCR | ASTCR | WCRH, WCRL | | Bus Specifications (Basic Bus Interface) | | | | |-------|-------|------------|-----|------------------------------------------|---------------|------------------------|--| | ABWn | ASTn | Wn1 | Wn0 | Bus Width | Access States | Program Wait<br>States | | | 0 | 0 | _ | _ | 16 | 2 | 0 | | | | 1 | 0 | 0 | <del></del> | 3 | 0 | | | | | | 1 | <del></del> | | 1 | | | | | 1 | 0 | _ | | 2 | | | | | | 1 | | | 3 | | | 1 | 0 | _ | _ | 8 | 2 | 0 | | | | 1 | 0 | 0 | <del></del> | 3 | 0 | | | | | | 1 | | | 1 | | | | | 1 | 0 | <del></del> | | 2 | | | | | | 1 | <del></del> | | 3 | | (n = 7 to 0) ## 7.3.3 Memory Interfaces The LSI memory interfaces comprise a basic bus interface that allows direct connection of ROM, SRAM, and so on, and a burst ROM interface (for area 0 only) that allows direct connection of burst ROM. An area for which the basic bus interface is designated functions as normal space, and an area for which the burst ROM interface is designated functions as burst ROM space. ## 7.3.4 Interface Specifications for Each Area The initial state of each area is basic bus interface, 3-state access space. The initial bus width is selected according to the operating mode. The bus specifications described here cover basic items only, and the sections on each memory interface (7.4 and 7.5) should be referred to for further details. **Area 0:** Area 0 includes on-chip ROM, and in ROM-disabled expansion mode, all of area 0 is external space. In ROM-enabled expansion mode, the space excluding on-chip ROM is external space. When area 0 external space is accessed, the $\overline{CS0}$ signal can be output. Either basic bus interface or burst ROM interface can be selected for area 0. Areas 1 to 6: In external expansion mode, all of areas 1 to 6 is external space. When area 1 to 6 external space is accessed, the $\overline{CS1}$ to $\overline{CS3}$ pin signals respectively can be output. Only the basic bus interface can be used for areas 1 to 6. **Area 7:** Area 7 includes the on-chip RAM and internal I/O registers. In external expansion mode, the space excluding the on-chip RAM and internal I/O registers is external space. The on-chip RAM is enabled when the RAME bit in the system control register (SYSCR) is set to 1; when the RAME bit is cleared to 0, the on-chip RAM is disabled and the corresponding space becomes external space. Only the basic bus interface can be used for the area 7. ### 7.3.5 Chip Select Signals The LSI can output chip select signals ( $\overline{CS0}$ to $\overline{CS3}$ ) to areas 0 to 3, the signal being driven low when the corresponding external space area is accessed. Figure 7.3 shows an example of $\overline{CSn}$ (n = 0 to 3) output timing. Enabling or disabling of the $\overline{CSn}$ signal is performed by setting the data direction register (DDR) for the port corresponding to the particular $\overline{CSn}$ pin. In ROM-disabled expansion mode, the $\overline{CS0}$ pin is placed in the output state after a power-on reset. Pins $\overline{CS1}$ to $\overline{CS3}$ are placed in the input state after a power-on reset, and so the corresponding DDR should be set to 1 when outputting signals $\overline{CS1}$ to $\overline{CS3}$ . In ROM-enabled expansion mode, pins $\overline{CS0}$ to $\overline{CS3}$ are all placed in the input state after a power-on reset, and so the corresponding DDR should be set to 1 when outputting signals $\overline{CS0}$ to $\overline{CS3}$ . For details, see section 9, I/O Ports. Figure 7.3 $\overline{CSn}$ Signal Output Timing (n = 0 to 3) ### 7.4 Basic Bus Interface #### 7.4.1 Overview The basic bus interface enables direct connection of ROM, SRAM, and so on. The bus specifications can be selected with ABWCR, ASTCR, WCRH, and WCRL (see table 7.3). ### 7.4.2 Data Size and Data Alignment Data sizes for the CPU and other internal bus masters are byte, word, and longword. The bus controller has a data alignment function, and when accessing external space, controls whether the upper data bus (D15 to D8) or lower data bus (D7 to D0) is used according to the bus specifications for the area being accessed (8-bit access space or 16-bit access space) and the data size. **8-Bit Access Space:** Figure 7.4 illustrates data alignment control for the 8-bit access space. With the 8-bit access space, the upper data bus (D15 to D8) is always used for accesses. The amount of data that can be accessed at one time is one byte: a word transfer instruction is performed as two byte accesses, and a longword transfer instruction, as four byte accesses. Figure 7.4 Access Sizes and Data Alignment Control (8-Bit Access Space) **16-Bit Access Space:** Figure 7.5 illustrates data alignment control for the 16-bit access space. With the 16-bit access space, the upper data bus (D15 to D8) and lower data bus (D7 to D0) are used for accesses. The amount of data that can be accessed at one time is one byte or one word, and a longword transfer instruction is executed as two word transfer instructions. 139 In byte access, whether the upper or lower data bus is used is determined by whether the address is even or odd. The upper data bus is used for an even address, and the lower data bus for an odd address. Figure 7.5 Access Sizes and Data Alignment Control (16-Bit Access Space) #### 7.4.3 Valid Strobes Table 7.4 shows the data buses used and valid strobes for the access spaces. In a read, the $\overline{RD}$ signal is valid without discrimination between the upper and lower halves of the data bus. In a write, the $\overline{HWR}$ signal is valid for the upper half of the data bus, and the $\overline{LWR}$ signal for the lower half. Table 7.4 Data Buses Used and Valid Strobes | Area | Access<br>Size | Read/<br>Write | Address | Valid<br>Strobe | Upper Data Bus<br>(D15 to D8) | Lower data bus<br>(D7 to D0) | |---------------|----------------|----------------|---------|-----------------|-------------------------------|------------------------------| | 8-bit access | Byte | Read | _ | RD | Valid | Invalid | | space | | Write | _ | HWR | _ | Hi-Z | | 16-bit access | Byte | Read | Even | RD | Valid | Invalid | | space | | | Odd | <del></del> | Invalid | Valid | | | | Write | Even | HWR | Valid | Hi-Z | | | | | Odd | LWR | Hi-Z | Valid | | | Word | Read | _ | RD | Valid | Valid | | | | Write | _ | HWR, LWR | Valid | Valid | Hi-Z: High impedance. Invalid: Input state; input value is ignored. ## 7.4.4 Basic Timing **8-Bit 2-State Access Space:** Figure 7.6 shows the bus timing for an 8-bit 2-state access space. When an 8-bit access space is accessed, the upper half (D15 to D8) of the data bus is used. Wait states cannot be inserted. Figure 7.6 Bus Timing for 8-Bit 2-State Access Space **8-Bit 3-State Access Space:** Figure 7.7 shows the bus timing for an 8-bit 3-state access space. When an 8-bit access space is accessed, the upper half (D15 to D8) of the data bus is used. Wait states can be inserted. Figure 7.7 Bus Timing for 8-Bit 3-State Access Space **16-Bit 2-State Access Space:** Figures 7.8 to 7.10 show bus timings for a 16-bit 2-state access space. When a 16-bit access space is accessed, the upper half (D15 to D8) of the data bus is used for the even address, and the lower half (D7 to D0) for the odd address. Wait states cannot be inserted. Figure 7.8 Bus Timing for 16-Bit 2-State Access Space (Even Address Byte Access) Figure 7.9 Bus Timing for 16-Bit 2-State Access Space (Odd Address Byte Access) Figure 7.10 Bus Timing for 16-Bit 2-State Access Space (Word Access) **16-Bit 3-State Access Space:** Figures 7.11 to 7.13 show bus timings for a 16-bit 3-state access space. When a 16-bit access space is accessed, the upper half (D15 to D8) of the data bus is used for the even address, and the lower half (D7 to D0) for the odd address. Wait states can be inserted. Figure 7.11 Bus Timing for 16-Bit 3-State Access Space (Even Address Byte Access) Figure 7.12 Bus Timing for 16-Bit 3-State Access Space (Odd Address Byte Access) Figure 7.13 Bus Timing for 16-Bit 3-State Access Space (Word Access) ### 7.4.5 Wait Control When accessing external space, the LSI can extend the bus cycle by inserting one or more wait states (Tw). There are two ways of inserting wait states: program wait insertion and pin wait insertion using the $\overline{WAIT}$ pin. ### **Program Wait Insertion** From 0 to 3 wait states can be inserted automatically between the T2 state and T3 state on an individual area basis in 3-state access space, according to the settings of WCRH and WCRL. #### Pin Wait Insertion Setting the WAITE bit in BCRH to 1 enables wait insertion by means of the $\overline{WAIT}$ pin. When external space is accessed in this state, program wait insertion is first carried out according to the settings in WCRH and WCRL. Then , if the $\overline{WAIT}$ pin is low at the falling edge of ø in the last T2 or Tw state, a Tw state is inserted. If the $\overline{WAIT}$ pin is held low, Tw states are inserted until it goes high. This is useful when inserting four or more Tw states, or when changing the number of Tw states for different external devices. The WAITE bit setting applies to all areas. Figure 7.14 shows an example of wait state insertion timing. Figure 7.14 Example of Wait State Insertion Timing The settings after a power-on reset are: 3-state access, 3 program wait state insertion, and $\overline{WAIT}$ input disabled. ## 7.5 Burst ROM Interface #### 7.5.1 Overview With the LSI, external space area 0 can be designated as burst ROM space, and burst ROM interfacing can be performed. The burst ROM space interface enables 16-bit configuration ROM with burst access capability to be accessed at high speed. Area 0 can be designated as burst ROM space by means of the BRSTRM bit in BCRH. Consecutive burst accesses of a maximum of 4 words or 8 words can be performed for CPU instruction fetches only. One or two states can be selected for burst access. ### 7.5.2 Basic Timing The number of states in the initial cycle (full access) of the burst ROM interface is in accordance with the setting of the AST0 bit in ASTCR. Also, when the AST0 bit is set to 1, wait state insertion is possible. One or two states can be selected for the burst cycle, according to the setting of the BRSTS1 bit in BCRH. Wait states cannot be inserted. When area 0 is designated as burst ROM space, it becomes 16-bit access space regardless of the setting of the ABW0 bit in ABWCR. When the BRSTS0 bit in BCRH is cleared to 0, burst access of up to 4 words is performed; when the BRSTS0 bit is set to 1, burst access of up to 8 words is performed. The basic access timing for burst ROM space is shown in figures 7.15 (a) and (b). The timing shown in figure 7.15 (a) is for the case where the AST0 and BRSTS1 bits are both set to 1, and that in figure 7.15 (b) is for the case where both these bits are cleared to 0. Figure 7.15 (a) Example of Burst ROM Access Timing (When AST0 = BRSTS1 = 1) Figure 7.15 (b) Example of Burst ROM Access Timing (When AST0 = BRSTS1 = 0) ### 7.5.3 Wait Control As with the basic bus interface, either program wait insertion or pin wait insertion using the $\overline{WAIT}$ pin can be used in the initial cycle (full access) of the burst ROM interface. See section 7.4.5, Wait Control. Wait states cannot be inserted in a burst cycle. ## 7.6 Idle Cycle ### 7.6.1 Operation When the LSI accesses external space, it can insert a 1-state idle cycle $(T_I)$ between bus cycles in the following two cases: (1) when read accesses between different areas occur consecutively, and (2) when a write cycle occurs immediately after a read cycle. By inserting an idle cycle it is possible, for example, to avoid data collisions between ROM, with a long output floating time, and high-speed memory, I/O interfaces, and so on. #### (1) Consecutive Reads between Different Areas If consecutive reads between different areas occur while the ICIS1 bit in BCRH is set to 1, an idle cycle is inserted at the start of the second read cycle. Figure 7.16 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a read cycle from SRAM, each being located in a different area. In (a), an idle cycle is not inserted, and a collision occurs in cycle B between the read data from ROM and that from SRAM. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 7.16 Example of Idle Cycle Operation (1) #### (2) Write after Read If an external write occurs after an external read while the ICISO bit in BCRH is set to 1, an idle cycle is inserted at the start of the write cycle. Figure 7.17 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a CPU write cycle. In (a), an idle cycle is not inserted, and a collision occurs in cycle B between the read data from ROM and the CPU write data. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 7.17 Example of Idle Cycle Operation (2) ## (3) Relationship between Chip Select $(\overline{CS})$ Signal and Read $(\overline{RD})$ Signal Depending on the system's load conditions, the $\overline{RD}$ signal may lag behind the $\overline{CS}$ signal. An example is shown in figure 7.18. In this case, with the setting for no idle cycle insertion (a), there may be a period of overlap between the bus cycle A $\overline{RD}$ signal and the bus cycle B $\overline{CS}$ signal. Setting idle cycle insertion, as in (b), however, will prevent any overlap between the $\overline{RD}$ and $\overline{CS}$ signals. In the initial state after reset release, idle cycle insertion (b) is set. Figure 7.18 Relationship between Chip Select ( $\overline{CS}$ ) and Read ( $\overline{RD}$ ) ## 7.6.2 Pin States in Idle Cycle Table 7.5 shows pin states in an idle cycle. **Table 7.5 Pin States in Idle Cycle** | Pins | Pin State | |-----------|----------------------------| | A23 to A0 | Contents of next bus cycle | | D15 to D0 | High impedance | | CSn | High | | ĀS | High | | RD | High | | HWR | High | | LWR | High | | • | / 2 . 2 | (n = 0 to 3) ### 7.7 Bus Release #### 7.7.1 Overview The LSI can release the external bus in response to a bus request from an external device. In the external bus released state, the internal bus master continues to operate as long as there is no external access. ## 7.7.2 Operation In external expansion mode, the bus can be released to an external device by setting the BRLE bit in BCRL to 1. Driving the $\overline{BREQ}$ pin low issues an external bus request to the LSI. When the $\overline{BREQ}$ pin is sampled, at the prescribed timing the $\overline{BACK}$ pin is driven low, and the address bus, data bus, and bus control signals are placed in the high-impedance state, establishing the external bus-released state. In the external bus released state, an internal bus master can perform accesses using the internal bus. When an internal bus master wants to make an external access, it temporarily defers activation of the bus cycle, and waits for the bus request from the external bus master to be dropped. When the $\overline{BREQ}$ pin is driven high, the $\overline{BACK}$ pin is driven high at the prescribed timing and the external bus released state is terminated. In the event of simultaneous external bus release request and external access request generation, the order of priority is as follows: (High) External bus release > Internal bus master external access (Low) # 7.7.3 Pin States in External Bus Released State Table 7.6 shows pin states in the external bus released state. Table 7.6 Pin States in Bus Released State | Pins | Pin State | |-----------|----------------| | A23 to A0 | High impedance | | D15 to D0 | High impedance | | CSn | High impedance | | ĀS | High impedance | | RD | High impedance | | HWR | High impedance | | LWR | High impedance | (n = 0 to 3) # 7.7.4 Transition Timing Figure 7.19 shows the timing for transition to the bus-released state. Figure 7.19 Bus-Released State Transition Timing #### 7.7.5 Usage Note When MSTPCR is set to H'FFFFFF and a transition is made to sleep mode, the external bus release function halts. Therefore, MSTPCR should not be set to H'FFFFFF if the external bus release function is to be used in sleep mode. #### 7.8 Bus Arbitration #### 7.8.1 Overview The LSI has a bus arbiter that arbitrates bus master operations. There are two bus masters, the CPU and DTC, which perform read/write operations when they have possession of the bus. Each bus master requests the bus by means of a bus request signal. The bus arbiter determines priorities at the prescribed timing, and permits use of the bus by means of a bus request acknowledge signal. The selected bus master then takes possession of the bus and begins its operation. #### 7.8.2 Operation The bus arbiter detects the bus masters' bus request signals, and if the bus is requested, sends a bus request acknowledge signal to the bus master making the request. If there are bus requests from more than one bus master, the bus request acknowledge signal is sent to the one with the highest priority. When a bus master receives the bus request acknowledge signal, it takes possession of the bus until that signal is canceled. The order of priority of the bus masters is as follows: An internal bus access by an internal bus master, and external bus release, can be executed in parallel. In the event of simultaneous external bus release request, and internal bus master external access request generation, the order of priority is as follows: (High) External bus release > Internal bus master external access (Low) ### 7.8.3 Bus Transfer Timing Even if a bus request is received from a bus master with a higher priority than that of the bus master that has acquired the bus and is currently operating, the bus is not necessarily transferred immediately. There are specific times at which each bus master can relinquish the bus. **CPU:** The CPU is the lowest-priority bus master, and if a bus request is received from the DTC, the bus arbiter transfers the bus to the bus master that issued the request. The timing for transfer of the bus is as follows: - The bus is transferred at a break between bus cycles. However, if a bus cycle is executed in discrete operations, as in the case of a longword-size access, the bus is not transferred between the operations. See Appendix A.5, Bus States During Instruction Execution, for timings at which the bus is not transferred. - If the CPU is in sleep mode, it transfers the bus immediately. **DTC:** The DTC sends the bus arbiter a request for the bus when an activation request is generated. The DTC can release the bus after a vector read, a register information read (3 states), a single data transfer, or a register information write (3 states). It does not release the bus during a register information read (3 states), a single data transfer, or a register information write (3 states). ### 7.8.4 External Bus Release Usage Note External bus release can be performed on completion of an external bus cycle. The $\overline{CS}$ signal remains low until the end of the external bus cycle. Therefore, when external bus release is performed, the $\overline{CS}$ signal may change from the low level to the high-impedance state. ### 7.9 Resets and the Bus Controller In a power-on reset, the LSI, including the bus controller, enters the reset state at that point, and an executing bus cycle is discontinued. # Section 8 Data Transfer Controller (DTC) ### 8.1 Overview The LSI includes a data transfer controller (DTC). The DTC can be activated by an interrupt or software, to transfer data. #### 8.1.1 Features The features of the DTC are: - Transfer possible over any number of channels - Transfer information is stored in memory - One activation source can trigger a number of data transfers (chain transfer) - Wide range of transfer modes - Normal, repeat, and block transfer modes available - Incrementing, decrementing, and fixing of source and destination addresses can be selected - Direct specification of 16-Mbyte address space possible - 24-bit transfer source and destination addresses can be specified - Transfer can be set in byte or word units - A CPU interrupt can be requested for the interrupt that activated the DTC - An interrupt request can be issued to the CPU after one data transfer ends - An interrupt request can be issued to the CPU after the specified data transfers have completely ended - Activation by software is possible - Module stop mode can be set - The initial setting enables DTC registers to be accessed. DTC operation is halted by setting module stop mode. ### 8.1.2 Block Diagram Figure 8.1 shows a block diagram of the DTC. The DTC's register information is stored in the on-chip RAM\*. A 32-bit bus connects the DTC to the on-chip RAM (1 kbyte), enabling 32-bit/1-state reading and writing of the DTC register information. Note: \* When the DTC is used, the RAME bit in SYSCR must be set to 1. Figure 8.1 Block Diagram of DTC # **8.1.3** Register Configuration Table 8.1 summarizes the DTC registers. **Table 8.1 DTC Registers** | Name | Abbreviation | R/W | Initial Value | Address*1 | |----------------------------------|--------------|-------------|---------------|-----------------------------| | DTC mode register A | MRA | *2 | Undefined | *³ | | DTC mode register B | MRB | <u>_*</u> 2 | Undefined | <u>_*</u> *3 | | DTC source address register | SAR | *2 | Undefined | *³ | | DTC destination address register | DAR | *2 | Undefined | *3 | | DTC transfer count register A | CRA | <u>_*</u> 2 | Undefined | <u>_*</u> *3 | | DTC transfer count register B | CRB | *2 | Undefined | <u>_*</u> *3 | | DTC enable registers | DTCER | R/W | H'00 | H'FE16 to H'FE1A,<br>H'FE1E | | DTC vector register | DTVECR | R/W | H'00 | H'FE1F | | Module stop control register A | MSTPCRA | R/W | H'3F | H'FDE8 | Notes: \*1 Lower 16 bits of the address. <sup>\*2</sup> Registers within the DTC cannot be read or written to directly. <sup>\*3</sup> Register information is located in on-chip RAM addresses H'EBC0 to H'EFBF. It cannot be located in external memory space. When the DTC is used, do not clear the RAME bit in SYSCR to 0. # **8.2** Register Descriptions ### 8.2.1 DTC Mode Register A (MRA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | | | SM1 | SM0 | DM1 | DM0 | MD1 | MD0 | DTS | Sz | | Initial val | ue: | Unde-<br>fined | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | MRA is an 8-bit register that controls the DTC operating mode. Bits 7 and 6—Source Address Mode 1 and 0 (SM1, SM0): These bits specify whether SAR is to be incremented, decremented, or left fixed after a data transfer. | Bit 7 | Bit 6 | | |-------|-------|----------------------------------------------------------------------------| | SM1 | SM0 | Description | | 0 | _ | SAR is fixed | | 1 | 0 | SAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | 1 | SAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) | Bits 5 and 4—Destination Address Mode 1 and 0 (DM1, DM0): These bits specify whether DAR is to be incremented, decremented, or left fixed after a data transfer. | Bit 5 | Bit 4 | | |-------|-------|----------------------------------------------------------------------------| | DM1 | DM0 | Description | | 0 | _ | DAR is fixed | | 1 | 0 | DAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | 1 | DAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) | Bits 3 and 2—DTC Mode (MD1, MD0): These bits specify the DTC transfer mode. | Bit 3 | Bit 2 | | | | | | | |-------|-------|---------------------|--|--|--|--|--| | MD1 | MD0 | Description | | | | | | | 0 | 0 | Normal mode | | | | | | | | 1 | Repeat mode | | | | | | | 1 | 0 | Block transfer mode | | | | | | | | 1 | _ | | | | | | **Bit 1—DTC Transfer Mode Select (DTS):** Specifies whether the source side or the destination side is set to be a repeat area or block area, in repeat mode or block transfer mode. ### Bit 1 | DTS | Description | |-----|-----------------------------------------------| | 0 | Destination side is repeat area or block area | | 1 | Source side is repeat area or block area | Bit 0—DTC Data Transfer Size (Sz): Specifies the size of data to be transferred. #### Bit 0 | Sz | Description | |----|--------------------| | 0 | Byte-size transfer | | 1 | Word-size transfer | ### 8.2.2 DTC Mode Register B (MRB) | Bit | : | 7 | 6 | 6 5 | | 3 | 2 | 1 | 0 | |----------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | CHNE | DISEL | _ | _ | _ | _ | _ | _ | | Initial value: | | Unde- | | | fined | R/W | | | _ | _ | _ | _ | _ | _ | _ | MRB is an 8-bit register that controls the DTC operating mode. **Bit 7—DTC Chain Transfer Enable (CHNE):** Specifies chain transfer. With chain transfer, a number of data transfers can be performed consecutively in response to a single transfer request. In data transfer with CHNE set to 1, determination of the end of the specified number of transfers, clearing of the interrupt source flag, and clearing of DTCER is not performed. Bit 7 | CHNE | Description | |------|---------------------------------------------------------------------------------| | 0 | End of DTC data transfer (activation waiting state is entered) | | 1 | DTC chain transfer (new register information is read, then data is transferred) | **Bit 6—DTC Interrupt Select (DISEL):** Specifies whether interrupt requests to the CPU are disabled or enabled after a data transfer. Bit 6 | DISEL | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | After a data transfer ends, the CPU interrupt is disabled unless the transfer counter is 0 (the DTC clears the interrupt source flag of the activating interrupt to 0) | | 1 | After a data transfer ends, the CPU interrupt is enabled (the DTC does not clear the interrupt source flag of the activating interrupt to 0) | **Bits 5 to 0—Reserved:** These bits have no effect on DTC operation in the LSI, and should always be written with 0. ### 8.2.3 DTC Source Address Register (SAR) | Bit | : | 23 | 22 | 21 | 20 | 19 | <br>4 | 3 | 2 | 1 | 0 | |--------------|-----|-------|-------|-------|-------|-------|--------------------------|-------|-------|-------|-------| | | | | | | | | | | | | | | Initial valu | ıe: | Unde- | Unde- | Unde- | Unde- | Unde- | <br>Unde-Unde-Unde-Unde- | | | | | | | | fined | R/W | : | _ | _ | _ | _ | _ | <br>_ | _ | _ | _ | _ | SAR is a 24-bit register that designates the source address of data to be transferred by the DTC. For word-size transfer, specify an even source address. ### 8.2.4 DTC Destination Address Register (DAR) DAR is a 24-bit register that designates the destination address of data to be transferred by the DTC. For word-size transfer, specify an even destination address. ### 8.2.5 DTC Transfer Count Register A (CRA) CRA is a 16-bit register that designates the number of times data is to be transferred by the DTC. In normal mode, the entire CRA functions as a 16-bit transfer counter (1 to 65536). It is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. In repeat mode or block transfer mode, the CRA is divided into two parts: the upper 8 bits (CRAH) and the lower 8 bits (CRAL). CRAH holds the number of transfers while CRAL functions as an 8-bit transfer counter (1 to 256). CRAL is decremented by 1 every time data is transferred, and the contents of CRAH are sent when the count reaches H'00. This operation is repeated. # 8.2.6 DTC Transfer Count Register B (CRB) CRB is a 16-bit register that designates the number of times data is to be transferred by the DTC in block transfer mode. It functions as a 16-bit transfer counter (1 to 65536) that is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. #### 8.2.7 DTC Enable Registers (DTCER) | Bit | : 7 | | 6 | 5 | 4 3 | | 2 | 1 | 0 | |----------------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | | | DTCE7 | DTCE6 | DTCE5 | DTCE4 | DTCE3 | DTCE2 | DTCE1 | DTCE0 | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W The DTC enable registers comprise six 8-bit readable/writable registers, DTCERA to DTCERE and DTCERI, with bits corresponding to the interrupt sources that can control enabling and disabling of DTC activation. These bits enable or disable DTC service for the corresponding interrupt sources. The DTC enable registers are initialized to H'00 by a reset and in hardware standby mode. ### Bit n—DTC Activation Enable (DTCEn) #### Bit n | DTCEn | Description | | |-------|-----------------------------------------------------------------------|-----------------| | 0 | DTC activation by this interrupt is disabled | (Initial value) | | | [Clearing conditions] | | | | When the DISEL bit is 1 and the data transfer has ended | | | | <ul> <li>When the specified number of transfers have ended</li> </ul> | | | 1 | DTC activation by this interrupt is enabled | | | | [Holding condition] | | | | When the DISEL bit is 0 and the specified number of transfers have no | ot ended | | | | (n = 7 to 0) | A DTCE bit can be set for each interrupt source that can activate the DTC. The correspondence between interrupt sources and DTCE bits is shown in table 8.4, together with the vector number generated for each interrupt controller. For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR for reading and writing. If all interrupts are masked, multiple activation sources can be set at one time by writing data after executing a dummy read on the relevant register. ### 8.2.8 DTC Vector Register (DTVECR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------|---------|---------|---------|---------|---------|---------|---------|---------| | | | SWDTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)*1 | R/(W)*2 Notes: \*1 Only 1 can be written to the SWDTE bit. \*2 Bits DTVEC6 to DTVEC0 can be written to when SWDTE = 0. DTVECR is an 8-bit readable/writable register that enables or disables DTC activation by software, and sets a vector number for the software activation interrupt. DTVECR is initialized to H'00 by a reset and in hardware standby mode. **Bit 7—DTC Software Activation Enable (SWDTE):** Enables or disables DTC activation by software. Bit 7 | SWDTE | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | DTC software activation is disabled (Initial value | | | [Clearing conditions] | | | When the DISEL bit is 0 and the specified number of transfers have not ended | | | <ul> <li>When 0 is written to the DISEL bit after a software-activated data transfer end<br/>interrupt (SWDTEND) request has been sent to the CPU</li> </ul> | | 1 | DTC software activation is enabled | | | [Holding conditions] | | | When the DISEL bit is 1 and data transfer has ended | | | When the specified number of transfers have ended | | | During data transfer due to software activation | Bits 6 to 0—DTC Software Activation Vectors 6 to 0 (DTVEC6 to DTVEC0): These bits specify a vector number for DTC software activation. The vector address is expressed as H'0400 + ((vector number) << 1). <<1 indicates a one-bit left-shift. For example, when DTVEC6 to DTVEC0 = H'10, the vector address is H'0420. # 8.2.9 Module Stop Control Register A (MSTPCRA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial value | : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRA is an 8-bit readable/writable register that performs module stop mode control. When the MSTPA6 bit in MSTPCRA is set to 1, the DTC operation stops at the end of the bus cycle and a transition is made to module stop mode. However, 1 cannot be written in the MSTPA6 bit while the DTC is operating. For details, see section 19.5, Module Stop Mode. MSTPCRA is initialized to H'3F by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 6—Module Stop (MSTPA6): Specifies the DTC module stop mode. Bit 6 | MSTPA6 | | | |--------|------------------------------|-----------------| | 0 | DTC module stop mode cleared | (Initial value) | | 1 | DTC module stop mode set | | # 8.3 Operation #### 8.3.1 Overview When activated, the DTC reads register information that is already stored in memory and transfers data on the basis of that register information. After the data transfer, it writes updated register information back to memory. Pre-storage of register information in memory makes it possible to transfer data over any required number of channels. Setting the CHNE bit to 1 makes it possible to perform a number of transfers with a single activation. Figure 8.2 shows a flowchart of DTC operation. Figure 8.2 Flowchart of DTC Operation The DTC transfer mode can be normal mode, repeat mode, or block transfer mode. The 24-bit SAR designates the DTC transfer source address and the 24-bit DAR designates the transfer destination address. After each transfer, SAR and DAR are independently incremented, decremented, or left fixed. Table 8.2 outlines the functions of the DTC. **Table 8.2 DTC Functions** | | | Addres | s Registers | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------| | Transfer Mode | Activation Source | Transfer<br>Source | Transfer<br>Destination | | <ul> <li>Normal mode <ul> <li>One transfer request transfers one byte or one word</li> <li>Memory addresses are incremented or decremented by 1 or 2</li> <li>Up to 65,536 transfers possible</li> </ul> </li> <li>Repeat mode <ul> <li>One transfer request transfers one byte or one word</li> <li>Memory addresses are incremented or decremented by 1 or 2</li> <li>After the specified number of transfers (1 to 256), the initial state resumes and operation continues</li> </ul> </li> <li>Block transfer mode <ul> <li>One transfer request transfers a block of the specified size</li> <li>Block size is from 1 to 256 bytes or words</li> <li>Up to 65,536 transfers possible</li> <li>A block area can be designated at either the source or destination</li> </ul> </li> </ul> | <ul> <li>IRQ</li> <li>TPU TGI</li> <li>8-bit timer CMI</li> <li>SCI TXI or RXI</li> <li>A/D converter ADI</li> <li>Software</li> </ul> | 24 bits | 24 bits | #### **8.3.2** Activation Sources The DTC operates when activated by an interrupt or by a write to DTVECR by software. An interrupt request can be directed to the CPU or DTC, as designated by the corresponding DTCER bit. An interrupt becomes a DTC activation source when the corresponding bit is set to 1, and a CPU interrupt source when the bit is cleared to 0. At the end of a data transfer (or the last consecutive transfer in the case of chain transfer), the activation source or corresponding DTCER bit is cleared. Table 8.3 shows activation source and DTCER clearance. The activation source flag, in the case of RXIO, for example, is the RDRF flag of SCIO. Table 8.3 Activation Source and DTCER Clearance | Activation Source | When the DISEL Bit Is 0 and<br>the Specified Number of<br>Transfers Have Not Ended | When the DISEL Bit Is 1, or when the Specified Number of Transfers Have Ended | |----------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | Software activation | The SWDTE bit is cleared to 0 | The SWDTE bit remains set to 1 | | | | An interrupt is issued to the CPU | | Interrupt activation | The corresponding DTCER bit remains set to 1 | The corresponding DTCER bit is cleared to 0 | | | The activation source flag is | The activation source flag remains set to 1 | | | cleared to 0 | A request is issued to the CPU for the activation source interrupt | Figure 8.3 shows a block diagram of activation source control. For details see section 5, Interrupt Controller. Figure 8.3 Block Diagram of DTC Activation Source Control When an interrupt has been designated a DTC activation source, existing CPU mask level and interrupt controller priorities have no effect. If there is more than one activation source at the same time, the DTC operates in accordance with the default priorities. #### 8.3.3 DTC Vector Table Figure 8.4 shows the correspondence between DTC vector addresses and register information. Table 8.4 shows the correspondence between activation and vector addresses. When the DTC is activated by software, the vector address is obtained from: H'0400 + (DTVECR[6:0] << 1) (where << 1 indicates a 1-bit left shift). For example, if DTVECR is H'10, the vector address is H'0420. The DTC reads the start address of the register information from the vector address set for each activation source, and then reads the register information from that start address. The register information can be placed at predetermined addresses in the on-chip RAM. The start address of the register information should be an integral multiple of four. The configuration of the vector address is the same in both normal\* and advanced modes, a 2-byte unit being used in both cases. These two bytes specify the lower bits of the address in the on-chip RAM. Note: \* Not available in the LSI. Table 8.4 Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs | Interrupt Source | Origin of<br>Interrupt<br>Source | Vector<br>Number | Vector<br>Address | DTCE*1 | Priority | |------------------------------------------|----------------------------------|------------------|-------------------------------------|--------|----------| | Write to DTVECR | Software | DTVECR | H'0400+<br>(DTVECR<br>[6:0]<br><<1) | _ | High | | IRQ0 | External pin | 16 | H'0420 | DTCEA7 | | | IRQ1 | | 17 | H'0422 | DTCEA6 | | | IRQ2 | | 18 | H'0424 | DTCEA5 | | | IRQ3 | | 19 | H'0426 | DTCEA4 | | | IRQ4 | | 20 | H'0428 | DTCEA3 | | | IRQ5 | | 21 | H'042A | DTCEA2 | | | IRQ6* <sup>2</sup> | | 22 | H'042C | DTCEA1 | | | IRQ7 | | 23 | H'042E | DTCEA0 | | | ADI (A/D conversion end) | A/D | 28 | H'0438 | DTCEB6 | | | TGI0A (GR0A compare match/input capture) | TPU<br>channel 0 | 32 | H'0440 | DTCEB5 | | | TGI0B (GR0B compare match/input capture) | | 33 | H'0442 | DTCEB4 | | | TGI0C (GR0C compare match/input capture) | | 34 | H'0444 | DTCEB3 | | | TGI0D (GR0D compare match/input capture) | | 35 | H'0446 | DTCEB2 | | | TGI1A (GR1A compare match/input capture) | TPU<br>channel 1 | 40 | H'0450 | DTCEB1 | | | TGI1B (GR1B compare match) | | 41 | H'0452 | DTCEB0 | _ | | TGI2A (GR2A compare match/input capture) | TPU<br>channel 2 | 44 | H'0458 | DTCEC7 | | | TGI2B (GR2B compare match) | | 45 | H'045A | DTCEC6 | _ | | CMIA0 (compare match A) | 8-bit timer | 64 | H'0480 | DTCED3 | | | CMIB0 (compare match B) | channel 0 | 65 | H'0482 | DTCED2 | _ | | CMIA1 (compare match A) | 8-bit timer | 68 | H'0488 | DTCED1 | _ | | CMIB1 (compare match B) | channel 1 | 69 | H'048A | DTCED0 | Low | | Interrupt Source | Origin of<br>Interrupt<br>Source | Vector<br>Number | Vector<br>Address | DTCE*1 | Priority | |------------------------------|----------------------------------|------------------|-------------------|--------|----------| | RXI0 (reception complete 0) | SCI<br>channel 0 | 81 | H'04A2 | DTCEE3 | High | | TXI0 (transmit data empty 0) | | 82 | H'04A4 | DTCEE2 | _ 🔺 | | RXI1 (reception complete 1) | SCI | 85 | H'04AA | DTCEE1 | | | TXI1 (transmit data empty 1) | channel 1 | 86 | H'04AC | DTCEE0 | | | RXI3 (reception complete 3) | SCI | 121 | H'04F2 | DTCEI7 | | | TXI3 (transmit data empty 3) | channel 3 | 122 | H'04F4 | DTCEI6 | Low | Notes: \*1 DTCE bits with no corresponding interrupt are reserved, and should be written with 0. <sup>\*2</sup> IRQ6 is a dedicated interrupt source for the FLEX™ decoder II. Figure 8.4 Correspondence between DTC Vector Address and Register Information ### 8.3.4 Location of Register Information in Address Space Figure 8.5 shows how the register information should be located in the address space. Locate the MRA, SAR, MRB, DAR, CRA, and CRB registers, in that order, from the start address of the register information (contents of the vector address). In the case of chain transfer, register information should be located in consecutive areas. Locate the register information in the on-chip RAM (addresses: H'FFEBC0 to H'FFEFBF). Figure 8.5 Location of Register Information in Address Space ### 8.3.5 Normal Mode In normal mode, one operation transfers one byte or one word of data. From 1 to 65,536 transfers can be specified. Once the specified number of transfers have ended, a CPU interrupt can be requested. Table 8.5 lists the register information in normal mode and figure 8.6 shows memory mapping in normal mode. **Table 8.5** Register Information in Normal Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register A | CRA | Designates transfer count | | DTC transfer count register B | CRB | Not used | Figure 8.6 Memory Mapping in Normal Mode # 8.3.6 Repeat Mode In repeat mode, one operation transfers one byte or one word of data. From 1 to 256 transfers can be specified. Once the specified number of transfers have ended, the initial state of the transfer counter and the address register specified as the repeat area is restored, and transfer is repeated. In repeat mode the transfer counter value does not reach H'00, and therefore CPU interrupts cannot be requested when DISEL = 0. Table 8.6 lists the register information in repeat mode and figure 8.7 shows memory mapping in repeat mode. **Table 8.6** Register Information in Repeat Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds number of transfers | | DTC transfer count register AL | CRAL | Designates transfer count | | DTC transfer count register B | CRB | Not used | Figure 8.7 Memory Mapping in Repeat Mode #### 8.3.7 Block Transfer Mode In block transfer mode, one operation transfers one block of data. Either the transfer source or the transfer destination is designated as a block area. The block size is 1 to 256. When the transfer of one block ends, the initial state of the block size counter and the address register specified as the block area is restored. The other address register is then incremented, decremented, or left fixed. From 1 to 65,536 transfers can be specified. Once the specified number of transfers have ended, a CPU interrupt is requested. Table 8.7 lists the register information in block transfer mode and figure 8.8 shows memory mapping in block transfer mode. **Table 8.7** Register Information in Block Transfer Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds block size | | DTC transfer count register AL | CRAL | Designates block size count | | DTC transfer count register B | CRB | Transfer count | Figure 8.8 Memory Mapping in Block Transfer Mode #### 8.3.8 Chain Transfer Setting the CHNE bit to 1 enables a number of data transfers to be performed consectutively in response to a single transfer request. SAR, DAR, CRA, CRB, MRA, and MRB, which define data transfers, can be set independently. Figure 8.9 shows the memory map for chain transfer. Figure 8.9 Chain Transfer Memory Map In the case of transfer with CHNE set to 1, an interrupt request to the CPU is not generated at the end of the specified number of transfers or by setting of the DISEL bit to 1, and the interrupt source flag for the activation source is not affected. # 8.3.9 Operation Timing Figures 8.10 to 8.12 show an example of DTC operation timing. Figure 8.10 DTC Operation Timing (Example in Normal Mode or Repeat Mode) Figure 8.11 DTC Operation Timing (Example of Block Transfer Mode, with Block Size of 2) Figure 8.12 DTC Operation Timing (Example of Chain Transfer) ### 8.3.10 Number of DTC Execution States Table 8.8 lists execution statuses for a single DTC data transfer, and table 8.9 shows the number of states required for each execution status. Table 8.8 DTC Execution Statuses | Mode | Vector Read<br>I | Register Information<br>Read/Write<br>J | Data Read<br>K | Data Write<br>L | Internal<br>Operations<br>M | |----------------|------------------|-----------------------------------------|----------------|-----------------|-----------------------------| | Normal | 1 | 6 | 1 | 1 | 3 | | Repeat | 1 | 6 | 1 | 1 | 3 | | Block transfer | 1 | 6 | N | N | 3 | N: Block size (initial setting of CRAH and CRAL) **Table 8.9** Number of States Required for Each Execution Status | Object to be Accessed | | | On-<br>Chip<br>RAM | ip Chip On-Chip I/O | | | External Devices | | | | |-----------------------|---------------------------------|----------------------------|--------------------|---------------------|----|---|------------------|------|----|-----| | Bus width | | 32 | 16 | 8 | 16 | 8 | 8 | 16 | 16 | | | Access states | | | 1 | 1 | 2 | 2 | 2 | 3 | 2 | 3 | | | Vector read | Sı | _ | 1 | _ | _ | 4 | 6+2m | 2 | 3+m | | Execution status | Register information read/write | S <sub>J</sub> | 1 | _ | _ | _ | _ | _ | _ | _ | | | Byte data read | $S_{\kappa}$ | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | Word data read | $S_{\kappa}$ | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | Byte data write | $S_{\scriptscriptstyle L}$ | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | Word data write | S <sub>L</sub> | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | Internal operation | $S_{\scriptscriptstyle M}$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | m: Number of wait states in external device access The number of execution states is calculated from the formula below. Note that $\Sigma$ means the sum of all transfers activated by one activation event (the number in which the CHNE bit is set to 1, plus 1). Number of execution states = $$I \cdot S_I + \Sigma (J \cdot S_J + K \cdot S_K + L \cdot S_L) + M \cdot S_M$$ For example, when the DTC vector address table is located in on-chip ROM, normal mode is set, and data is transferred from the on-chip ROM to an internal I/O register, the time required for the DTC operation is 13 states. The time from activation to the end of the data write is 10 states. ### 8.3.11 Procedures for Using DTC **Activation by Interrupt:** The procedure for using the DTC with interrupt activation is as follows: - [1] Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. - [2] Set the start address of the register information in the DTC vector address. - [3] Set the corresponding bit in DTCER to 1. - [4] Set the enable bits for the interrupt sources to be used as the activation sources to 1. The DTC is activated when an interrupt used as an activation source is generated. [5] After the end of one data transfer, or after the specified number of data transfers have ended, the DTCE bit is cleared to 0 and a CPU interrupt is requested. If the DTC is to continue transferring data, set the DTCE bit to 1. **Activation by Software:** The procedure for using the DTC with software activation is as follows: - [1] Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. - [2] Set the start address of the register information in the DTC vector address. - [3] Check that the SWDTE bit is 0. - [4] Write 1 to SWDTE bit and the vector number to DTVECR. - [5] Check the vector number written to DTVECR. - [6] After the end of one data transfer, if the DISEL bit is 0 and a CPU interrupt is not requested, the SWDTE bit is cleared to 0. If the DTC is to continue transferring data, set the SWDTE bit to 1. When the DISEL bit is 1, or after the specified number of data transfers have ended, the SWDTE bit is held at 1 and a CPU interrupt is requested. #### 8.3.12 Examples of Use of the DTC #### (1) Normal Mode An example is shown in which the DTC is used to receive 128 bytes of data via the SCI. - [1] Set MRA to fixed source address (SM1 = SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), normal mode (MD1 = MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one data transfer by one interrupt (CHNE = 0, DISEL = 0). Set the SCI RDR address in SAR, the start address of the RAM area where the data will be received in DAR, and 128 (H'0080) in CRA. CRB can be set to any value. - [2] Set the start address of the register information at the DTC vector address. - [3] Set the corresponding bit in DTCER to 1. - [4] Set the SCI to the appropriate receive mode. Set the RIE bit in SCR to 1 to enable the reception complete (RXI) interrupt. Since the generation of a receive error during the SCI reception operation will disable subsequent reception, the CPU should be enabled to accept receive error interrupts. - [5] Each time reception of one byte of data ends on the SCI, the RDRF flag in SSR is set to 1, an RXI interrupt is generated, and the DTC is activated. The receive data is transferred from RDR to RAM by the DTC. DAR is incremented and CRA is decremented. The RDRF flag is automatically cleared to 0. [6] When CRA becomes 0 after the 128 data transfers have ended, the RDRF flag is held at 1, the DTCE bit is cleared to 0, and an RXI interrupt request is sent to the CPU. The interrupt handling routine should perform wrap-up processing. #### (2) Software Activation An example is shown in which the DTC is used to transfer a block of 128 bytes of data by means of software activation. The transfer source address is H'1000 and the destination address is H'2000. The vector number is H'60, so the vector address is H'04C0. - [1] Set MRA to incrementing source address (SM1 = 1, SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), block transfer mode (MD1 = 1, MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one block transfer by one interrupt (CHNE = 0). Set the transfer source address (H'1000) in SAR, the destination address (H'2000) in DAR, and 128 (H'8080) in CRA. Set 1 (H'0001) in CRB. - [2] Set the start address of the register information at the DTC vector address (H'04C0). - [3] Check that the SWDTE bit in DTVECR is 0. Check that there is currently no transfer activated by software. - [4] Write 1 to the SWDTE bit and the vector number (H'60) to DTVECR. The write data is H'E0. - [5] Read DTVECR again and check that it is set to the vector number (H'60). If it is not, this indicates that the write failed. This is presumably because an interrupt occurred between steps 3 and 4 and led to a different software activation. To activate this transfer, go back to step 3. - [6] If the write was successful, the DTC is activated and a block of 128 bytes of data is transferred. - [7] After the transfer, an SWDTEND interrupt occurs. The interrupt handling routine should clear the SWDTE bit to 0 and perform other wrap-up processing. # 8.4 Interrupts An interrupt request is issued to the CPU when the DTC finishes the specified number of data transfers, or a data transfer for which the DISEL bit was set to 1. In the case of interrupt activation, the interrupt set as the activation source is generated. These interrupts to the CPU are subject to CPU mask level and interrupt controller priority level control. In the case of activation by software, a software activated data transfer end interrupt (SWDTEND) is generated. When the DISEL bit is 1 and one data transfer has ended, or the specified number of transfers have ended, after data transfer ends, the SWDTE bit is held at 1 and an SWDTEND interrupt is generated. The interrupt handling routine should clear the SWDTE bit to 0. When the DTC is activated by software, an SWDTEND interrupt is not generated during a data transfer wait or during data transfer even if the SWDTE bit is set to 1. # 8.5 Usage Notes **Module Stop:** DTC operation can be disabled or enabled using the module stop control register. The initial setting is for DTC operation to be enabled. Register access is disabled by setting module stop mode. Module stop mode cannot be set during DTC operation. For details, refer to section 19. Power-Down Modes. **On-Chip RAM:** The MRA, MRB, SAR, DAR, CRA, and CRB registers are all located in on-chip RAM. When the DTC is used, the RAME bit in SYSCR must not be cleared to 0. **DTCE Bit Setting:** For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR. If all interrupts are masked, multiple activation sources can be set at one time by writing data after executing a dummy read on the relevant register. # Section 9 I/O Ports ### 9.1 Overview The LSI has nine I/O ports (ports 1, 3, and A to G), and one input-only port (port 4). Also it has one internal 4-bit I/O port (port 7), one internal 1-bit I/O port (port 36), and one input-only port (port G0) for the FLEX<sup>TM</sup> decoder II interface. Table 9.1 summarizes the port functions. The pins of each port also have other functions. Each port includes a data direction register (DDR) that controls input/output (not provided for the input-only ports), a data register (DR) that stores output data, and a port register (PORT) used to read the pin states. Ports A to E have a built-in MOS input pull-up function, and in addition to DR and DDR, have a MOS input pull-up control register (PCR) to control the on/off status of the MOS input pull-ups. Ports 3 and A include an open-drain control register (ODR) that controls the on/off status of the output buffer PMOS. All the ports can drive a single TTL load and 30 pF capacitive load. The $\overline{IRQ}$ pins are Schmitt-triggered inputs. Block diagrams of each port are give in Appendix C, I/O Port Block Diagrams. # **Table 9.1 H8S/2276 Series Port Functions** | Port | Description | Pins | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | |--------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Port 1 | 6-bit I/O port Schmitt-triggered input (ĪRQ0, ĪRQ1) | P16/TIOCA2/IRQ1<br>P14/TIOCA1/IRQ0<br>P13/TIOCD0/TCLKB/A23<br>P12/TIOCC0/TCLKA/A22<br>P11/TIOCB0/A21<br>P10/TIOCA0/A20 | 6-bit I/O port also functioning as TPU I/O pins (TCLKA, TCLKB, TIOCA0, TIOCB0, TIOCC0, TIOCD0, TIOCA1, TIOCA2), interrupt input pins (IRQ0, IRQ1), and address output (A20 to A23) | | | 6-bit I/O port also functioning as TPU I/O pins (TCLKA, TCLKB, TIOCA0, TIOCB0, TIOCC0, TIOCA1, TIOCA2) and interrupt input pins (IRQ0, IRQ1) | | | | Port 3 | <ul> <li>6-bit I/O port</li> <li>Open-drain output<br/>capability</li> <li>Schmitt-triggered<br/>input (IRQ4, IRQ5)</li> </ul> | P35/SCK1/IRQ5<br>P34/RxD1<br>P33/TxD1<br>P32/SCK0/IRQ4<br>P31/RxD0<br>P30/TxD0 | 6-bit I/O port also functioning as SCI (channel 0 and 1) I/O pins (TxD0, RxD0, SCK0, TxD1, RxD1, SCK1) and interrupt input pins (IRQ4, IRQ5) | | | | | | | | 1-bit I/O port<br>(dedicated internal<br>I/O port for the<br>FLEX™ decoder II<br>interface) | P36 | 1-bit I/O port | | | | | | | Port 4 | 8-bit input port | P47/AN7<br>P46/AN6<br>P45/AN5<br>P44/AN4<br>P43/AN3<br>P42/AN2<br>P41/AN1<br>P40/AN0 | 8-bit input port also functioning as A/D converter analog input (AN7 to AN0) | | | | | | | Port 7 | 4-bit I/O port<br>(dedicated I/O port<br>for the FLEX™<br>decoder II interface) | P77/TxD3<br>P76/RxD3<br>P75/SCK3<br>P74 | 4-bit I/O port also functioning as SCI (channel 3) I/O pins (TxD3, RxD3, SCK3) | | | | | | | Port A | 4-bit I/O port Built-in MOS input pull-up Open-drain output capability | PA3/A19 to PA0/A16 | 4-bit I/O port also<br>(A19 to A16) | 4-bit I/O port | | | | | | Port B | 8-bit I/O port Built-in MOS input pull-up | PB7/A15 to PB0/A8 | 8-bit I/O port also functioning as address output (A15 to A8) | | | 8-bit I/O port | | | | Port C | 8-bit I/O port Built-in MOS input pull-up | PC7/A7 to PC0/A0 | Address output ( | A7 to A0) | When DDR = 0:<br>Input port<br>When DDR = 1:<br>Address output | 8-bit I/O port | | | | Port D | 8-bit I/O port Built-in MOS input pull-up | PD7/D15 to PD0/D8 | Data bus input/output (D15 to D8) | | 8-bit I/O port | | | | | Port | Description | Pins | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------| | Port E | <ul><li>8-bit I/O port</li><li>Built-in MOS input<br/>pull-up</li></ul> | PE7/D7 to PE0/D0 | In 8-bit bus mode<br>In 16-bit bus mode<br>D0) | 8-bit I/O port | | | | Port F | 8-bit I/O port Schmitt-triggered input (ĪRQ3, ĪRQ2) | PF7/ø | When DDR = 0:<br>When DDR = 1 ( | When DDR = 0<br>(after reset): Input<br>port<br>When DDR = 1: Ø<br>output | | | | | | PF6/ĀS<br>PF5/RD<br>PF4/HWR | AS, RD, HWR or | 3-bit I/O port | | | | | | PF3/LWR/ADTRG/IRQ3 | unctioning as<br>O converter input | I/O port also<br>functioning as<br>interrupt input pin<br>(IRQ3) and A/D<br>converter input<br>(ADTRG) | | | | | | PF2/WAIT | When WAITE = When WAITE = | I/O port | | | | | | PF1/BACK/BUZZ<br>PF0/BREQ/IRQ2 | When BRLE = 0 functioning as W interrupt input pi When BRLE = 1 interrupt input pi | /DT output pin (B<br>n (IRQ2)<br>: BREQ input, BA | SUZZ) and | I/O ports also functioning as WDT output pin (BUZZ) and interrupt input pin (IRQ2) | | | 4-bit I/O port Schmitt-triggered input (ĪRQ7) | PG4/CS0 | When DDR = 0*<br>When DDR = 1* | | | I/O port | | | | PG3/CS1<br>PG2/CS2<br>PG1/CS3/IRQ7 | When DDR = 0 (functioning as in When DDR = 1: interrupt input pi | terrupt input pin | (IRQ7) | I/O ports also functioning as interrupt input pin (IRQ7) | | 1-bit input port<br>(dedicated internal<br>I/O port for the<br>FLEX™ decoder II<br>interface) | | PG0/IRQ6 | Input port also fu | inctioning as inte | errupt input pin (ĪF | RQ6) | Notes: \*1 After mode 6 reset \*2 After mode 4 or 5 reset #### 9.2 Port 1 #### 9.2.1 Overview Port 1 is a 6-bit I/O port. Port 1 pins also function as TPU I/O pins (TCLKA, TCLKB, TIOCA0, TIOCB0, TIOCC0, TIOCD0, TIOCA1, and TIOCA2), external interrupt pins ( $\overline{IRQ0}$ and $\overline{IRQ1}$ ), and address bus output pins (A23 to A20). Port 1 pin functions depend on the operating mode. The interrupt input pins ( $\overline{IRO0}$ and $\overline{IRO1}$ ) are Schmitt-triggered inputs. Figure 9.1 shows the port 1 pin configuration. Figure 9.1 Port 1 Pin Functions ### 9.2.2 Register Configuration Table 9.2 shows the port 1 register configuration. Table 9.2 Port 1 Registers | Name | Abbreviation | R/W | Initial Value*2 | Address*1 | |--------------------------------|--------------|-----|-----------------|-----------| | Port 1 data direction register | P1DDR | W | H'00 | H'FE30 | | Port 1 data register | P1DR | R/W | H'00 | H'FF00 | | Port 1 register | PORT1 | R | Undefined | H'FFB0 | Notes: \*1 Lower 16 bits of the address. ### **Port 1 Data Direction Register (P1DDR)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|--------|-----------|--------|--------|--------|--------|--------| | | | _ | P16DDR | _ | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | | Initial value | : | Undefined | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | P1DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 1. P1DDR cannot be read; if it is, an undefined value will be read. Bits 7 and 5 are reserved; these bits should always be written with 0. P1DDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. ### (a) Modes 4, 5, and 6 If address output is enabled by the setting of bits AE3 to AE0 in PFCR, pins P13 to P10 are address outputs. Pins P16 and P15, and pins P13 to P10 when address output is disabled, are output ports when the corresponding P1DDR bits are set to 1, and input ports when the corresponding P1DDR bits are cleared to 0. #### (b) Mode 7 Setting a P1DDR bit to 1 makes the corresponding port 1 pin an output port, while clearing the bit to 0 makes the pin an input port. <sup>\*2</sup> Value of bits 6 and 4 to 0. ### Port 1 Data Register (P1DR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----------|-------|-----------|-------|-------|-------|-------|-------| | | | _ | P16DR | _ | P14DR | P13DR | P12DR | P11DR | P10DR | | Initial value | e : | Undefined | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W P1DR is an 8-bit readable/writable register that stores output data for the port 1 pins (P16, P14 to P10). Bits 7 and 5 are reserved; these bits should always be written with 0 and will return an undefined value if read. P1DR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. ### Port 1 Register (PORT1) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----------|-----|-----------|-----|-----|-----|-----|-----| | | | _ | P16 | _ | P14 | P13 | P12 | P11 | P10 | | Initial value | e : | Undefined | * | Undefined | * | * | * | * | * | | R/W | : | _ | R | _ | R | R | R | R | R | Note: \* Determined by the state of pins P16, P14 to P10. PORT1 is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port 1 pins (P16, P14 to P10) must always be performed on P1DR. Bits 7 and 5 are reserved; these bits will return an undefined value if read. If a port 1 read is performed while P1DDR bits are set to 1, the P1DR values are read. If a port 1 read is performed while P1DDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORT1 contents are determined by the pin states, as P1DDR and P1DR are initialized. PORT1 retains its previous state in software standby mode. #### 9.2.3 Pin Functions Port 1 pins also function as TPU I/O pins (TCLKA, TCLKB, TIOCA0, TIOCB0, TIOCC0, TIOCD0, TIOCA1, and TIOCA2), external interrupt input pins ( $\overline{IRQ0}$ and $\overline{IRQ1}$ ), and address output pins (A23 to A20). Port 1 pin functions are shown in table 9.3. **Table 9.3 Port 1 Pin Functions** ### Pin Pin Functions and Selection Method P16/ TIOCA2/ IRQ1 The pin function is switched as shown below according to the combination of the TPU channel 2 settings (bits MD3 to MD0 in TMDR2, bits IOA3 to IOA0 in TIOR2, and bits CCLR1 and CCLR0 in TCR2) and bit P16DDR. | TPU channel 2 settings | (1)<br>in table below | (2)<br>in table below | | | | | |------------------------|-----------------------|-----------------------|------------|--|--|--| | P16DDR | _ | 0 | 1 | | | | | Pin function | TIOCA2 output | P16 input | P16 output | | | | | | | TIOCA2 input*1 | | | | | | IRQ1 input*2 | | | | | | | Notes: \*1 TIOCA2 input when MD3 to MD0 = B'0000 or B'01xx and IOA3 = 1. \*2 When used as an external interrupt pin, do not use for another function. | TPU channel 2 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------|--------|-------------------------|--------------------|------| | MD3 to MD0 | B'0 | 0000, B'01xx | B'001x | B'0010 | B'0011 | | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | | Other<br>than<br>B'xx00 | Other than B'xx00 | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other than<br>B'01 | B'01 | | Output function | _ | Output compare output | _ | PWM<br>mode 1<br>output | PWM mode 2 output | _ | P14/ TIOCA1/ IRQ0 The pin function is switched as shown below according to the combination of the TPU channel 1 settings (bits MD3 to MD0 in TMDR1, bits IOA3 to IOA0 in TIOR1, and bits CCLR1 and CCLR0 in TCR1) and bit P14DDR. | TPU channel 1 settings | (1)<br>in table below | (2)<br>in table below | | | | | |------------------------|-----------------------|-----------------------|------------|--|--|--| | P14DDR | _ | 0 | 1 | | | | | Pin function | TIOCA1 output | P14 input | P14 output | | | | | | | TIOCA1 input*1 | | | | | | ĪRQ0 input*2 | | | | | | | Notes: \*1 TIOCA1 input when MD3 to MD0 = B'0000 or B'01xx and IOA3 to IOA0= B'10xx. \*2 When used as an external interrupt pin, do not use for another function. | TPU channel 1 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|-----------------------|-----|-------------------------|--------------------|------| | MD3 to MD0 | B'C | B'0000, B'01xx | | B'0010 | B'0011 | | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | | | Other<br>than<br>B'xx00 | Other than B'xx00 | | | CCLR1, CCLR0 | _ | _ | | _ | Other than<br>B'01 | B'01 | | Output function | _ | Output compare output | _ | PWM<br>mode 1<br>output | PWM mode 2 output | _ | P13/ TIOCD0/ TCLKB/ A23 The pin function is switched as shown below according to the combination of the operating mode, the TPU channel 0 settings (bits MD3 to MD0 in TMDR0, bits IOD3 to IOD0 in TIOR0L, and bits CCLR2 to CCLR0 in TCR0), bits TPSC2 to TPSC0 in TCR0 to TCR2, bits AE3 to AE0 in PFCR, and bit P13DDR. | Operating mode | Мо | des 4, 5 | 5, 6 | | Mode 7 | | | | |------------------------|--------------------|-------------------------------|---------------|--------|---------------------------|--------------|-------------------------|--| | AE3 to AE0 | Other than B'1111 | | | B'1111 | _ | | | | | TPU channel 0 settings | (1) in table below | | 2)<br>e below | _ | (1) in table below | | 2)<br>e below | | | P13DDR | _ | 0 | 1 | _ | _ | 0 | 1 | | | Pin function | TIOCD0<br>output | P13<br>input | P13<br>output | _ | TIOCD0<br>output | P13<br>input | P13<br>output | | | | | TIOCD0<br>input* <sup>1</sup> | | _ | | _ | CD0<br>ut* <sup>1</sup> | | | | TCLKB | TCLKB input*2 | | | TCLKB input* <sup>2</sup> | | | | Notes: \*1 TIOCD0 input when MD3 to MD0 = B'0000 and IOD3 to IOD0 = B'10xx. \*2 TCLKB input when the setting for any of TCR0 to TCR2 is: TPSC2 to TPSC0 = B'101. Also, TCLKB input when channel 1 is set to phase counting mode. | · · · · · · · · · · · · · · · · · · · | • | | | | | | |---------------------------------------|---------------|--------------------------------------|-----|--------|---------------------|-------| | TPU channel 0 settings | (2) | (1) | (2) | (2) | (1) | (2) | | MD3 to MD0 | B'0000 B'0010 | | | B'0011 | | | | IOD3 to IOD0 | | B'0001 to B'0011<br>B'0101 to B'0111 | | B'xx00 | Other than B'xx00 | | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'110 | B'110 | | Output function | _ | Output compare output | 1 | 1 | PWM mode 2 output | _ | P12/ TIOCC0/ TCLKA/ A22 The pin function is switched as shown below according to the combination of the operating mode, the TPU channel 0 settings (bits MD3 to MD0 in TMDR0, bits IOC3 to IOC0 in TIOR0L, and bits CCLR2 to CCLR0 in TCR0), bits TPSC2 to TPSC0 in TCR0 to TCR2, bits AE3 to AE0 in PFCR, and bit P12DDR. | Operating mode | Мо | des 4, 5 | 5, 6 | | Mode 7 | | | | |------------------------|--------------------|-------------------------|---------------|--------|--------------------|-----------------------|---------------|--| | AE3 to AE0 | Other than B'1111 | | | B'1111 | _ | | | | | TPU channel 0 settings | (1) in table below | | 2)<br>e below | _ | (1) in table below | (2) in table below | | | | P12DDR | _ | 0 | 1 | _ | _ | 0 | 1 | | | Pin function | TIOCC0<br>output | P12<br>input | P12<br>output | _ | TIOCC0<br>output | P12<br>input | P12<br>output | | | | | TIOCC0<br>input*1 | | _ | TIOC | | | | | | TCLKA | _KA input* <sup>2</sup> | | | TCLKA | A input* <sup>2</sup> | | | Notes: \*1 TIOCC0 input when MD3 to MD0 = B'0000 and IOC3 to IOC0 = B'10xx. \*2 TCLKA input when the setting for any of TCR0 to TCR2 is: TPSC2 to TPSC0 = B'100. Also, TCLKA input when channel 1 is set to phase counting mode. | | | pat milon onamor | | - p | | | |------------------------|--------|--------------------------------------|--------|---------------------------|----------------------|-------| | TPU channel 0 settings | (2) | (1) | (2) | (1) | (1) | (2) | | MD3 to MD0 | B'0000 | | B'001x | B'0010 | B'0011 | | | IOC3 to IOC0 | | B'0001 to B'0011<br>B'0101 to B'0111 | | Other<br>than<br>B'xx00 | Other than B'xx00 | | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'101 | B'101 | | Output function | _ | Output compare output | _ | PWM<br>mode 1<br>output*3 | PWM mode 2<br>output | _ | x: Don't care Note: \*3 Output is disabled for TIOCD0. When BFA = 1 or BFB = 1 in TMDR0, output is disabled and the settings in (2) apply. P11/ TIOCB0/ A21 The pin function is switched as shown below according to the combination of the operating mode, the TPU channel 0 settings (bits MD3 to MD0 in TMDR0 and bits IOB3 to IOB0 in TIOR0H), bits AE3 to AE0 in PFCR, and bit P11DDR. | Operating mode | Мо | des 4, | 5, 6 | | Mode 7 | | | | |------------------------|--------------------|--------------------|------------------|--------|--------------------|--------------------|---------------|--| | AE3 to AE0 | Other tha | an B'11 | 1x | B'111x | _ | | | | | TPU channel 0 settings | (1) in table below | (2) in table below | | _ | (1) in table below | (2) in table below | | | | P11DDR | _ | 0 | 1 | _ | _ | 0 | 1 | | | Pin function | TIOCB0<br>output | P11<br>input | | | TIOCB0<br>output | P11<br>input | P11<br>output | | | | | | TIOCB0<br>input* | | | TIOCB0<br>input* | | | Note: \* TIOCB0 input when MD3 to MD0 = B'0000 and IOB3 to IOB0 = B'10xx. | TPU channel 0 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|-----|--------------------------------------|--------|--------------------------|---------------------|-------| | MD3 to MD0 | | B'0000 | B'0010 | | B'0011 | | | IOB3 to IOB0 | | B'0001 to B'0011<br>B'0101 to B'0111 | | B'xx00 Other than B'xx00 | | | | CCLR2 to CCLR0 | _ | _ | _ | _ | Other than<br>B'010 | B'010 | | Output function | _ | Output compare output | _ | _ | PWM mode 2 output | _ | P10/ TIOCA0/ A20 The pin function is switched as shown below according to the combination of the operating mode, the TPU channel 0 settings (bits MD3 to MD0 in TMDR0, bits IOA3 to IOA0 in TIOR0H, and bits CCLR2 to CCLR0 in TCR0), bits AE3 to AE0 in PFCR, and bit P10DDR. | Operating mode | Мо | des 4, 5 | 5, 6 | | Mode 7 | | | | |----------------|-------------------------------|----------|----------------|--------|----------------|-------------------------------|---------|--| | AE3 to AE0 | Other than (B'1101 or B'111x) | | | B'1101 | _ | | | | | | | | | | | | | | | TPU channel 0 | (1) | (2) | | _ | (1) | (2) | | | | settings | in table below | in table | e below | | in table below | in table | e below | | | P10DDR | _ | 0 | 1 | _ | _ | 0 | 1 | | | Pin function | TIOCA0 | P10 | P10 | _ | TIOCA0 | P10 | P10 | | | | output | input | output | | output | input | output | | | | | | TIOCA0 input*1 | | | TIOCA0<br>input* <sup>1</sup> | | | Note: \*1 TIOCA0 input when MD3 to MD0 = B'0000 and IOA3 to IOA0 = B'10xx. | TPU channel 0 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------|--------|---------------------------------------|----------------------|--------| | MD3 to MD0 | | B'0000 | B'001x | B'0010 | B'0011 | | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1xxx | B'0001 to B'0011<br>B'0101 to B'0111 | | Other<br>than<br>B'xx00 | Other than E | 3'xx00 | | CCLR2 to CCLR0 | | _ | | | Other than<br>B'001 | B'001 | | Output function | _ | Output compare output | _ | PWM<br>mode 1<br>output* <sup>2</sup> | PWM mode 2<br>output | _ | x: Don't care Note: \*2 Output is disabled for TIOCB0. ## 9.3 Port 3\* Note: \* P36, only is a internal I/O port. #### 9.3.1 Overview Port 3 consists of a 6-bit I/O port and on-chip 1-bit I/O port that is a dedicated port for the FLEX<sup>TM</sup> decoder II interface. Port 3 pins also function as SCI I/O pins (TxD0, RxD0, SCK0, TxD1, RxD1, and SCK1) and external interrupt input pins ( $\overline{IRQ4}$ and $\overline{IRQ5}$ ). Port 3 pin functions are the same in all operating modes. The interrupt input pins ( $\overline{IRQ4}$ and $\overline{IRQ5}$ ) are Schmitt-triggered inputs. Figure 9.2 shows the port 3 pin configuration. Figure 9.2 Port 3 Pin Functions # 9.3.2 Register Configuration Table 9.4 shows the port 3 register configuration. Table 9.4 Port 3 Registers | Name | Abbreviation | R/W | Initial Value*2 | Address*1 | |------------------------------------|--------------|-----|-----------------|-----------| | Port 3 data direction register | P3DDR | W | H'00 | H'FE32 | | Port 3 data register | P3DR | R/W | H'00 | H'FF02 | | Port 3 register | PORT3 | R | H'00 | H'FFB2 | | Port 3 open-drain control register | P3ODR | R/W | H'00 | H'FE46 | Notes: \*1 Lower 16 bits of the address. ### Port 3 Data Direction Register (P3DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----------|--------|--------|--------|--------|--------|--------|--------| | | | _ | P36DDR | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P30DDR | | Initial value | : [ | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | W | W | W | W | W | W | W | P3DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 3. P3DDR cannot be read; if it is, an undefined value will be returned. Bit 7 is reserved; this bit cannot be modified and will return an undefined value if read. Setting a P3DDR bit to 1 makes the corresponding port 3 pin an output pin, while clearing the bit to 0 makes the pin an input pin. P3DDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. <sup>\*2</sup> Value of bits 6 to 0. ### Port 3 Data Register (P3DR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----------|-------|-------|-------|-------|-------|-------|-------| | | _ | P36DR | P35DR | P34DR | P33DR | P32DR | P31DR | P30DR | | Initial value: | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | _ | R/W P3DR is an 8-bit readable/writable register that stores output data for the port 3 pins (P36 to P30). Bit 7 is reserved; this bit cannot be modified and will return an undefined value if read. P3DR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. ### Port 3 Register (PORT3) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----------|-----------|-----|-----|-----|-----|-----|-----| | | | _ | | P35 | P34 | P33 | P32 | P31 | P30 | | Initial value | e : | Undefined | Undefined | * | * | * | _* | * | * | | R/W | : | _ | R | R | R | R | R | R | R | Note: \* Determined by the state of pins P35 to P30. PORT3 is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port 3 pins (P35 to P30) must always be performed on P3DR. Bits 7 and 6 are reserved; these bits will return an undefined value if read. If a port 3 read is performed while P3DDR bits are set to 1, the P3DR values are read. If a port 3 read is performed while P3DDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORT3 contents are determined by the pin states, as P3DDR and P3DR are initialized. PORT3 retains its previous state in software standby mode. ## Port 3 Open-Drain Control Register (P3ODR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|--------|--------|--------|--------|--------|--------| | | | _ | _ | P35ODR | P34ODR | P33ODR | P32ODR | P31ODR | P30ODR | | Initial value | : | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | R/W P3ODR is an 8-bit readable/writable register that controls the PMOS on/off status for each port 3 pin (P35 to P30). Bits 7 and 6 are reserved; these bits should always be written with 0 and will return an undefined value if read. Setting a P3ODR bit to 1 makes the corresponding port 3 pin an NMOS open-drain output pin, while clearing the bit to 0 makes the pin a CMOS output pin. P3ODR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. #### 9.3.3 Pin Functions Port 3 pins also function as SCI I/O pins (TxD0, RxD0, SCK0, TxD1, RxD1, and SCK1) and interrupt input pins ( $\overline{IRQ4}$ and $\overline{IRQ5}$ ). Port 3 pin functions are shown in table 9.5. #### **Table 9.5 Port 3 Pin Functions** #### Pin Pin Functions and Selection Method P36 (dedicated internal I/O port for the FLEX<sup>TM</sup> decoder II interface) The pin function is switched as shown below according to the setting of bit P36DDR. | ) | | | | |---|--------------|-----------|------------| | • | P36DDR | 0 | 1 | | | Pin function | P36 input | P36 output | P35/SCK1/ The pin function is switched as shown below according to the combination of bit $C/\overline{A}$ in IRQ5 SMR, bits CKE0 and CKE1 in SCR of SCI1, and bit P35DDR. | CKE1 | | 0 | | | | | | |--------------|------------------------|--------------|---------------|---------------|------------|--|--| | C/A | | 0 | | 1 | _ | | | | CKE0 | | 0 | 1 | _ | _ | | | | P35DDR | 0 1 | | _ | _ | _ | | | | Pin function | P35 input P35 output*1 | | SCK1 output*1 | SCK1 output*1 | SCK1 input | | | | | | ĪRQ5 input*² | | | | | | Notes: \*1 NMOS open-drain output when P35ODR = 1. \*2 When used as an external interrupt pin, do not use for another function. P34/RxD1 The pin function is switched as shown below according to the combination of bit RE in SCR of SCI1 and bit P34DDR. | RE | ( | 1 | | |--------------|-----------|-------------|------------| | P34DDR | 0 | _ | | | Pin function | P34 input | P34 output* | RxD1 input | Note: \*NMOS open-drain output when P34ODR = 1. P33/TxD1 The pin function is switched as shown below according to the combination of bit TE in SCR of SCI1 and bit P33DDR. | TE | ( | 1 | | |--------------|-----------|-------------|--------------| | P33DDR | 0 | 1 | _ | | Pin function | P33 input | P33 output* | TxD1 output* | Note: \*NMOS open-drain output when P33ODR = 1. P32/SCK0/ The pin function is switched as shown below according to the combination of bit $C/\overline{A}$ in IRQ4 SMR, bits CKE0 and CKE1 in SCR of SCI0, and bit P32DDR. | CKE1 | | 1 | | | | | |--------------|--------------|--------------|------------------|------------------|------------|--| | C/A | | 0 | | 1 | _ | | | CKE0 | | 0 | 1 | _ | _ | | | P32DDR | 0 | 1 | _ | _ | _ | | | Pin function | P32 input | P32 output*1 | SCK0<br>output*1 | SCK0<br>output*1 | SCK0 input | | | | ĪRQ4 input*2 | | | | | | Notes: \*1 NMOS open-drain output when P32ODR = 1. P31/RxD0 The pin function is switched as shown below according to the combination of bit RE in SCR of SCI0 and bit P31DDR. | RE | | 0 | 1 | |--------------|-----------|-------------|------------| | P31DDR | 0 | 1 | _ | | Pin function | P31 input | P31 output* | RxD0 input | Note: \* NMOS open-drain output when P31ODR = 1. P30/TxD0 The pin function is switched as shown below according to the combination of bit TE in SCR of SCI0 and bit P30DDR. | TE | | 0 | 1 | |--------------|-----------|-------------|--------------| | P30DDR | 0 | 1 | _ | | Pin function | P30 input | P30 output* | TxD0 output* | Note: \* NMOS open-drain output when P30ODR = 1. ## 9.4 Port 4 #### 9.4.1 Overview Port 4 is an 8-bit input-only port. Port 4 pins also function as A/D converter analog input pins (AN0 to AN7). Port 4 pin functions are the same in all operating modes. Figure 9.3 shows the port 4 pin configuration. <sup>\*2</sup> When used as an external interrupt pin, do not use for another function. Figure 9.3 Port 4 Pin Functions ### 9.4.2 Register Configuration Table 9.6 shows the port 4 register configuration. Port 4 is an input-only register, and does not have a data direction register or data register. Table 9.6 Port 4 Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-----------------|--------------|-----|---------------|----------| | Port 4 register | PORT4 | R | Undefined | H'FFB3 | Note: \* Lower 16 bits of the address. # Port 4 Register (PORT4) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | | Initial val | ue: | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by the state of pins P47 to P40. PORT4 is an 8-bit read-only register. The pin states are always read when a port 4 read is performed. This register cannot be written to. #### 9.4.3 Pin Functions Port 4 pins also function as A/D converter analog input pins (AN0 to AN7). # 9.5 Port 7 [Internal I/O Port] #### 9.5.1 Overview Port 7 is a 4-bit on-chip dedicated I/O port for the FLEX<sup>TM</sup> decoder II. Port 7 pins also function as SCI I/O pins (SCK3, RxD3, and TxD3). The functions of pins P77 to P74 are the same in all operating mode. Figure 9.4 shows the port 7 pin configuration. **Figure 9.4 Port 7 Pin Functions** ## 9.5.2 Register Configuration Table 9.7 shows the port 7 register configuration. **Table 9.7 Port 7 Registers** | Name | Abbreviation | R/W | Initial Value*2 | Address*1 | |--------------------------------|--------------|-----|-----------------|-----------| | Port 7 data direction register | P7DDR | W | H'00 | H'FE36 | | Port 7 data register | P7DR | R/W | H'00 | H'FF06 | | Port 7 register | PORT7 | R | Undefined | H'FFB6 | Notes: \*1 Lower 16 bits of the address. ## Port 7 Data Direction Register (P7DDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|-----------|--------|--------|-----------|-----------|-----------|-----------| | | | P77DDR | | P75DDR | P74DDR | | _ | _ | _ | | Initial value | : | 0 | Undefined | 0 | 0 | Undefined | Undefined | Undefined | Undefined | | R/W | : | W | W | W | W | W | W | W | W | P7DDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port 7. P7DDR cannot be read; if it is, an undefined value will be read. Bits 6, 3 to 0 are reserved; these bits should always be written with 0. Setting a P7DDR bit to 1 makes the corresponding port 7 pin an output pin, while clearing the bit to 0 makes the pin an input pin. P7DDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. #### Port 7 Data Register (P7DR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-------|-----------|-------|-------|-----------|-----------|-----------|-----------| | | | P77DR | _ | P75DR | P74DR | _ | | _ | _ | | Initial valu | e : | 0 | Undefined | 0 | 0 | Undefined | Undefined | Undefined | Undefined | | R/W | : | R/W P7DR is an 8-bit readable/writable register that stores output data for the port 7 pins (P77, P75, P74). Bits 6, 3 to 0 are reserved; these bits should always be written with 0 and will return an undefined value if read. <sup>\*2</sup> Value of bits 7. 5. and 4. P7DR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. # **Port 7 Register (PORT7)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|------|-----------|-----|-----------|-----------|-----------|-----------|-----------|-----------|--| | | | _ | P76 | _ | _ | _ | _ | _ | _ | | | Initial valu | ue : | Undefined | * | Undefined | Undefined | Undefined | Undefined | Undefined | Undefined | | | R/W | : | R | R | R | R | R | R | R | R | | Note: \* Determined by the state of MISO of FLEX™ decoder II. PORT7 is an 8-bit read-only register. The state of MISO of FLEX<sup>TM</sup> decoder II is always read when a port 7 read is performed. It cannot be written to. Writing of output data for the port 7 pins (P77, P75, P74) must always be performed on P7DR. Bits 7, 5 to 0 are reserved; these bits will return an undefined value if read. ### 9.5.3 Pin Functions Port 7 pins also function as SCI I/O pins (SCK3, RxD3, and TxD3). Port 7 pin functions are shown in table 9.8. **Table 9.8 Port 7 Pin Functions** ## Pin Pin Functions and Selection Method P77/TxD3 The pin function is switched as shown below according to the combination of bit TE in SCR of SCI3 and bit P77DDR. | TE | ( | ) | | 1 | |--------------|-----------|------------|-------------|--------------------| | P77DDR | 0 | 1 | 1 | 0 | | Pin function | P77 input | P77 output | TxD3 output | Setting prohibited | P76/RxD3 The pin function is switched as shown below according to the setting of bit RE in SCR of SCI3. | RE | 0 | 1 | |--------------|-----------|------------| | Pin function | P76 input | RxD3 input | P75/SCK3 The pin function is switched as shown below according to the combination of bit $C/\overline{A}$ in SMR, bits CKE0 and CKE1 of SCR of SCI3, and bit P75DDR. | CKE1 | | 0 | | | | | | | |--------------|--------------|--------------------|---|---------------|----------------|----------------|--------------------|--| | P75DDR | | 0 | | 1 | | | | | | C/Ā | 0 | | 1 | 0 | | 1 | _ | | | CKE0 | 0 | 1 | _ | 0 | 1 | _ | _ | | | Pin function | P75<br>input | Setting prohibited | | P75<br>output | SCK3<br>output | SCK3<br>output | Setting prohibited | | P74 The pin function is switched as shown below according to the setting of the bit P74DDR. | P74DDR | 0 | 1 | |--------------|-----------|------------| | Pin function | P74 input | P74 output | ## 9.6 Port A #### 9.6.1 Overview Port A is a 4-bit I/O port. Port A pins also function as address bus outputs. The pin functions depend on the operating mode. Port A has a built-in MOS input pull-up function that can be controlled by software. Figure 9.5 shows the port A pin configuration. Figure 9.5 Port A Pin Functions # 9.6.2 Register Configuration Table 9.9 shows the port A register configuration. Table 9.9 Port A Registers | Name | Abbreviation | R/W | Initial Value*2 | Address*1 | |-------------------------------------|--------------|-----|-----------------|-----------| | Port A data direction register | PADDR | W | H'0 | H'FE39 | | Port A data register | PADR | R/W | H'0 | H'FF09 | | Port A register | PORTA | R | Undefined | H'FFB9 | | Port A MOS pull-up control register | PAPCR | R/W | H'0 | H'FE40 | | Port A open-drain control register | PAODR | R/W | H'0 | H'FE47 | Notes: \*1 Lower 16 bits of the address. <sup>\*2</sup> Value of bits 3 to 0. ### Port A Data Direction Register (PADDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-----------|-----------|--------|--------|--------|--------| | | | _ | _ | _ | _ | PA3DDR | PA2DDR | PA1DDR | PA0DDR | | Initial value | : | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | W | W | W | W | PADDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port A. PADDR cannot be read; if it is, an undefined value will be read. Bits 7 to 4 are reserved; these bits cannot be modified. PADDR is initialized to H'0 (bits 3 to 0) by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. ### (a) Modes 4, 5, and 6 If address output is enabled by the setting of bits AE3 to AE0 in PFCR, the corresponding port A pins are address outputs. When address output is disabled, setting a PADDR bit to 1 makes the corresponding port A pin an output port, while clearing the bit to 0 makes the pin an input port. ### (b) Mode 7 Setting a PADDR bit to 1 makes the corresponding port A pin an output port, while clearing the bit to 0 makes the pin an input port. ## Port A Data Register (PADR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|-----------|-----------|-----------|-----------|-------|-------|-------|-------|--| | | | | | | _ | PA3DR | PA2DR | PA1DR | PA0DR | | | Initial value | : | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | PADR is an 8-bit readable/writable register that stores output data for the port A pins (PA3 to PA0). Bits 7 to 4 are reserved; these bits cannot be modified and will return an undefined value if read. PADR is initialized to H'0 (bits 3 to 0) by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. ### Port A Register (PORTA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-----------|-----------|-----|-----|-----|-----| | | | _ | _ | _ | _ | PA3 | PA2 | PA1 | PA0 | | Initial value | : | Undefined | Undefined | Undefined | Undefined | * | * | * | * | | R/W | : | _ | _ | _ | _ | R | R | R | R | Note: \* Determined by the state of pins PA3 to PA0. PORTA is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port A pins (PA3 to PA0) must always be performed on PADR. Bits 7 to 4 are reserved; these bits will return an undefined value if read. If a port A read is performed while PADDR bits are set to 1, the PADR values are read. If a port A read is performed while PADDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTA contents are determined by the pin states, as PADDR and PADR are initialized. PORTA retains its previous state in software standby mode. ### Port A MOS Pull-Up Control Register (PAPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-----------|-----------|--------|--------|--------|--------| | | | _ | _ | _ | _ | PA3PCR | PA2PCR | PA1PCR | PA0PCR | | Initial value | : | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | PAPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port A on a bit-by-bit basis. Bits 7 to 4 are reserved; these bits cannot be modified and will return an undefined value if read. PAPCR is valid for port input pins. When a PADDR bit is cleared to 0 (input port setting), setting the corresponding PAPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PAPCR is initialized to H'0 (bits 3 to 0) by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. ## **Port A Open-Drain Control Register (PAODR)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-----------|-----------|-----------|-----------|--------|--------|--------|--------| | | | _ | _ | _ | _ | PA3ODR | PA2ODR | PA10DR | PA0ODR | | Initial valu | ie: | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | PAODR is an 8-bit readable/writable register that controls the PMOS on/off status for each port A pin (PA3 to PA0). Bits 7 to 4 are reserved; these bits cannot be modified and will return an undefined value if read. PAODR is valid for port output. Setting a PAODR bit to 1 makes the corresponding port A pin an NMOS open-drain output pin, while clearing the bit to 0 makes the pin a CMOS output pin. PAODR is initialized to H'0 (bits 3 to 0) by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. #### 9.6.3 Pin Functions Port A pins also function as address output pins (A19 to A16). Port A pin functions are shown in table 9.10. **Table 9.10 Port A Pin Functions** ### Pin Pin Functions and Selection Method PA3/A19 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PA3DDR. | Operating mode | | Modes 4 to 6 | Mode 7 | | | | |--------------------|------------|--------------|-------------|-----------|-------------|--| | AE3 to AE0 in PFCR | 11xx | Other th | nan 11xx | <u> </u> | | | | PA3DDR | _ | 0 | 1 | 0 | 1 | | | Pin function | A19 output | PA3 input | PA3 output* | PA3 input | PA3 output* | | x: Don't care Note: \* NMOS open-drain output when PA3ODR = 1 in PAODR. PA2/A18 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PA2DDR. | Operating mode | | Modes 4 to 6 | Mode 7 | | | | |--------------------|-----------------|--------------|--------------------|-----------|-------------|--| | AE3 to AE0 in PFCR | 1011 or<br>11xx | | r than<br>or 11xx) | _ | | | | PA2DDR | _ | 0 | 1 | 0 | 1 | | | Pin function | A18 output | PA2 input | PA2 output* | PA2 input | PA2 output* | | x: Don't care Note: \* NMOS open-drain output when PA2ODR = 1 in PAODR. PA1/A17 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PA1DDR. | Operating mode | | Modes 4 to 6 | Mode 7 | | | | |--------------------|-----------------|----------------------------------|--------------------|-----------|-------------|--| | AE3 to AE0 in PFCR | 101x or<br>11xx | | r than<br>or 11xx) | <u>—</u> | | | | PA1DDR | _ | 0 | 1 | 0 | 1 | | | Pin function | A17 output | A17 output PA1 input PA1 output* | | PA1 input | PA1 output* | | x: Don't care Note: \* NMOS open-drain output when PA10DR = 1 in PA0DR. PA0/A16 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PA0DDR. | Operating mode | Мо | | Mode 7 | | | | |-----------------------|---------------------------|-----------|----------------|-----------|----------------|--| | AE3 to AE0 in<br>PFCR | Other than (0xxx or 1000) | 0xxx o | r 1000 | _ | | | | PA1DDR | _ | 0 | 1 | 0 | 1 | | | Pin function | A16 output | PA0 input | PA0<br>output* | PA0 input | PA0<br>output* | | x: Don't care Note: \* NMOS open-drain output when PA0ODR = 1 in PAODR. ### 9.6.4 MOS Input Pull-Up Function Port A has a built-in MOS input pull-up function that can be controlled by software. MOS input pull-up can be specified as on or off for individual bits. With port input pins, when a PADDR bit is cleared to 0, setting the corresponding PAPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset and in hardware standby mode. The previous state is retained in software standby mode. Table 9.11 summarizes the MOS input pull-up states. **Table 9.11** MOS Input Pull-Up States (Port A) | Pins | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |-----------------------------|-------------------|--------------------------|--------------------------|------------------------| | Address output, port output | OFF | OFF | OFF | OFF | | Port input | OFF | OFF | ON/OFF | ON/OFF | RENESAS Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PADDR = 0 and PAPCR = 1: otherwise off. ## **9.7** Port B #### 9.7.1 Overview Port B is an 8-bit I/O port. Port B pins also function as address bus outputs. The pin functions depend on the operating mode. Port B has a built-in MOS input pull-up function that can be controlled by software. Figure 9.6 shows the port B pin configuration. Figure 9.6 Port B Pin Functions ### 9.7.2 Register Configuration Table 9.12 shows the port B register configuration. Table 9.12 Port B Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port B data direction register | PBDDR | W | H'00 | H'FE3A | | Port B data register | PBDR | R/W | H'00 | H'FF0A | | Port B register | PORTB | R | Undefined | H'FFBA | | Port B MOS pull-up control register | PBPCR | R/W | H'00 | H'FE41 | Note: \*Lower 16 bits of the address. ### Port B Data Direction Register (PBDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PBDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port B. PBDDR cannot be read; if it is, an undefined value will be read. PBDDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. ### • Modes 4, 5, and 6 If address output is enabled by the setting of bits AE3 to AE0 in PFCR, the corresponding port B pins are address outputs. When address output is disabled, setting a PBDDR bit to 1 makes the corresponding port B pin an output port, while clearing the bit to 0 makes the pin an input port. #### Mode 7 Setting a PBDDR bit to 1 makes the corresponding port B pin an output port, while clearing the bit to 0 makes the pin an input port. ### Port B Data Register (PBDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PBDR is an 8-bit readable/writable register that stores output data for the port B pins (PB7 to PB0). PBDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. ### Port B Register (PORTB) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | Initial value: | | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by the state of pins PB7 to PB0. PORTB is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port B pins (PB7 to PB0) must always be performed on PBDR. If a port B read is performed while PBDDR bits are set to 1, the PBDR values are read. If a port B read is performed while PBDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTB contents are determined by the pin states, as PBDDR and PBDR are initialized. PORTB retains its previous state in software standby mode. # Port B MOS Pull-Up Control Register (PBPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PB7PCR | PB6PCR | PB5PCR | PB4PCR | PB3PCR | PB2PCR | PB1PCR | PB0PCR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PBPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port B on a bit-by-bit basis. PBPCR is valid for port input pins. When a PBDDR bit is cleared to 0 (input port setting), setting the corresponding PBPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PBPCR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. ### 9.7.3 Pin Functions Port B pins also function as address output pins (A15 to A8). Port B pin functions are shown in table 9.13. #### **Table 9.13 Port B Pin Functions** ### Pin Pin Functions and Selection Method PB7/A15 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PB7DDR. | Operating mode | | Modes 4 to 6 | Mode 7 | | | |--------------------|------------|--------------|------------|-----------|------------| | AE3 to AE0 in PFCR | B'1xxx | Other tha | an B'1xxx | - | _ | | PB7DDR | _ | 0 | 1 | 0 | 1 | | Pin function | A15 output | PB7 input | PB7 output | PB7 input | PB7 output | x: Don't care PB6/A14 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PB6DDR. | Operating mode | | Modes 4 to 6 | 3 | Mode 7 | | | |--------------------|---------------------|--------------|--------------------|-----------|------------|--| | AE3 to AE0 in PFCR | B'0111 or<br>B'1xxx | | (B'0111 or<br>xxx) | _ | | | | PB6DDR | _ | 0 | 1 | 0 | 1 | | | Pin function | A14 output | PB6 input | PB6 output | PB6 input | PB6 output | | x: Don't care PB5/A13 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PB5DDR. | Operating mode | | Modes 4 to 6 | 3 | Mode 7 | | | |--------------------|---------------------|----------------------|--------------------|-----------|------------|--| | AE3 to AE0 in PFCR | B'011x or<br>B'1xxx | | (B'011x or<br>xxx) | _ | _ | | | PB5DDR | _ | 0 | 1 | 0 | 1 | | | Pin function | A13 output | PB5 input PB5 output | | PB5 input | PB5 output | | x: Don't care PB4/A12 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PB4DDR. | - | - | | | | | |--------------------|---------------------|----------------------|----------------------|-----------|------------| | Operating mode | | Modes 4 to 6 | Мо | de 7 | | | AE3 to AE0 in PFCR | B'0100 or<br>B'00xx | | n (B'0100 or<br>0xx) | _ | _ | | PB4DDR | _ | 0 | 1 | 0 | 1 | | Pin function | A12 output | PB4 input PB4 output | | PB4 input | PB4 output | PB3/A11 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PB3DDR. | Operating mode | | Modes 4 to 6 | 3 | Mode 7 | | | |--------------------|------------|--------------|------------|-----------|------------|--| | AE3 to AE0 in PFCR | B'00xx | Other tha | an B'00xx | _ | | | | PB3DDR | _ | 0 | 1 | 0 | 1 | | | Pin function | A11 output | PB3 input | PB3 output | PB3 input | PB3 output | | x: Don't care PB2/A10 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PB2DDR. | Operating mode | | Modes 4 to 6 Mode 7 | | | de 7 | |-----------------------|---------------------|----------------------|--------------------|-----------|------------| | AE3 to AE0 in<br>PFCR | B'0010 or<br>B'000x | | n B'0010 or<br>00x | - | _ | | PB2DDR | _ | 0 | 1 | 0 | 1 | | Pin function | A10 output | PB2 input PB2 output | | PB2 input | PB2 output | x: Don't care PB1/A9 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PB1DDR. | Operating mode | | Modes 4 to 6 | Mode 7 | | | | |--------------------|-----------|--------------|------------|-----------|------------|--| | AE3 to AE0 in PFCR | B'000x | Other tha | an B'000x | _ | | | | PB1DDR | _ | 0 | 1 | 0 | 1 | | | Pin function | A9 output | PB1 input | PB1 output | PB1 input | PB1 output | | x: Don't care PB0/A8 The pin function is switched as shown below according to the combination of the operating mode, PFCR setting, and bit PB0DDR. | Operating mode | | Modes 4 to 6 | Мо | de 7 | | |--------------------|-----------|--------------|------------|-----------|------------| | AE3 to AE0 in PFCR | B'0000 | Other tha | an B'0000 | _ | _ | | PB0DDR | _ | 0 | 1 | 0 | 1 | | Pin function | A8 output | PB0 input | PB0 output | PB0 input | PB0 output | ## 9.7.4 MOS Input Pull-Up Function Port B has a built-in MOS input pull-up function that can be controlled by software. MOS input pull-up can be specified as on or off for individual bits. With port input pins, when a PBDDR bit is cleared to 0, setting the corresponding PBPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset and in hardware standby mode. The previous state is retained in software standby mode. Table 9.14 summarizes the MOS input pull-up states. **Table 9.14** MOS Input Pull-Up States (Port B) | Pins | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | | |-----------------------------|-------------------|--------------------------|--------------------------|------------------------|--| | Address output, port output | OFF | OFF | OFF | OFF | | | Port input | OFF | OFF | ON/OFF | ON/OFF | | Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PBDDR = 0 and PBPCR = 1; otherwise off. # **9.8** Port C #### 9.8.1 Overview Port C is an 8-bit I/O port. Port C pins also function as address bus outputs. The pin functions depend on the operating mode. Port C has a built-in MOS input pull-up function that can be controlled by software. Figure 9.7 shows the port C pin configuration. Figure 9.7 Port C Pin Functions ### 9.8.2 Register Configuration Table 9.15 shows the port C register configuration. Table 9.15 Port C Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port C data direction register | PCDDR | W | H'00 | H'FE3B | | Port C data register | PCDR | R/W | H'00 | H'FF0B | | Port C register | PORTC | R | Undefined | H'FFBB | | Port C MOS pull-up control register | PCPCR | R/W | H'00 | H'FE42 | Note: \* Lower 16 bits of the address. ### Port C Data Direction Register (PCDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PCDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port C. PCDDR cannot be read; if it is, an undefined value will be read. PCDDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. The OPE bit in SBYCR is used to select whether the address output pins retain their output state or become high-impedance when a transition is made to software standby mode. Modes 4 and 5 Port C pins are address outputs regardless of the PCDDR settings. #### • Mode 6 Setting a PCDDR bit to 1 makes the corresponding port C pin an address output, while clearing the bit to 0 makes the pin an input port. #### Mode 7 Setting a PCDDR bit to 1 makes the corresponding port C pin an output port, while clearing the bit to 0 makes the pin an input port. ### Port C Data Register (PCDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | | | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | | Initial valu | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PCDR is an 8-bit readable/writable register that stores output data for the port C pins (PC7 to PC0). PCDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. ### Port C Register (PORTC) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | Initial valu | ue: | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by the state of pins PC7 to PC0. PORTC is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port C pins (PC7 to PC0) must always be performed on PCDR. If a port C read is performed while PCDDR bits are set to 1, the PCDR values are read. If a port C read is performed while PCDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTC contents are determined by the pin states, as PCDDR and PCDR are initialized. PORTC retains its previous state in software standby mode. # Port C MOS Pull-Up Control Register (PCPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PC7PCR | PC6PCR | PC5PCR | PC4PCR | PC3PCR | PC2PCR | PC1PCR | PC0PCR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PCPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port C on a bit-by-bit basis. PCPCR is valid for port input (modes 6 and 7). When a PCDDR bit is cleared to 0 (input port setting), setting the corresponding PCPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PCPCR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. #### 9.8.3 Pin Functions in Each Mode ## Modes 4 and 5 In modes 4 and 5, port C pins function as address outputs automatically. Port C pin functions in modes 4 and 5 are shown in figure 9.8. Figure 9.8 Port C Pin Functions (Modes 4 and 5) #### Mode 6 In mode 6, port C pins function as address outputs or input ports, and input or output can be specified bit by bit. Setting a PCDDR bit to 1 makes the corresponding port C pin an address output, while clearing the bit to 0 makes the pin an input port. Port C pin functions in mode 6 are shown in figure 9.9. Figure 9.9 Port C Pin Functions (Mode 6) #### Mode 7 In mode 7, port C functions as an I/O port, and input or output can be specified bit by bit. Setting a PCDDR bit to 1 makes the corresponding port C pin an output port, while clearing the bit to 0 makes the pin an input port. Port C pin functions in mode 7 are shown in figure 9.10. Figure 9.10 Port C Pin Functions (Mode 7) ## 9.8.4 MOS Input Pull-Up Function Port C has a built-in MOS input pull-up function that can be controlled by software. MOS input pull-up can be used in modes 6 and 7, and can be specified as on or off for individual bits. With the port input pin function (modes 6 and 7), when a PCDDR bit is cleared to 0, setting the corresponding PCPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset and in hardware standby mode. The previous state is retained in software standby mode. Table 9.16 summarizes the MOS input pull-up states. Table 9.16 MOS Input Pull-Up States (Port C) | Pins | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other Operations | |-------------------------------------------------------------|-------------------|--------------------------|--------------------------|---------------------| | Address output (modes 4 and 5), port output (modes 6 and 7) | OFF | OFF | OFF | OFF | | Port input (modes 6 and 7) | OFF | OFF | ON/OFF | ON/OFF | Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PCDDR = 0 and PCPCR = 1; otherwise off. # 9.9 Port D #### 9.9.1 Overview Port D is an 8-bit I/O port. Port D pins also function as data bus input/output pins. The pin functions depend on the operating mode. Port D has a built-in MOS input pull-up function that can be controlled by software. Figure 9.11 shows the port D pin configuration. **Figure 9.11 Port D Pin Functions** # 9.9.2 Register Configuration Table 9.17 shows the port D register configuration. Table 9.17 Port D Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port D data direction register | PDDDR | W | H'00 | H'FE3C | | Port D data register | PDDR | R/W | H'00 | H'FF0C | | Port D register | PORTD | R | Undefined | H'FFBC | | Port D MOS pull-up control register | PDPCR | R/W | H'00 | H'FE43 | Note: \*Lower 16 bits of the address. # Port D Data Direction Register (PDDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PDDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port D. PDDDR cannot be read; if it is, an undefined value will be read. PDDDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. #### Modes 4 to 6 The input/output direction settings in PDDDR are ignored, and port D pins automatically function as data input/output pins. #### Mode 7 Setting a PDDDR bit to 1 makes the corresponding port D pin an output port, while clearing the bit to 0 makes the pin an input port. # Port D Data Register (PDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | | | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PDDR is an 8-bit readable/writable register that stores output data for the port D pins (PD7 to PD0). PDDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. # Port D Register (PORTD) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-----|-----|-----|-----|-----------|-----|-----|-----| | | | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Initial valu | ie: | * | _* | * | * | <u></u> * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by the state of pins PD7 to PD0. PORTD is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port D pins (PD7 to PD0) must always be performed on PDDR. If a port D read is performed while PDDDR bits are set to 1, the PDDR values are read. If a port D read is performed while PDDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTD contents are determined by the pin states, as PDDDR and PDDR are initialized. PORTD retains its previous state in software standby mode. # Port D MOS Pull-Up Control Register (PDPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | | Initial value | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PDPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port D on a bit-by-bit basis. PDPCR is valid for port input pins (mode 7). When a PDDDR bit is cleared to 0 (input port setting), setting the corresponding PDPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PDPCR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. # 9.9.3 Pin Functions in Each Mode #### Modes 4 to 6 In modes 4 to 6, port D pins function as data input/output pins automatically. Port D pin functions in modes 4 to 6 are shown in figure 9.12. Figure 9.12 Port D Pin Functions (Modes 4 to 6) #### Mode 7 In mode 7, port D functions as an I/O port, and input or output can be specified bit by bit. Setting a PDDDR bit to 1 makes the corresponding port D pin an output port, while clearing the bit to 0 makes the pin an input port. Port D pin functions in mode 7 are shown in figure 9.13. Figure 9.13 Port D Pin Functions (Mode 7) # 9.9.4 MOS Input Pull-Up Function Port D has a built-in MOS input pull-up function that can be controlled by software. MOS input pull-up can be used in mode 7, and can be specified as on or off for individual bits. With the port input pin function (mode 7), when a PDDDR bit is cleared to 0, setting the corresponding PDPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset and in hardware standby mode. The previous state is retained in software standby mode. Table 9.18 summarizes the MOS input pull-up states. Table 9.18 MOS Input Pull-Up States (Port D) | Pins | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |--------------------------------------------------------|-------------------|--------------------------|--------------------------|------------------------| | Data input/output (modes 4 to 6), port output (mode 7) | OFF | OFF | OFF | OFF | | Port input (mode 7) | OFF | OFF | ON/OFF | ON/OFF | Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PDDDR = 0 and PDPCR = 1; otherwise off. # 9.10 Port E #### 9.10.1 Overview Port E is an 8-bit I/O port. Port E pins also function as data bus input/output pins. The pin functions depend on the operating mode and on whether 8-bit or 16-bit bus mode is used. Port E has a built-in MOS input pull-up function that can be controlled by software. Figure 9.14 shows the port E pin configuration. **Figure 9.14 Port E Pin Functions** # 9.10.2 Register Configuration Table 9.19 shows the port E register configuration. Table 9.19 Port E Registers | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------------|--------------|-----|---------------|----------| | Port E data direction register | PEDDR | W | H'00 | H'FE3D | | Port E data register | PEDR | R/W | H'00 | H'FF0D | | Port E register | PORTE | R | Undefined | H'FFBD | | Port E MOS pull-up control register | PEPCR | R/W | H'00 | H'FE44 | Note: \* Lower 16 bits of the address. # Port E Data Direction Register (PEDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PEDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port E. PEDDR cannot be read; if it is, an undefined value will be read. PEDDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. #### Modes 4 to 6 When 8-bit bus mode is selected, port E functions as an I/O port. Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. When 16-bit bus mode is selected, the input/output direction settings in PEDDR are ignored, and port E pins automatically function as data input/output pins. For details of the 8-bit and 16-bit bus modes, see section 7, Bus Controller. #### Mode 7 Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. # Port E Data Register (PEDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | | | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PEDR is an 8-bit readable/writable register that stores output data for the port E pins (PE7 to PE0). PEDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. ## **Port E Register (PORTE)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | Initial val | ue: | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by the state of pins PE7 to PE0. PORTE is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port E pins (PE7 to PE0) must always be performed on PEDR. If a port E read is performed while PEDDR bits are set to 1, the PEDR values are read. If a port E read is performed while PEDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTE contents are determined by the pin states, as PEDDR and PEDR are initialized. PORTE retains its previous state in software standby mode. # Port E MOS Pull-Up Control Register (PEPCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PEPCR is an 8-bit readable/writable register that controls the MOS input pull-up function incorporated into port E on a bit-by-bit basis. PEPCR is valid for port input pins (modes 4 to 6 in 8-bit bus mode, or mode 7). When a PEDDR bit is cleared to 0 (input port setting), setting the corresponding PEPCR bit to 1 turns on the MOS input pull-up for the corresponding pin. PEPCR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. #### 9.10.3 Pin Functions in Each Mode #### Modes 4 to 6 In modes 4 to 6, if 8-bit access space is designated and 8-bit bus mode is selected, port E functions as an I/O port. Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. When 16-bit bus mode is selected, the input/output direction settings in PEDDR are ignored, and port E pins function as data input/output pins. Port E pin functions in modes 4 to 6 are shown in figure 9.15. Figure 9.15 Port E Pin Functions (Modes 4 to 6) #### Mode 7 In mode 7, port E functions as an I/O port, and input or output can be specified bit by bit. Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. Port E pin functions in mode 7 are shown in figure 9.16. Figure 9.16 Port E Pin Functions (Mode 7) # 9.10.4 MOS Input Pull-Up Function Port E has a built-in MOS input pull-up function that can be controlled by software. MOS input pull-up can be used in modes 4 to 6 in 8-bit bus mode, or in mode 7, and can be specified as on or off for individual bits. With the port input pin function (modes 4 to 6 in 8-bit bus mode, or mode 7), when a PEDDR bit is cleared to 0, setting the corresponding PEPCR bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a power-on reset and in hardware standby mode. The previous state is retained in software standby mode. Table 9.20 summarizes the MOS input pull-up states. **Table 9.20** MOS Input Pull-Up States (Port E) | Pins | Power-On<br>Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |-----------------------------------------------------------------------------------------------------|-------------------|--------------------------|--------------------------|------------------------| | Data input/output (modes 4 to 6 with 16-bit bus), port output (modes 4 to 6 with 8-bit bus, mode 7) | OFF | OFF | OFF | OFF | | Port input (modes 4 to 6 with 8-bit bus, mode 7) | OFF | OFF | ON/OFF | ON/OFF | Legend: OFF: MOS input pull-up is always off. ON/OFF: On when PEDDR = 0 and PEPCR = 1; otherwise off. # 9.11 Port F #### **9.11.1** Overview Port F is an 8-bit I/O port. Port F pins also function as external interrupt input pins ( $\overline{IRQ2}$ and $\overline{IRQ3}$ ), the BUZZ output pin, the A/D trigger input pin ( $\overline{ADTRG}$ ), bus control signal I/O pins ( $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , $\overline{LWR}$ , $\overline{WAIT}$ , $\overline{BREQ}$ , and $\overline{BACK}$ ), and the system clock ( $\emptyset$ ) output pin. The interrupt input pins ( $\overline{IRQ2}$ and $\overline{IRQ3}$ ) are Schmitt-triggered inputs. Figure 9.17 shows the port F pin configuration. Figure 9.17 Port F Pin Functions # 9.11.2 Register Configuration Table 9.21 shows the port F register configuration. **Table 9.21 Port F Registers** | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------|--------------|-----|---------------|-----------| | Port F data direction register | PFDDR | W | H'80/H'00*2 | H'FE3E | | Port F data register | PFDR | R/W | H'00 | H'FF0E | | Port F register | PORTF | R | Undefined | H'FFBE | Notes: \*1 Lower 16 bits of the address. PFDDR is initialized to H'80 in modes 4 to 6, and to H'00 in mode 7. <sup>\*2</sup> Initial value depends on the mode. ## Port F Data Direction Register (PFDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | | Modes 4 to | 6 | | | | | | | | | | Initial value | : | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | | Mode 7 | | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | PFDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port F. PFDDR cannot be read; if it is, an undefined value will be read. PFDDR is initialized to H'80 (modes 4 to 6) or H'00 (mode 7) by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. The OPE bit in SBYCR is used to select whether the bus control output pins retain their output state or become high-impedance when a transition is made to software standby mode. #### Modes 4 to 6 Pin PF7 functions as the $\emptyset$ output pin when the corresponding PFDDR bit is set to 1, and as an input port when the bit is cleared to 0. The input/output direction specification in PFDDR is ignored for pins PF6 to PF4, which are automatically designated as bus control outputs $(\overline{AS}, \overline{RD}, \text{ and } \overline{HWR})$ . When 8-bit bus mode selected, pin PF3 is made bus control output ( $\overline{LWR}$ ). When 16-bit bus mode selected, setting a PF3DDR bit to 1 makes the pin an output port, while clearing the bit to 0 makes the pin an input port. Pins PF2 to PF0 are made bus control input/output pins ( $\overline{WAIT}$ , $\overline{BACK}$ , and $\overline{BREQ}$ ) by bus controller settings. Otherwise, setting a PFDDR bit to 1 makes the corresponding pin an output port, while clearing the bit to 0 makes the pin an input port. #### Mode 7 Setting a PFDDR bit to 1 makes the corresponding port F pin PF6 to PF0 an output port, or in the case of pin PF7, the ø output pin. Clearing the bit to 0 makes the pin an input port. ## Port F Data Register (PFDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | | | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | | Initial val | ue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PFDR is an 8-bit readable/writable register that stores output data for the port F pins (PF7 to PF0). PFDR is initialized to H'00 by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. # **Port F Register (PORTF)** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | | Initial val | lue : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | Note: \* Determined by the state of pins PF7 to PF0. PORTF is an 8-bit read-only register that shows the pin states. It cannot be written to. Writing of output data for the port F pins (PF7 to PF0) must always be performed on PFDR. If a port F read is performed while PFDDR bits are set to 1, the PFDR values are read. If a port F read is performed while PFDDR bits are cleared to 0, the pin states are read. After a power-on reset and in hardware standby mode, PORTF contents are determined by the pin states, as PFDDR and PFDR are initialized. PORTF retains its previous state in software standby mode. #### 9.11.3 Pin Functions Port F pins also function as external interrupt input pins ( $\overline{IRQ2}$ and $\overline{IRQ3}$ ), the BUZZ output pin, the A/D trigger input pin ( $\overline{ADTRG}$ ), bus control signal I/O pins ( $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , $\overline{LWR}$ , $\overline{WAIT}$ , $\overline{BREQ}$ , and $\overline{BACK}$ ), and the system clock ( $\emptyset$ ) output pin. The pin functions differ between modes 4 to 6 and mode 7. Port F pin functions are shown in table 9.22. #### **Table 9.22 Port F Pin Functions** #### Pin Pin Functions and Selection Method PF7/Ø The pin function is switched as shown below according to bit PF7DDR. | PF7DDR | 0 | 1 | |--------------|-----------|----------| | Pin function | PF7 input | ø output | PF6/AS The pin function is switched as shown below according to the operating mode and bit PF6DDR. | Operating mode | Modes 4 to 6 | Mode 7 | | | | |----------------|--------------|-----------|------------|--|--| | PF6DDR | _ | 0 | 1 | | | | Pin function | AS output | PF6 input | PF6 output | | | PF5/RD The pin function is switched as shown below according to the operating mode and bit PF5DDR. | Operating mode | Modes 4 to 6 | Mode 7 | | | |----------------|--------------|-----------|------------|--| | PF5DDR | _ | 0 | 1 | | | Pin function | RD output | PF5 input | PF5 output | | PF4/HWR The pin function is switched as shown below according to the operating mode and bit PF4DDR. | Operating mode | Modes 4 to 6 | Mode 7 | | | |----------------|--------------|-----------|------------|--| | PF4DDR | _ | 0 1 | | | | Pin function | HWR output | PF4 input | PF4 output | | PF3/LWR/ ADTRG/ The pin function is switched as shown below according to the operating mode, the bus mode, A/D converter bits TRGS1 and TRGS0, and bit PF3DDR. **IRQ3** | Operating mode | | Modes 4 to 6 | Mode 7 | | | | | |----------------|--------------------|----------------|------------|-----------|------------|--|--| | Bus mode | 16-bit bus<br>mode | 8-bit bus mode | | - | _ | | | | PF3DDR | _ | 0 | 1 | 0 | 1 | | | | Pin function | TWR output | PF3 input | PF3 output | PF3 input | PF3 output | | | | | | ADTRG input*1 | | | | | | | | | | ĪRQ3 i | nput*2 | | | | Notes: \*1 ADTRG input when TRGS0 = TRGS1 = 1. \*2 When used as an external interrupt input pin, do not use as an I/O pin for another function. #### Pin Pin Functions and Selection Method PF2/WAIT The pin function is switched as shown below according to the operating mode, bit WAITE in BCRL, and bit PF2DDR. | Operating mode | | Modes 4 to 6 | Мо | de 7 | | | |----------------|-----------|--------------|------------|-----------|------------|--| | WAITE | ( | ) | 1 | _ | | | | PF2DDR | 0 1 | | _ | 0 | 1 | | | Pin function | PF2 input | PF2 output | WAIT input | PF2 input | PF2 output | | PF1/BACK/ The pin function is switched as shown below according to the operating mode, bit BRLE in BCRL, bit BUZZE in PFCR, and bit PF1DDR. **BUZZ** | Operating mode | Modes 4 to 6 | | | | Mode 7 | | | |----------------|----------------------|---|----------------|----------------|--------------|---------------|----------------| | BRLE | 0 | | | 1 | _ | | | | BUZZE | 0 | | 1 | | 0 | | 1 | | PF1DDR | 0 | 1 | _ | _ | 0 | 1 | _ | | Pin function | PF1 PF1 input output | | BUZZ<br>output | BACK<br>output | PF1<br>input | PF1<br>output | BUZZ<br>output | PF0/BREQ/ The pin function is switched as shown below according to the operating mode, bit **IRQ2** BRLE in BCRL, and bit PF0DDR. | Operating mode | Modes 4 to 6 | | | Mod | de 7 | | |----------------|----------------------|-------------|------------|-----------|------------|--| | BRLE | ( | 0 | 1 | _ | _ | | | PF0DDR | 0 1 | | _ | 0 | 1 | | | Pin function | PF0 input PF0 output | | BREQ input | PF0 input | PF0 output | | | | | IRQ2 input* | | | | | Note: \* When used as an external interrupt input pin, do not use as an I/O pin for another function. #### 9.12 Port G\* Note: \* PG0/IRQ6, only is a internal input port. #### 9.12.1 Overview Port G consists of a 4-bit I/O port and on-chip 1-bit input port that is a dedicated port for the FLEX<sup>TM</sup> decoder II interface. Port G pins also function as external interrupt input pins (IRQ6 (dedicated to the interrupt from the FLEX<sup>TM</sup> decoder II) and IRQ7) and bus control signal output pins ( $\overline{CS0}$ to $\overline{CS3}$ ). The interrupt input pin $(\overline{IRQ7})$ is Schmitt-triggered input. 248 Figure 9.18 shows the port G pin configuration. Figure 9.18 Port G Pin Functions # 9.12.2 Register Configuration Table 9.23 shows the port G register configuration. **Table 9.23 Port G Registers** | Name | Abbreviation | R/W | Initial Value*2 | Address*1 | |--------------------------------|--------------|-----|-----------------|-----------| | Port G data direction register | PGDDR | W | H'10/H'00*3 | H'FE3F | | Port G data register | PGDR | R/W | H'00 | H'FF0F | | Port G register | PORTG | R | Undefined | H'FFBF | Notes: \*1 Lower 16 bits of the address. - \*2 Value of bits 4 to 0. - \*3 Initial value depends on the mode. PGDDR is initialized to H'10 in modes 4 and 5, and to H'00 in modes 6 and 7. # Port G Data Direction Register (PGDDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|-----------|-----------|-----------|--------|--------|--------|--------|-----------| | | | _ | | | PG4DDR | PG3DDR | PG2DDR | PG1DDR | _ | | Modes 4 a | nd 5 | 5 | | | | | | | | | Initial value | : | Undefined | Undefined | Undefined | 1 | 0 | 0 | 0 | Undefined | | R/W | : | _ | _ | _ | W | W | W | W | W | | Modes 6 a | nd 7 | • | | | | | | | | | Initial value | : | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | Undefined | | R/W | : | _ | _ | _ | W | W | W | W | W | PGDDR is an 8-bit write-only register, the individual bits of which specify input or output for the pins of port G. PGDDR cannot be read. Also, bits 7 to 5 are reserved, and cannot be modified. Bit 0 is reserved, and should always be written with 0. Bit PG4DDR is initialized to 1 (modes 4 and 5) or 0 (modes 6 and 7) by a power-on reset and in hardware standby mode. PGDDR retains its previous state in software standby mode. The OPE bit in SBYCR is used to select whether the bus control output pins retain their output state or become high-impedance when a transition is made to software standby mode. #### Modes 4 to 6 Pins PG4 to PG1 function as bus control signal output pins $(\overline{CS0})$ to $\overline{CS3}$ ) when the corresponding PGDDR bits are set to 1, and as input ports when the bits are cleared to 0. Pin PG0 functions as an output port when the corresponding PGDDR bit is set to 1, and as an input port when the bit is cleared to 0. # Mode 7 Setting a PGDDR bit to 1 makes the corresponding pin an output port, while clearing the bit to 0 makes the pin an input port. # Port G Data Register (PGDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----------|-----------|-----------|-------|-------|-------|-------|-----------| | | | _ | | _ | PG4DR | PG3DR | PG2DR | PG1DR | _ | | Initial value | : | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | Undefined | | R/W | : | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | PGDR is an 8-bit readable/writable register that stores output data for the port G pins (PG4 to PG1). Bits 7 to 5 are reserved; these bits cannot be modified and will return an undefined value if read. Bit 0 is reserved: this bit should always be written with 0 and will return an undefined value if read. PGDR is initialized to H'00 (bits 4 to 0) by a power-on reset and in hardware standby mode. It retains its previous state in software standby mode. # **Port G Register (PORTG)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-----------|-----------|-----------|-----|-----|-----|-----|-----|--| | | _ | _ | _ | PG4 | PG3 | PG2 | PG1 | PG0 | | | Initial value | Undefined | Undefined | Undefined | * | * | * | * | * | | | R/W | _ | _ | _ | R | R | R | R | R | | Note: \* Determined by the state of pins PG4 to PG1, and of READY of FLEX™ decoder II. PORTG is an 8-bit read-only register that shows the pin states and $\overline{READY}$ of FLEX<sup>TM</sup> decoder II. It cannot be written to. Writing of output data for the port G pins (PG4 to PG1) must always be performed on PGDR. Bits 7 to 5 are reserved; these bits will return an undefined value if read. If a port G read is performed while PGDDR bits are set to 1, the PGDR values are read. If a port G read is performed while PGDDR bits are cleared to 0, the pin states are read. Note that the $\overline{READY}$ state of the FLEX<sup>TM</sup> decoder II is always read for PG0. After a power-on reset and in hardware standby mode, PORTG contents are determined by the pin states, as PGDDR and PGDR are initialized. PORTG retains its previous state in software standby mode. #### 9.12.3 Pin Functions Port G pins also function as external interrupt input pins ( $\overline{IRQ6}$ dedicated to the interrupt from the FLEX<sup>TM</sup> decoder II and $\overline{IRQ7}$ ) and bus control signal output pins ( $\overline{CS0}$ to $\overline{CS3}$ ). The pin functions differ between modes 4 to 6 and mode 7. Port G pin functions are shown in table 9.24. #### **Table 9.24 Port G Pin Functions** #### Pin Pin Functions and Selection Method # PG4/CS0 The pin function is switched as shown below according to the operating mode and bit PG4DDR. | Operating mode | Modes | s 4 to 6 | Mo | de 7 | |----------------|-----------|------------|-----------|------------| | PG4DDR | 0 1 | | 0 | 1 | | Pin function | PG4 input | CS0 output | PG4 input | PG4 output | # PG3/CS1 The pin function is switched as shown below according to the operating mode and bit PG3DDR. | Operating mode | Modes | s 4 to 6 | Мо | de 7 | |----------------|-----------|------------|-----------|------------| | PG3DDR | 0 1 | | 0 | 1 | | Pin function | PG3 input | CS1 output | PG3 input | PG3 output | ## PG2/CS2 The pin function is switched as shown below according to the operating mode and bit PG2DDR. | Operating mode | Modes | s 4 to 6 | Мо | de 7 | |----------------|-----------|------------|-----------|------------| | PG2DDR | 0 1 | | 0 | 1 | | Pin function | PG2 input | CS2 output | PG2 input | PG2 output | # **IRQ7** PG1/CS3/ The pin function is switched as shown below according to the operating mode and bit PG1DDR. | Operating mode | Modes | s 4 to 6 | Мо | de 7 | | |----------------|-------------|------------|-----------|------------|--| | PG1DDR | 0 | 1 | 0 | 1 | | | Pin function | PG1 input | CS3 output | PG1 input | PG1 output | | | | IRQ7 input* | | | | | Note: \*When used as an external interrupt input pin, do not use as an I/O pin for another function. PG0/IRQ6 (on-chip dedicated I/O port for the FLEX™ decoder II interface) PG0 is an input-only pin and can be used as the PG0 or IRQ6 input pin. When used as an external interrupt pin (IRQ6), do not use it as an input pin for another function. # Section 10 16-Bit Timer Pulse Unit (TPU) # 10.1 Overview The LSI has an on-chip 16-bit timer pulse unit (TPU) that comprises three 16-bit timer channels. #### 10.1.1 Features - Maximum 6-pulse input/output capability - A total of 8 timer general registers (TGRs) are provided (four for channel 0 and two each for channels 1 and 2), each of which can be set independently as an output compare/input capture register - TGRC and TGRD for channel 0 can also be used as buffer registers - Selection of one of six clocks as the counter input for channel 0, and one of seven clocks for channels 1 and 2 - The following operations can be set for each channel: - Waveform output at compare match: Selection of 0, 1, or toggle output - Input capture function: Selection of rising edge, falling edge, or both edge detection - Counter clear operation: Counter clearing possible by compare match or input capture - Synchronous operation: Multiple timer counters (TCNT) can be written to simultaneously Simultaneous clearing by compare match and input capture possible Register simultaneous input/output possible by counter synchronous operation - PWM mode: Any PWM output duty can be set Maximum of 6-phase PWM output possible by combination with synchronous operation - Buffer operation settable for channel 0 - Input capture register double-buffering possible - Automatic rewriting of output compare register possible - Phase counting mode settable for channel 1 - Two-phase encoder pulse up/down-count possible - Fast access via internal 16-bit bus - Fast access is possible via a 16-bit bus interface - 13 interrupt sources - For channel 0, four compare match/input capture dual-function interrupts and one overflow interrupt can be requested independently - For channels 1 and 2, one compare match/input capture dual-function interrupt one compare match interrupt, one overflow interrupt, and one underflow interrupt can be requested independently - Automatic transfer of register data - Block transfer, 1-word data transfer, and 1-byte data transfer possible by data transfer controller (DTC) activation - A/D converter conversion start trigger can be generated - Channel 0 to 2 compare match A/input capture A signals can be used as A/D converter conversion start trigger - Module stop mode can be set - As the initial setting, TPU operation is halted. Register access is enabled by exiting module stop mode. Table 10.1 lists the functions of the TPU. **Table 10.1 TPU Functions** | Item | | Channel 0 | Channel 1 | Channel 2 | |-------------------|---------------|----------------------------------------------|-------------------------------------------------------|--------------------------------------------------------| | Count clock | | ø/1<br>ø/4<br>ø/16<br>ø/64<br>TCLKA<br>TCLKB | ø/1<br>ø/4<br>ø/16<br>ø/64<br>ø/256<br>TCLKA<br>TCLKB | ø/1<br>ø/4<br>ø/16<br>ø/64<br>ø/1024<br>TCLKA<br>TCLKB | | General registe | ers | TGR0A<br>TGR0B | TGR1A<br>TGR1B | TGR2A<br>TGR2B | | General registers | | TGR0C<br>TGR0D | _ | _ | | I/O pins | | TIOCA0<br>TIOCB0<br>TIOCC0<br>TIOCD0 | TIOCA1 | TIOCA2 | | Counter clear f | unction | TGR compare match or input capture | TGR compare match or TGR1A input capture | TGR compare match or TGR2A input capture | | Compare | 0 output | 0 | 0 | 0 | | match output | 1 output | 0 | 0 | 0 | | | Toggle output | 0 | 0 | 0 | | Input capture for | unction | 0 | 0 | 0 | | Synchronous of | peration | 0 | 0 | 0 | | PWM mode | | 0 | 0 | 0 | | Phase counting | g mode | _ | 0 | _ | | Buffer operatio | n | 0 | _ | _ | | DTC activation | | TGR compare match or input capture | TGR compare match or TGR1A input capture | TGR compare match or TGR2A input capture | | A/D converter t | rigger | TGR0A compare match or input capture | TGR1A compare match or input capture | TGR2A compare match or input capture | Legend : Possible- : Not possible | Item | n Channel 0 | | Channel 2 | | |-------------------|-----------------------------------------------------------|-----------------------------------|-----------------------------------------------------------|--| | Interrupt sources | 5 sources | 4 sources | 4 sources | | | | <ul> <li>Compare match or<br/>input capture 0A</li> </ul> | Compare match or input capture 1A | <ul> <li>Compare match or<br/>input capture 2A</li> </ul> | | | | Compare match or | Compare match 1B | Compare match 1B | | | | input capture 0B | <ul> <li>Overflow</li> </ul> | <ul> <li>Overflow</li> </ul> | | | | <ul> <li>Compare match or<br/>input capture 0C</li> </ul> | • Underflow | • Underflow | | | | <ul> <li>Compare match or<br/>input capture 0D</li> </ul> | | | | | | <ul> <li>Overflow</li> </ul> | | | | # 10.1.2 Block Diagram Figure 10.1 shows a block diagram of the TPU. Figure 10.1 Block Diagram of TPU # 10.1.3 Pin Configuration Table 10.2 summarizes the TPU pins. Table 10.2 TPU Pins | Channel | Name | Symbol | I/O | Function | |---------|------------------------------------|--------|-------|--------------------------------------------------------------------------------| | All | Clock input A | TCLKA | Input | External clock A input pin<br>(Channel 1 phase counting mode A phase<br>input) | | | Clock input B | TCLKB | Input | External clock B input pin (Channel 1 phase counting mode B phase input) | | 0 | Input capture/out compare match A0 | TIOCA0 | I/O | TGR0A input capture input/output compare output/PWM output pin | | | Input capture/out compare match B0 | TIOCB0 | I/O | TGR0B input capture input/output compare output/PWM output pin | | | Input capture/out compare match C0 | TIOCC0 | I/O | TGR0C input capture input/output compare output/PWM output pin | | | Input capture/out compare match D0 | TIOCD0 | I/O | TGR0D input capture input/output compare output/PWM output pin | | 1 | Input capture/out compare match A1 | TIOCA1 | I/O | TGR1A input capture input/output compare output/PWM output pin | | 2 | Input capture/out compare match A2 | TIOCA2 | I/O | TGR2A input capture input/output compare output/PWM output pin | # 10.1.4 Register Configuration Table 10.3 summarizes the TPU registers. Table 10.3 TPU Registers | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|-----------------------------------|--------------|----------|---------------|-----------| | 0 | Timer control register 0 | TCR0 | R/W | H'00 | H'FF10 | | | Timer mode register 0 | TMDR0 | R/W | H'C0 | H'FF11 | | | Timer I/O control register 0H | TIOR0H | R/W | H'00 | H'FF12 | | | Timer I/O control register 0L | TIOR0L | R/W | H'00 | H'FF13 | | | Timer interrupt enable register 0 | TIER0 | R/W | H'40 | H'FF14 | | | Timer status register 0 | TSR0 | R/(W)*2 | H'C0 | H'FF15 | | | Timer counter 0 | TCNT0 | R/W | H'0000 | H'FF16 | | | Timer general register 0A | TGR0A | R/W | H'FFFF | H'FF18 | | | Timer general register 0B | TGR0B | R/W | H'FFFF | H'FF1A | | | Timer general register 0C | TGR0C | R/W | H'FFFF | H'FF1C | | | Timer general register 0D | TGR0D | R/W | H'FFFF | H'FF1E | | 1 | Timer control register 1 | TCR1 | R/W | H'00 | H'FF20 | | | Timer mode register 1 | TMDR1 | R/W | H'C0 | H'FF21 | | | Timer I/O control register 1 | TIOR1 | R/W | H'00 | H'FF22 | | | Timer interrupt enable register 1 | TIER1 | R/W | H'40 | H'FF24 | | | Timer status register 1 | TSR1 | R/(W) *2 | H'C0 | H'FF25 | | | Timer counter 1 | TCNT1 | R/W | H'0000 | H'FF26 | | | Timer general register 1A | TGR1A | R/W | H'FFFF | H'FF28 | | | Timer general register 1B | TGR1B | R/W | H'FFFF | H'FF2A | | 2 | Timer control register 2 | TCR2 | R/W | H'00 | H'FF30 | | | Timer mode register 2 | TMDR2 | R/W | H'C0 | H'FF31 | | | Timer I/O control register 2 | TIOR2 | R/W | H'00 | H'FF32 | | | Timer interrupt enable register 2 | TIER2 | R/W | H'40 | H'FF34 | | | Timer status register 2 | TSR2 | R/(W) *2 | H'C0 | H'FF35 | | | Timer counter 2 | TCNT2 | R/W | H'0000 | H'FF36 | | | Timer general register 2A | TGR2A | R/W | H'FFFF | H'FF38 | | | Timer general register 2B | TGR2B | R/W | H'FFFF | H'FF3A | | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |---------|--------------------------------|--------------|-----|---------------|-----------| | All | Timer start register | TSTR | R/W | H'00 | H'FEB0 | | | Timer synchro register | TSYR | R/W | H'00 | H'FEB1 | | | Module stop control register A | MSTPCRA | R/W | H'3F | H'FDE8 | Notes: \*1 Lower 16 bits of the address. # 10.2 Register Descriptions # 10.2.1 Timer Control Register (TCR) # Channel 0: TCR0 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W # Channel 1: TCR1 Channel 2: TCR2 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|-------|-------|-------|-------|-------|-------|-------| | | | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | R/W The TCR registers are 8-bit registers that control the TCNT channels. The TPU has three TCR registers, one for each of channels 0 to 2. The TCR registers are initialized to H'00 by a reset, and in hardware standby mode. <sup>\*2</sup> Can only be written with 0 for flag clearing. Bits 7 to 5—Counter Clear 2 to 0 (CCLR2 to CCLR0): These bits select the TCNT counter clearing source. | | Bit 7 | Bit 6 | Bit 5 | | | | | | |---------|-------|---------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | Channel | CCLR2 | CCLR1 | CCLR0 | <br>Description | | | | | | 0 | 0 | 0 | 0 | TCNT clearing disabled (Initial value) | | | | | | | | | 1 | TCNT cleared by TGRA compare match/input capture | | | | | | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | | | chann | | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | | | | | | | | | 1 | 0 | 0 | TCNT clearing disabled | | | | | | | | | 1 | TCNT cleared by TGRC compare match/input capture*2 | | | | | | | | 1 | 0 | TCNT cleared by TGRD compare match/input capture*2 | | | | | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | | | | | | | Bit 7 | Bit 6 | Bit 5 | | |---------|---------|-----------------------|-------|---------------------------------------------------------------------------------------------------------------| | Channel | Reserve | d* <sup>3</sup> CCLR1 | CCLR0 | <br>Description | | 1, 2 | 0 | 0 | 0 | TCNT clearing disabled (Initial value) | | | | | 1 | TCNT cleared by TGRA compare match/input capture | | | | 1 | 0 | TCNT cleared by TGRB compare match | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | Notes: \*1 Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. <sup>\*2</sup> When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. <sup>\*3</sup> Bit 7 is reserved in channels 1 and 2. It is always read as 0 and cannot be modified. **Bits 4 and 3—Clock Edge 1 and 0 (CKEG1, CKEG0):** These bits select the input clock edge. When the input clock is counted using both edges, the input clock period is halved (e.g. $\emptyset/4$ both edges = $\emptyset/2$ rising edge). If phase counting mode is used on channel 1, this setting is ignored and the phase counting mode setting has priority. | Bit 4 | Bit 3 | | | |-------|-------|-----------------------|-----------------| | CKEG1 | CKEG0 | <br>Description | | | 0 | 0 | Count at rising edge | (Initial value) | | | 1 | Count at falling edge | | | 1 | _ | Count at both edges | | Note: Internal clock edge selection is valid when the input clock is Ø/4 or slower. This setting is ignored if the input clock is Ø/1, or when overflow/underflow of another channel is selected. Bits 2 to 0—Time Prescaler 2 to 0 (TPSC2 to TPSC0): These bits select the TCNT counter clock. The clock source can be selected independently for each channel. Table 10.4 shows the clock sources that can be set for each channel. Table 10.4 TPU Clock Sources | | | | Inte | rnal Cloc | k | Extern | nal Clock | _ Overflow/Underflow | | |---------|-----|-----|------|-----------|-------|--------|-----------|----------------------|--------------------| | Channel | ø/1 | ø/4 | ø/16 | ø/64 | ø/256 | ø/1024 | TCLKA | TCLKB | on Another Channel | | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | | | 1 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | 2 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | # Legend : SettingBlank : No setting | | Bit 2 | Bit 1 | Bit 0 | <br>Description | | | | | |---------|-------|-------|-------|-----------------------------------------------|--|--|--|--| | Channel | TPSC2 | TPSC1 | TPSC0 | | | | | | | 0 | 0 | 0 | 0 | Internal clock: counts on ø/1 (Initial value) | | | | | | | | | 1 | Internal clock: counts on ø/4 | | | | | | | | 1 | 0 | Internal clock: counts on ø/16 | | | | | | | | | 1 | Internal clock: counts on ø/64 | | | | | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | | | | | 1 | External clock: counts on TCLKB pin input | | | | | | | | 1 | 0 | Setting disabled | | | | | | | | | 1 | Setting disabled | | | | | | | Bit 2 | Bit 1 | Bit 0 | | | | | | |---------|-------|-------|-------|-----------------------------------------------|--|--|--|--| | Channel | TPSC2 | TPSC1 | TPSC0 | Description | | | | | | 1 | 0 | 0 | 0 | Internal clock: counts on ø/1 (Initial value) | | | | | | | | | 1 | Internal clock: counts on Ø/4 | | | | | | | | 1 | 0 | Internal clock: counts on ø/16 | | | | | | | | | 1 | Internal clock: counts on ø/64 | | | | | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | | | | | 1 | External clock: counts on TCLKB pin input | | | | | | | | 1 | 0 | Internal clock: counts on ø/256 | | | | | | | | | 1 | Setting disabled | | | | | Note: This setting is ignored when channel 1 is in phase counting mode. | | Bit 2 | Bit 1 | Bit 0 | | | | |---------|-------|-------|-------|-----------------------------------------------|--|--| | Channel | TPSC2 | TPSC1 | TPSC0 | <br>Description | | | | 2 | 0 | 0 | 0 | Internal clock: counts on ø/1 (Initial value) | | | | | | | 1 | Internal clock: counts on ø/4 | | | | | | 1 | 0 | Internal clock: counts on ø/16 | | | | | | | 1 | Internal clock: counts on ø/64 | | | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | | | 1 | External clock: counts on TCLKB pin input | | | | | | 1 0 | | Setting disabled | | | | | | | 1 | Internal clock: counts on ø/1024 | | | # 10.2.2 Timer Mode Register (TMDR) #### Channel 0: TMDR0 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|-----|-----|-----|-----|-----|-----| | | | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | Channel 1: TMDR1 Channel 2: TMDR2 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|-----|-----|-----|-----| | | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | | R/W | R/W | R/W | R/W | The TMDR registers are 8-bit readable/writable registers that are used to set the operating mode for each channel. The TPU has three TMDR registers, one for each channel. The TMDR registers are initialized to H'C0 by a reset, and in hardware standby mode. Bits 7 and 6—Reserved: Read-only bits, always read as 1. **Bit 5—Buffer Operation B (BFB):** Specifies whether TGRB is to operate in the normal way, or TGRB and TGRD are to be used together for buffer operation. When TGRD is used as a buffer register, TGRD input capture/output compare is not generated. In channels 1 and 2, which have no TGRD, bit 5 is reserved. It is always read as 0 and cannot be modified. Bit 5 | BFB | Description | | |-----|--------------------------------------------------|-----------------| | 0 | TGRB operates normally | (Initial value) | | 1 | TGRB and TGRD used together for buffer operation | | **Bit 4—Buffer Operation A (BFA):** Specifies whether TGRA is to operate in the normal way, or TGRA and TGRC are to be used together for buffer operation. When TGRC is used as a buffer register, TGRC input capture/output compare is not generated. In channels 1 and 2, which have no TGRC, bit 4 is reserved. It is always read as 0 and cannot be modified. Bit 4 | BFA | | | |-----|--------------------------------------------------|-----------------| | 0 | TGRA operates normally | (Initial value) | | 1 | TGRA and TGRC used together for buffer operation | | Bits 3 to 0—Modes 3 to 0 (MD3 to MD0): These bits are used to set the timer operating mode. | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |-------|-------|-------|-------|-----------------------|-----------------| | MD3*1 | MD2*2 | MD1 | MD0 | <br>Description | | | 0 | 0 | 0 | 0 | Normal operation | (Initial value) | | | | | 1 | Reserved | | | | | 1 | 0 | PWM mode 1 | | | | | | 1 | PWM mode 2 | | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | | 1 | Phase counting mode 2 | | | | | 1 | 0 | Phase counting mode 3 | | | | | | 1 | Phase counting mode 4 | | | 1 | * | * | * | Setting disabled | | \*: Don't care Notes: \*1 MD3 is a reserved bit. In a write, it should always be written with 0. <sup>\*2</sup> Phase counting mode cannot be set for channels 0 and 2. In this case, 0 should always be written to MD2. ## 10.2.3 Timer I/O Control Register (TIOR) Channel 0: TIOR0H Channel 1: TIOR1 Channel 2: TIOR2 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|------|------|------|------|------|------|------| | | | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W #### Channel 0: TIOR0L | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|------|------|------|------|------|------|------| | | | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Note: When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. The TIOR registers are 8-bit registers that control the TGR registers. The TPU has four TIOR registers, two for channel 0, and one each for channels 1 and 2. The TIOR registers are initialized to H'00 by a reset, and in hardware standby mode. Care is required since TIOR is affected by the TMDR setting. The initial output specified by TIOR is valid when the counter is stopped (the CST bit in TSTR is cleared to 0). Note also that, in PWM mode 2, the output at the point at which the counter is cleared to 0 is specified. # Bits 7 to 4— I/O Control B3 to B0 (IOB3 to IOB0) I/O Control D3 to D0 (IOD3 to IOD0): Bits IOB3 to IOB0 specify the function of TGRB. Bits IOD3 to IOD0 specify the function of TGRD. Bit 7 Bit 6 Bit 5 Bit 4 IOB3 IOB2 IOB1 IOB0 Description | Channel | IOB3 | IOB2 | IOB1 | IOB0 | Description | on | | |---------|------|------|------|------|--------------|-----------------------------------------------------|-----------------------------------------------| | 0 | 0 | 0 | 0 | 0 | TGR0B is | Output disabled | (Initial value) | | | | | | 1 | output | ompare Illitial Output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | <del>_</del> | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | <del>_</del> | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR0B is | Capture input | Input capture at rising edge | | | | | | 1 | input | source is<br>TIOCB0 pin | Input capture at falling edge | | | | | 1 | * | register | • | Input capture at both edges | | | | 1 | * | * | _ | Capture input<br>source is channel<br>1/count clock | Input capture at TCNT1 count- up/count-down*1 | \*: Don't care Note: \*1 When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and Ø/1 is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. | Channel | IOD3 | IOD2 | IOD1 | IOD0 | Description | on | | |---------|------|------|------|------|--------------------|-----------------------------------------------|----------------------------------------------| | 0 | 0 | 0 | 0 | 0 | TGR0D is | Output disabled | (Initial value) | | | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | compare register*2 | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | 1 | 0 | 0 | | Output disabled | | | | | | | 1 | _ | Initial output is 1 output | 0 output at compare match | | | | | 1 | 0 | _ | | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR0D is | Capture input | Input capture at rising edge | | | | | | 1 | input<br>-capture | source is<br>TIOCD0 pin | Input capture at falling edge | | | | | 1 | * | register*2 | 1100b0 pii1 | Input capture at both edges | | | | 1 | * | * | _ | Capture input source is channel 1/count clock | Input capture at TCNT1 count-up/count-down*1 | Bit 7 Bit 6 Bit 5 Bit 4 Notes: \*1 When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and Ø/1 is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. <sup>\*2</sup> When the BFB bit in TMDR0 is set to 1 and TGR0D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | | | | |---------|-------|-------|-------|-------|----------------------|---------------------|--------------------------------| | Channel | IOB3 | IOB2 | IOB1 | IOB0 | Description | on | | | 1 | 0 | 0 | 0 | 0 | TGR1B is | Output disabled | (Initial value) | | | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | -compare<br>register | output | 1 output at compare match | | | | | | 1 | _ • | | Toggle output at compare match | | | | 1 | 0 | 0 | | Output disabled | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | * | * | * | _ | Setting disabled | | \*: Don't care | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | | | | |---------|-------|-------|-------|-------|------------------|---------------------|--------------------------------| | Channel | IOB3 | IOB2 | IOB1 | IOB0 | Description | on | | | 2 | 0 | 0 | 0 | 0 | TGR2B is | Output disabled | (Initial value) | | | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | compare register | output | 1 output at compare match | | | | | | 1 | _ 0 | | Toggle output at compare match | | | | 1 | 0 | 0 | <del>_</del> | Output disabled | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | <del>_</del> | output | 1 output at compare match | | | | | | 1 | | | Toggle output at compare match | | | 1 | * | * | * | _ | Setting disabled | | # Bits 3 to 0— I/O Control A3 to A0 (IOA3 to IOA0) I/O Control C3 to C0 (IOC3 to IOC0): IOA3 to IOA0 specify the function of TGRA. IOC3 to IOC0 specify the function of TGRC. | Bit 3 | Bit 2 | Bit 1 | Bit 0 | _ | |-------|-------|-------|-------|-------------| | IOA3 | IOA2 | IOA1 | IOA0 | Description | | Channel | IOA3 | IOA2 | IOA1 | IOA0 | Description | on | | |---------|------|------|------|------|----------------------|------------------------------------------------------|--------------------------------------------| | 0 | 0 | 0 | 0 | 0 | TGR0A is | Output disabled | (Initial value) | | | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | -compare<br>register | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | <del>_</del> | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | <del>_</del> | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR0A is | Capture input | Input capture at rising edge | | | | | | 1 | input | source is | Input capture at falling edge | | | | | 1 | * | register | capture TIOCA0 pin<br>register | Input capture at both edges | | | | 1 | * | * | _ | Capture input<br>source is channel<br>1/ count clock | Input capture at TCNT1 count-up/count-down | | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | |---------|-------|-------|-------|-------|-------------------|-----------------------------------------------|--------------------------------------------| | Channel | IOC3 | IOC2 | IOC1 | IOC0 | Description | on | | | 0 | 0 | 0 | 0 | 0 | TGR0C is | Output disabled | (Initial value) | | | | | | 1 | output<br>compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register*1 | output | 1 output at compare match | | | | | | 1 | _ | - | Toggle output at compare match | | | | 1 | 0 | 0 | _ | Output disabled | | | | | | | 1 | <del>_</del> | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | <del>-</del> | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR0C is | Capture input | Input capture at rising edge | | | | | | 1 | input | capture TIOCC0 pin | Input capture at falling edge | | | | | 1 | * | register*1 | | Input capture at both edges | | | | 1 | * | * | _ | Capture input source is channel 1/count clock | Input capture at TCNT1 count-up/count-down | Note: \*1 When the BFA bit in TMDR0 is set to 1 and TGR0C is used as a buffer register, this setting is invalid and input capture/output compare is not generated. | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | |---------|-------|-------|-------|-------|--------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------| | Channel | IOA3 | IOA2 | IOA1 | IOA0 | Description | on | | | 1 | 0 | 0 | 0 | 0 | TGR1A is | Output disabled | (Initial value) | | | | | | 1 | output<br>compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | 1 | 0 | 0 | <del>_</del> | Output disabled | | | | | | | 1 | <del>_</del> | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | 0 | 0 | 0 | TGR1A is | Capture input | Input capture at rising edge | | | | | | 1 | input<br>capture | source is<br>TIOCA1 pin | Input capture at falling edge | | | | | 1 | * | register | | Input capture at both edges | | | | 1 | * | * | _ | Capture input<br>source is TGR0A<br>compare match/<br>input capture | Input capture at generation of channel 0/TGR0A compare match/input capture | | | | | | | | | *: Don't care | | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | _ | | | | Channel | IOA3 | IOA2 | IOA1 | IOA0 | Description | on | | | 2 | 0 | 0 | 0 | 0 | _ | Output disabled | (Initial value) | | | | | | 1 | output<br>-compare | Initial output is 0 | 0 output at compare match | | | | | 1 | 0 | register | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | | 1 | 0 | 0 | | Output disabled | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | 1 | 0 | _ | output | 1 output at compare match | | | | | | 1 | _ | | Toggle output at compare match | | | 1 | * | 0 | 0 | | Capture input | Input capture at rising edge | | | | | | | input<br>-capture | source is<br>TIOCA2 pin | Input capture at falling edge | | | | | 1 | * | register | 1100/12 μπ | Input capture at both edges | | | | | | | | | | # 10.2.4 Timer Interrupt Enable Register (TIER) ## Channel 0: TIER0 Bit 7 6 5 4 3 2 1 0 TTGE **TCIEV TGIED** TGIEC **TGIFB TGIEA** Initial value: 0 1 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W Channel 1: TIER1 Channel 2: TIER2 Bit 7 5 4 1 0 6 3 2 TTGE **TCIEU TCIEV TGIEB TGIEA** Initial value: 0 0 0 1 0 0 0 0 R/W R/W R/W R/W R/W R/W The TIER registers are 8-bit registers that control enabling or disabling of interrupt requests for each channel. The TPU has three TIER registers, one for each channel. The TIER registers are initialized to H'40 by a reset, and in hardware standby mode. **Bit 7—A/D Conversion Start Request Enable (TTGE):** Enables or disables generation of A/D conversion start requests by TGRA input capture/compare match. Bit 7 | TTGE | Description | | |------|--------------------------------------------------|-----------------| | 0 | A/D conversion start request generation disabled | (Initial value) | | 1 | A/D conversion start request generation enabled | | **Bit 6—Reserved:** Read-only bit, always read as 1. Bit 5—Underflow Interrupt Enable (TCIEU): Enables or disables interrupt requests (TCIU) by the TCFU flag when the TCFU flag in TSR is set to 1 in channels 1 and 2. In channel 0, bit 5 is reserved. It is always read as 0 and cannot be modified. Bit 5 | TCIEU | Description | | |-------|--------------------------------------------|-----------------| | 0 | Interrupt requests (TCIU) by TCFU disabled | (Initial value) | | 1 | Interrupt requests (TCIU) by TCFU enabled | | **Bit 4—Overflow Interrupt Enable (TCIEV):** Enables or disables interrupt requests (TCIV) by the TCFV flag when the TCFV flag in TSR is set to 1. ## Bit 4 | TCIEV | Description | | |-------|--------------------------------------------|-----------------| | 0 | Interrupt requests (TCIV) by TCFV disabled | (Initial value) | | 1 | Interrupt requests (TCIV) by TCFV enabled | | **Bit 3—TGR Interrupt Enable D (TGIED):** Enables or disables interrupt requests (TGID) by the TGFD bit when the TGFD bit in TSR is set to 1 in channel 0. In channels 1 and 2, bit 3 is reserved. It is always read as 0 and cannot be modified. ## Bit 3 | TGIED | Description | | |-------|------------------------------------------------|-----------------| | 0 | Interrupt requests (TGID) by TGFD bit disabled | (Initial value) | | 1 | Interrupt requests (TGID) by TGFD bit enabled | | **Bit 2—TGR Interrupt Enable C (TGIEC):** Enables or disables interrupt requests (TGIC) by the TGFC bit when the TGFC bit in TSR is set to 1 in channel 0. In channels 1 and 2, bit 2 is reserved. It is always read as 0 and cannot be modified. #### Bit 2 | TGIEC | Description | | |-------|------------------------------------------------|-----------------| | 0 | Interrupt requests (TGIC) by TGFC bit disabled | (Initial value) | | 1 | Interrupt requests (TGIC) by TGFC bit enabled | | **Bit 1—TGR Interrupt Enable B (TGIEB):** Enables or disables interrupt requests (TGIB) by the TGFB bit when the TGFB bit in TSR is set to 1. ## Bit 1 | TGIEB | Description | | |-------|------------------------------------------------|-----------------| | 0 | Interrupt requests (TGIB) by TGFB bit disabled | (Initial value) | | 1 | Interrupt requests (TGIB) by TGFB bit enabled | | **Bit 0—TGR Interrupt Enable A (TGIEA):** Enables or disables interrupt requests (TGIA) by the TGFA bit when the TGFA bit in TSR is set to 1. Bit 0 | TGIEA | Description | | |-------|------------------------------------------------|-----------------| | 0 | Interrupt requests (TGIA) by TGFA bit disabled | (Initial value) | | 1 | Interrupt requests (TGIA) by TGFA bit enabled | | # 10.2.5 Timer Status Register (TSR) #### Channel 0: TSR0 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|--------|--------|--------|--------|--------| | | | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | # Channel 1: TSR1 Channel 2: TSR2 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|---|--------|--------|---|---|--------|--------| | | | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | _ | R/(W)* | R/(W)* | | | R/(W)* | R/(W)* | Note: \* Can only be written with 0 for flag clearing. The TSR registers are 8-bit registers that indicate the status of each channel. The TPU has three TSR registers, one for each channel. The TSR registers are initialized to H'C0 by a reset, and in hardware standby mode. **Bit 7—Count Direction Flag (TCFD):** Status flag that shows the direction in which TCNT counts in channels 1 and 2. In channel 0, bit 7 is reserved. It is always read as 1 and cannot be modified. Bit 7 | TCFD | Description | | |------|------------------|-----------------| | 0 | TCNT counts down | | | 1 | TCNT counts up | (Initial value) | Bit 6—Reserved: Read-only bit, always read as 1 and cannot be modified. **Bit 5—Underflow Flag (TCFU):** Status flag that indicates that TCNT underflow has occurred when channel 1 is set to phase counting mode. In channels 0 and 2, bit 5 is reserved. It is always read as 0 and cannot be modified. #### Bit 5 | TCFU | Description | | |------|------------------------------------------------------------------------------------|-----------------| | 0 | [Clearing condition] When 0 is written to TCFU after reading TCFU = 1 | (Initial value) | | 1 | [Setting condition] When the TCNT value underflows (changes from H'0000 to H'FFFF) | | Bit 4—Overflow Flag (TCFV): Status flag that indicates that TCNT overflow has occurred. ## Bit 4 | TCFV | Description | | |------|---------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | (Initial value) | | | When 0 is written to TCFV after reading TCFV = 1 | | | 1 | [Setting condition] | | | | When the TCNT value overflows (changes from H'FFFF to H'0000) | | **Bit 3—Input Capture/Output Compare Flag D (TGFD):** Status flag that indicates the occurrence of TGRD input capture or compare match in channel 0. In channels 1 and 2, bit 3 is reserved. It is always read as 0 and cannot be modified. Bit 3 | TGFD | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | When DTC is activated by TGID interrupt while DISEL bit of MRB in DTC is 0 | | | <ul> <li>When 0 is written to TGFD after reading TGFD = 1</li> </ul> | | 1 | [Setting conditions] | | | When TCNT = TGRD while TGRD is functioning as output compare register | | | <ul> <li>When TCNT value is transferred to TGRD by input capture signal while TGRD is<br/>functioning as input capture register</li> </ul> | Bit 2—Input Capture/Output Compare Flag C (TGFC): Status flag that indicates the occurrence of TGRC input capture or compare match in channel 0. In channels 1 and 2, bit 2 is reserved. It is always read as 0 and cannot be modified. ## Bit 2 | TGFC | Description | | | |------|------------------------------------------------------------------------------------------------|--|--| | 0 | [Clearing conditions] (Initial value) | | | | | <ul> <li>When DTC is activated by TGIC interrupt while DISEL bit of MRB in DTC is 0</li> </ul> | | | | | <ul> <li>When 0 is written to TGFC after reading TGFC = 1</li> </ul> | | | | 1 | [Setting conditions] | | | | | When TCNT = TGRC while TGRC is functioning as output compare register | | | | | When TCNT value is transferred to TGRC by input capture signal while TGRC is | | | | | functioning as input capture register | | | Bit 1—Input Capture/Output Compare Flag B (TGFB): Status flag that indicates the occurrence of TGRB input capture (only for channel 0) or compare match. Bit 1 | TGFB | Description | |------|------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | When DTC is activated by TGIB interrupt while DISEL bit of MRB in DTC is 0 | | | <ul> <li>When 0 is written to TGFB after reading TGFB = 1</li> </ul> | | 1 | [Setting conditions] | | | When TCNT = TGRB while TGRB is functioning as output compare register | | | When TCNT value is transferred to TGRB by input capture signal while TGRB is | | | functioning as input capture register (only for channel 0) | Bit 0—Input Capture/Output Compare Flag A (TGFA): Status flag that indicates the occurrence of TGRA input capture or compare match. Bit 0 | TGFA | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing conditions] (Initial value) | | | <ul> <li>When DTC is activated by TGIA interrupt while DISEL bit of MRB in DTC is 0</li> </ul> | | | <ul> <li>When 0 is written to TGFA after reading TGFA = 1</li> </ul> | | 1 | [Setting conditions] | | | <ul> <li>When TCNT = TGRA while TGRA is functioning as output compare register</li> </ul> | | | <ul> <li>When TCNT value is transferred to TGRA by input capture signal while TGRA is<br/>functioning as input capture register</li> </ul> | 277 ## **10.2.6** Timer Counter (TCNT) Channel 0: TCNT0 (up-counter) Channel 1: TCNT1 (up/down-counter\*) Channel 2: TCNT2 (up/down-counter\*) Bit Initial value: R/W Note: \* These counters can be used as up/down-counters only in phase counting mode or when counting overflow/underflow on another channel. In other cases they function as up-counters. The TCNT registers are 16-bit counters. The TPU has three TCNT counters, one for each channel. The TCNT counters are initialized to H'0000 by a reset, and in hardware standby mode. The TCNT counters cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit. ## **10.2.7** Timer General Register (TGR) Bit : 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Initial value : 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 The TGR registers are 16-bit registers with a dual function as output compare and input capture registers. The TPU has eight TGR registers, four for channel 0 and two each for channels 1 and 2. TGRC and TGRD for channel 0 can also be designated for operation as buffer registers\*. The TGR registers are initialized to H'FFFF by a reset, and in hardware standby mode. The TGR registers cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit. Note: \* TGR buffer register combinations are TGRA-TGRC and TGRB-TGRD. ## 10.2.8 Timer Start Register (TSTR) | Bit : | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|---|---|---|---|---|------|------|------| | | | _ | _ | _ | _ | _ | CST2 | CST1 | CST0 | | Initial value: | . – | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | | _ | _ | _ | _ | _ | R/W | R/W | R/W | TSTR is an 8-bit readable/writable register that selects operation/stoppage for channels 0 to 2. TSTR is initialized to H'00 by a reset, and in hardware standby mode. TCNT counter operation must be halted before setting the operating mode in TMDR, or setting the TCNT count clock in TCR. Bits 7 to 3—Reserved: Should always be written with 0. Bits 2 to 0—Counter Start 2 to 0 (CST2 to CST0): These bits select operation or stoppage for TCNT. #### Bit n | CSTn | Description | | |------|----------------------------------|-----------------| | 0 | TCNTn count operation is stopped | (Initial value) | | 1 | TCNTn performs count operation | | | | | n - 2 to 0 | n = 2 to 0 Note: If 0 is written to the CST bit during operation with the TIOC pin designated for output, the counter stops but the TIOC pin output compare output level is retained. If TIOR is written to when the CST bit is cleared to 0, the pin output level will be changed to the set initial output value. ## 10.2.9 Timer Synchro Register (TSYR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|-------|-------|-------| | | | _ | _ | _ | _ | _ | SYNC2 | SYNC1 | SYNC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | _ | R/W | R/W | R/W | TSYR is an 8-bit readable/writable register that selects independent operation or synchronous operation for the channel 0 to 2 TCNT counters. A channel performs synchronous operation when the corresponding bit in TSYR is set to 1. TSYR is initialized to H'00 by a reset, and in hardware standby mode. **Bits 7 to 3—Reserved:** Should always be written with 0. Bits 2 to 0—Timer Synchro 2 to 0 (SYNC2 to SYNC0): These bits select whether operation is independent of or synchronized with other channels. When synchronous operation is selected, synchronous presetting of multiple channels\*<sup>1</sup>, and synchronous clearing through counter clearing on another channel\*<sup>2</sup> are possible. ## Bit n | SYNCn | Description | | |-------|------------------------------------------------------------------------------------|--------------------------| | 0 | TCNTn operates independently (TCNT presetting/clearing is unrelate other channels) | ed to<br>(Initial value) | | 1 | TCNTn performs synchronous operation | | | | TCNT synchronous presetting/synchronous clearing is possible | | | | | 0 1 0 | n = 2 to 0 Notes: \*1 To set synchronous operation, the SYNC bits for at least two channels must be set to 1. \*2 To set synchronous clearing, in addition to the SYNC bit, the TCNT clearing source must also be set by means of bits CCLR2 to CCLR0 in TCR. # 10.2.10 Module Stop Control Register A (MSTPCRA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial value | : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRA is an 8-bit readable/writable register that performs module stop mode control. When the MSTPA5 bit in MSTPCR is set to 1, TPU operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see section 19.5, Module Stop Mode. MSTPCRA is initialized to H'3F by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 5—Module Stop (MSTPA5): Specifies the TPU module stop mode. #### Bit 5 | MSTPA5 | | | |--------|------------------------------|-----------------| | 0 | TPU module stop mode cleared | _ | | 1 | TPU module stop mode set | (Initial value) | # 10.3 Interface to Bus Master ## **10.3.1 16-Bit Registers** TCNT and TGR are 16-bit registers. As the data bus to the bus master is 16 bits wide, these registers can be read and written to in 16-bit units. These registers cannot be read or written to in 8-bit units; 16-bit access must always be used. An example of 16-bit register access operation is shown in figure 10.2. Figure 10.2 16-Bit Register Access Operation [Bus Master $\leftrightarrow$ TCNT (16 Bits)] ## 10.3.2 8-Bit Registers Registers other than TCNT and TGR are 8-bit. As the data bus to the CPU is 16 bits wide, these registers can be read and written to in 16-bit units. They can also be read and written to in 8-bit units. Examples of 8-bit register access operation are shown in figures 10.3, 10.4, and 10.5. $Figure~10.3~~8\text{-Bit Register Access Operation [Bus Master} \leftrightarrow TCR~(Upper~8~Bits)]$ Figure 10.4 8-Bit Register Access Operation [Bus Master ↔ TMDR (Lower 8 Bits)] Figure 10.5 8-Bit Register Access Operation [Bus Master $\leftrightarrow$ TCR and TMDR (16 Bits)] # 10.4 Operation #### 10.4.1 Overview Operation in each mode is outlined below. **Normal Operation:** Each channel has a TCNT and TGR register. TCNT performs up-counting, and is also capable of free-running operation, synchronous counting, and external event counting. Each TGR can be used as an input capture register (excepted TGR1B and TGR2B) or output compare register. **Synchronous Operation:** When synchronous operation is designated for a channel, TCNT for that channel performs synchronous presetting. That is, when TCNT for a channel designated for synchronous operation is rewritten, the TCNT counters for the other channels are also rewritten at the same time. Synchronous clearing of the TCNT counters is also possible by setting the timer synchronization bits in TSYR for channels designated for synchronous operation. ## **Buffer Operation** - When TGR is an output compare register When a compare match occurs, the value in the buffer register for the relevant channel is transferred to TGR. - When TGR (excepted TGR1B and TGR2B) is an input capture register When input capture occurs, the value in TCNT is transfer to TGR and the value previously held in TGR is transferred to the buffer register. **PWM Mode:** In this mode, a PWM waveform is output. The output level can be set by means of TIOR. A PWM waveform with a duty of between 0% and 100% can be output, according to the setting of each TGR register. **Phase Counting Mode:** In this mode, TCNT is incremented or decremented by detecting the phases of two clocks input from the external clock input pins in channel 1. When phase counting mode is set, the corresponding TCLK pin functions as the clock pin, and TCNT performs up- or down-counting. This can be used for two-phase encoder pulse input. ## 10.4.2 Basic Functions **Counter Operation:** When one of bits CST0 to CST2 is set to 1 in TSTR, the TCNT counter for the corresponding channel starts counting. TCNT can operate as a free-running counter, periodic counter, and so on. Example of count operation setting procedure Figure 10.6 shows an example of the count operation setting procedure. Figure 10.6 Example of Counter Operation Setting Procedure Free-running count operation and periodic count operation Immediately after a reset, the TPU's TCNT counters are all designated as free-running counters. When the relevant bit in TSTR is set to 1 the corresponding TCNT counter starts upcount operation as a free-running counter. When TCNT overflows (from H'FFFF to H'0000), the TCFV bit in TSR is set to 1. If the value of the corresponding TCIEV bit in TIER is 1 at this point, the TPU requests an interrupt. After overflow, TCNT starts counting up again from H'0000. Figure 10.7 illustrates free-running counter operation. Figure 10.7 Free-Running Counter Operation When compare match is selected as the TCNT clearing source, the TCNT counter for the relevant channel performs periodic count operation. The TGR register for setting the period is designated as an output compare register, and counter clearing by compare match is selected by means of bits CCLR2 to CCLR0 in TCR. After the settings have been made, TCNT starts up-count operation as periodic counter when the corresponding bit in TSTR is set to 1. When the count value matches the value in TGR, the TGF bit in TSR is set to 1 and TCNT is cleared to H'0000. If the value of the corresponding TGIE bit in TIER is 1 at this point, the TPU requests an interrupt. After a compare match, TCNT starts counting up again from H'0000. Figure 10.8 illustrates periodic counter operation. Figure 10.8 Periodic Counter Operation Waveform Output by Compare Match: The TPU can perform 0, 1, or toggle output from the corresponding output pin using compare match. Example of setting procedure for waveform output by compare match Figure 10.9 shows an example of the setting procedure for waveform output by compare match. Figure 10.9 Example Of Setting Procedure For Waveform Output By Compare Match Examples of waveform output operation Figure 10.10 shows an example of 0 output/1 output. In this example TCNT has been designated as a free-running counter, and settings have been made so that 1 is output by compare match A, and 0 is output by compare match B. When the set level and the pin level coincide, the pin level does not change. Figure 10.10 Example of 0 Output/1 Output Operation Figure 10.11 shows an example of toggle output. In this example TCNT has been designated as a periodic counter (with counter clearing performed by compare match B), and settings have been made so that output is toggled by both compare match A and compare match B. Figure 10.11 Example of Toggle Output Operation **Input Capture Function:** The TCNT value can be transferred to TGR on detection of the TIOC pin input edge. Rising edge, falling edge, or both edges can be selected as the detected edge. For channels 0 and 1, it is also possible to specify another channel's counter input clock or compare match signal as the input capture source. Note: When another channel's counter input clock is used as the input capture input for channel 0, $\emptyset/1$ should not be selected as the counter input clock used for input capture input. Input capture will not be generated if $\emptyset/1$ is selected. • Example of input capture operation setting procedure Figure 10.12 shows an example of the input capture operation setting procedure. Figure 10.12 Example of Input Capture Operation Setting Procedure Example of input capture operation Figure 10.13 shows an example of input capture operation of channel 0. In this example both rising and falling edges have been selected as the TIOCA pin input capture input edge, falling edge has been selected as the TIOCB pin input capture input edge, and counter clearing by TGRB input capture has been designated for TCNT. Figure 10.13 Example of Input Capture Operation ## 10.4.3 Synchronous Operation In synchronous operation, the values in a number of TCNT counters can be rewritten simultaneously (synchronous presetting). Also, a number of TCNT counters can be cleared simultaneously by making the appropriate setting in TCR (synchronous clearing). Synchronous operation enables TGR to be incremented with respect to a single time base. Channels 0 to 2 can all be designated for synchronous operation. **Example of Synchronous Operation Setting Procedure:** Figure 10.14 shows an example of the synchronous operation setting procedure. Figure 10.14 Example of Synchronous Operation Setting Procedure **Example of Synchronous Operation:** Figure 10.15 shows an example of synchronous operation. In this example, synchronous operation and PWM mode 1 have been designated for channels 0 to 2, TGR0B compare match has been set as the channel 0 counter clearing source, and synchronous clearing has been set for the channel 1 and 2 counter clearing source. Three-phase PWM waveforms are output from pins TIOC0A, TIOC1A, and TIOC2A. At this time, synchronous presetting, and synchronous clearing by TGR0B compare match, is performed for channel 0 to 2 TCNT counters, and the data set in TGR0B is used as the PWM cycle. For details of PWM modes, see section 10.4.5, PWM Modes. Figure 10.15 Example of Synchronous Operation # 10.4.4 Buffer Operation Buffer operation, provided for channel 0, enables TGRC and TGRD to be used as buffer registers. Buffer operation differs depending on whether TGR has been designated as an input capture register or as a compare match register. Table 10.5 shows the register combinations used in buffer operation. **Table 10.5** Register Combinations in Buffer Operation | Channel | Timer General Register | Buffer Register | |---------|------------------------|-----------------| | 0 | TGR0A | TGR0C | | | TGR0B | TGR0D | • When TGR is an output compare register When a compare match occurs, the value in the buffer register for the corresponding channel is transferred to the timer general register. This operation is illustrated in figure 10.16. Figure 10.16 Compare Match Buffer Operation • When TGR is an input capture register When input capture occurs, the value in TCNT is transferred to TGR and the value previously held in the timer general register is transferred to the buffer register. This operation is illustrated in figure 10.17. Figure 10.17 Input Capture Buffer Operation **Example of Buffer Operation Setting Procedure:** Figure 10.18 shows an example of the buffer operation setting procedure. Figure 10.18 Example of Buffer Operation Setting Procedure ## **Examples of Buffer Operation** • When TGR is an output compare register Figure 10.19 shows an operation example in which PWM mode 1 has been designated for channel 0, and buffer operation has been designated for TGRA and TGRC. The settings used in this example are TCNT clearing by compare match B, 1 output at compare match A, and 0 output at compare match B. As buffer operation has been set, when compare match A occurs the output changes and the value in buffer register TGRC is simultaneously transferred to timer general register TGRA. This operation is repeated each time compare match A occurs. For details of PWM modes, see section 10.4.5, PWM Modes. Figure 10.19 Example of Buffer Operation (1) • When TGR is an input capture register Figure 10.20 shows an operation example in which TGRA has been designated as an input capture register, and buffer operation has been designated for TGRA and TGRC. Counter clearing by TGRA input capture has been set for TCNT, and both rising and falling edges have been selected as the TIOCA pin input capture input edge. As buffer operation has been set, when the TCNT value is stored in TGRA upon occurrence of input capture A, the value previously stored in TGRA is simultaneously transferred to TGRC. Figure 10.20 Example of Buffer Operation (2) ### **10.4.5 PWM Modes** In PWM mode, PWM waveforms are output from the output pins. 0, 1, or toggle output can be selected as the output level in response to compare match of each TGR. Designating TGR compare match as the counter clearing source enables the period to be set in that register. All channels can be designated for PWM mode independently. Synchronous operation is also possible. There are two PWM modes, as described below. #### PWM mode 1 PWM output is generated from the TIOCA and TIOCC pins by pairing TGRA with TGRB and TGRC with TGRD. The output specified by bits IOA3 to IOA0 and IOC3 to IOC0 in TIOR is output from the TIOCA and TIOCC pins at compare matches A and C, and the output specified by bits IOB3 to IOB0 and IOD3 to IOD0 in TIOR is output at compare matches B and D. The initial output value is the value set in TGRA or TGRC. If the set values of paired TGRs are identical, the output value does not change when a compare match occurs. In PWM mode 1, a maximum 4-phase PWM output is possible. #### • PWM mode 2 PWM output is generated using one TGR as the cycle register and the others as duty registers. The output specified in TIOR is performed by means of compare matches. Upon counter clearing by a synchronization register compare match, the output value of each pin is the initial value set in TIOR. If the set values of the cycle and duty registers are identical, the output value does not change when a compare match occurs. In PWM mode 2, a maximum 6-phase PWM output is possible by combined use with synchronous operation. The correspondence between PWM output pins and registers is shown in table 10.6. Table 10.6 PWM Output Registers and Output Pins | | | | Output Pins | |---------|-----------|------------|-------------| | Channel | Registers | PWM Mode 1 | PWM Mode 2 | | 0 | TGR0A | TIOCA0 | TIOCA0 | | | TGR0B | | TIOCB0 | | | TGR0C | TIOCC0 | TIOCC0 | | | TGR0D | | TIOCD0 | | 1 | TGR1A | TIOCA1 | TIOCA1 | | | TGR1B | | _ | | 2 | TGR2A | TIOCA2 | TIOCA2 | | | TGR2B | | _ | Note: In PWM mode 2, PWM output is not possible for the TGR register in which the period is set. There is no output pins corresponding to TGR1B and TGR2B in PWM mode 2. They must be used as cycle registers. RENESAS **Example of PWM Mode Setting Procedure:** Figure 10.21 shows an example of the PWM mode setting procedure. Figure 10.21 Example of PWM Mode Setting Procedure **Examples of PWM Mode Operation:** Figure 10.22 shows an example of PWM mode 1 operation. In this example, TGRA compare match is set as the TCNT clearing source, 0 is set for the TGRA initial output value and output value, and 1 is set as the TGRB output value. In this case, the value set in TGRA is used as the period, and the values set in TGRB registers as the duty. Figure 10.22 Example of PWM Mode Operation (1) Figure 10.23 shows an example of PWM mode 2 operation. In this example, synchronous operation is designated for channels 0 and 1, TGR1B compare match is set as the TCNT clearing source, and 0 is set for the initial output value and 1 for the output value of the other TGR registers (TGR0A to TGR0D, TGR1A), to output a 5-phase PWM waveform. In this case, the value set in TGR1B is used as the cycle, and the values set in the other TGRs as the duty. Figure 10.23 Example of PWM Mode Operation (2) Figure 10.24 shows examples of PWM waveform output with 0% duty and 100% duty in PWM mode. Figure 10.24 Example of PWM Mode Operation (3) ## 10.4.6 Phase Counting Mode In phase counting mode, the phase difference between two external clock inputs is detected and TCNT is incremented/decremented accordingly. This mode can be set for channel 1. When phase counting mode is set, an external clock is selected as the counter input clock and TCNT operates as an up/down-counter regardless of the setting of bits TPSC2 to TPSC0 and bits CKEG1 and CKEG0 in TCR. However, the functions of bits CCLR1 and CCLR0 in TCR, and of TIOR, TIER, and TGR are valid, and input capture/compare match and interrupt functions can be used. When overflow occurs while TCNT is counting up, the TCFV flag in TSR is set; when underflow occurs while TCNT is counting down, the TCFU flag is set. The TCFD bit in TSR is the count direction flag. Reading the TCFD flag provides an indication of whether TCNT is counting up or down. Table 10.7 shows the correspondence between external clock pins and channels. **Table 10.7 Phase Counting Mode Clock Input Pins** | | External Clock Pins | | | | |----------------------------------------------|---------------------|---------|--|--| | Channels | A-Phase | B-Phase | | | | When channel 1 is set to phase counting mode | TCLKA | TCLKB | | | **Example of Phase Counting Mode Setting Procedure:** Figure 10.25 shows an example of the phase counting mode setting procedure. Figure 10.25 Example of Phase Counting Mode Setting Procedure **Examples of Phase Counting Mode Operation:** In phase counting mode, TCNT counts up or down according to the phase difference between two external clocks. There are four modes, according to the count conditions. Phase counting mode 1 Figure 10.26 shows an example of phase counting mode 1 operation, and table 10.8 summarizes the TCNT up/down-count conditions. Figure 10.26 Example of Phase Counting Mode 1 Operation Table 10.8 Up/Down-Count Conditions in Phase Counting Mode 1 | TCLKA | TCLKB | Operation | | |------------|------------|------------|--| | High level | | Up-count | | | Low level | 7_ | | | | <u>_</u> | Low level | | | | 7_ | High level | | | | High level | 7_ | Down-count | | | Low level | <u>_</u> | | | | <u>_</u> | High level | | | | 7_ | Low level | | | # Legend ☐ : Rising edge ☐ : Falling edge • Phase counting mode 2 Figure 10.27 shows an example of phase counting mode 2 operation, and table 10.9 summarizes the TCNT up/down-count conditions. Figure 10.27 Example of Phase Counting Mode 2 Operation Table 10.9 Up/Down-Count Conditions in Phase Counting Mode 2 | TCLKA | TCLKB | Operation | | |------------|------------|------------|--| | High level | | Don't care | | | Low level | Ł | Don't care | | | <u>_</u> | Low level | Don't care | | | 7_ | High level | Up-count | | | High level | 7_ | Don't care | | | Low level | | Don't care | | | <u>_</u> | High level | Don't care | | | 7_ | Low level | Down-count | | # Legend Phase counting mode 3 Figure 10.28 shows an example of phase counting mode 3 operation, and table 10.10 summarizes the TCNT up/down-count conditions. Figure 10.28 Example of Phase Counting Mode 3 Operation Table 10.10 Up/Down-Count Conditions in Phase Counting Mode 3 | TCLKA | TCLKB | Operation | | |------------|------------|------------|--| | High level | | Don't care | | | Low level | 7_ | Don't care | | | <u>_</u> | Low level | Don't care | | | T | High level | Up-count | | | High level | 7_ | Down-count | | | Low level | | Don't care | | | <u>_</u> | High level | Don't care | | | 7_ | Low level | Don't care | | ## Legend ☐ : Rising edge ☐ : Falling edge • Phase counting mode 4 Figure 10.29 shows an example of phase counting mode 4 operation, and table 10.11 summarizes the TCNT up/down-count conditions. Figure 10.29 Example of Phase Counting Mode 4 Operation Table 10.11 Up/Down-Count Conditions in Phase Counting Mode 4 | TCLKA | TCLKB | Operation | | |------------|------------|------------|--| | High level | | Up-count | | | Low level | 7_ | | | | <u>_</u> | Low level | Don't care | | | 7_ | High level | | | | High level | 7_ | Down-count | | | Low level | | | | | <u>_</u> | High level | Don't care | | | 7_ | Low level | | | Legend **Phase Counting Mode Application Example:** Figure 10.30 shows an example in which phase counting mode is designated for channel 1, and channel 1 is coupled with channel 0 to input servo motor 2-phase encoder pulses in order to detect the position or speed. Channel 1 is set to phase counting mode 1, and the encoder pulse A-phase and B-phase are input to TCLKA and TCLKB. Channel 0 operates with TCNT counter clearing by TGR0C compare match; TGR0A and TGR0C are used for the compare match function, and are set with the speed control period and position control period. TGR0B is used for input capture, with TGR0B and TGR0D operating in buffer mode. The channel 1 counter input clock is designated as the TGR0B input capture source, and detection of the pulse width of 2-phase encoder 4-multiplication pulses is performed. TGR1A and TGR1B for channel 1 are designated for input capture, channel 0 TGR0A and TGR0C compare matches are selected as the input capture source, and store the up/down-counter values for the control periods. This procedure enables accurate position/speed detection to be achieved. Figure 10.30 Phase Counting Mode Application Example # 10.5 Interrupts ### 10.5.1 Interrupt Sources and Priorities There are three kinds of TPU interrupt source: TGR input capture/compare match, TCNT overflow, and TCNT underflow. Each interrupt source has its own status flag and enable/disabled bit, allowing generation of interrupt request signals to be enabled or disabled individually. When an interrupt request is generated, the corresponding status flag in TSR is set to 1. If the corresponding enable/disable bit in TIER is set to 1 at this time, an interrupt is requested. The interrupt request is cleared by clearing the status flag to 0. Relative channel priorities can be changed by the interrupt controller, but the priority order within a channel is fixed. For details, see section 5, Interrupt Controller. Table 10.12 lists the TPU interrupt sources. **Table 10.12 TPU Interrupts** | Channel | Interrupt<br>Source | Description | DTC<br>Activation | Priority | |---------|---------------------|-----------------------------------|-------------------|----------| | 0 | TGI0A | TGR0A input capture/compare match | Possible | High | | | TGI0B | TGR0B input capture/compare match | Possible | _ 🛉 | | | TGI0C | TGR0C input capture/compare match | Possible | _ | | | TGI0D | TGR0D input capture/compare match | Possible | _ | | | TCI0V | TCNT0 overflow | Not possible | _ | | 1 | TGI1A | TGR1A input capture/compare match | Possible | _ | | | TGI1B | TGR1B compare match | Possible | _ | | | TCI1V | TCNT1 overflow | Not possible | _ | | | TCI1U | TCNT1 underflow | Not possible | _ | | 2 | TGI2A | TGR2A input capture/compare match | Possible | _ | | | TGI2B | TGR2B compare match | Possible | _ | | | TCI2V | TCNT2 overflow | Not possible | _ | | | TCI2U | TCNT2 underflow | Not possible | Low | Note: This table shows the initial state immediately after a reset. The relative channel priorities can be changed by the interrupt controller. **Input Capture/Compare Match Interrupt:** An interrupt is requested if the TGIE bit in TIER is set to 1 when the TGF flag in TSR is set to 1 by the occurrence of a TGR input capture/compare match on a particular channel. The interrupt request is cleared by clearing the TGF flag to 0. The TPU has eight input capture/compare match interrupts, four for channel 0, and two each for channels 1 and 2. **Overflow Interrupt:** An interrupt is requested if the TCIEV bit in TIER is set to 1 when the TCFV flag in TSR is set to 1 by the occurrence of TCNT overflow on a channel. The interrupt request is cleared by clearing the TCFV flag to 0. The TPU has three overflow interrupts, one for each channel. **Underflow Interrupt:** An interrupt is requested if the TCIEU bit in TIER is set to 1 when the TCFU flag in TSR is set to 1 by the occurrence of TCNT underflow on a channel. The interrupt request is cleared by clearing the TCFU flag to 0. The TPU has two underflow interrupts, one each for channels 1 and 2. #### 10.5.2 DTC Activation **DTC Activation:** The DTC can be activated by the TGR input capture/compare match interrupt for a channel. For details, see section 8, Data Transfer Controller (DTC). A total of 8 TPU input capture/compare match interrupts can be used as DTC activation sources, four for channel 0, and two each for channels 1 and 2. ### 10.5.3 A/D Converter Activation The A/D converter can be activated by the TGRA input capture/compare match for a channel. If the TTGE bit in TIER is set to 1 when the TGFA flag in TSR is set to 1 by the occurrence of a TGRA input capture/compare match on a particular channel, a request to start A/D conversion is sent to the A/D converter. If the TPU conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started. In the TPU, a total of three TGRA input capture/compare match interrupts can be used as A/D converter conversion start sources, one for each channel. # 10.6 Operation Timing ## 10.6.1 Input/Output Timing **TCNT Count Timing:** Figure 10.31 shows TCNT count timing in internal clock operation, and figure 10.32 shows TCNT count timing in external clock operation. Figure 10.31 Count Timing in Internal Clock Operation Figure 10.32 Count Timing in External Clock Operation **Output Compare Output Timing:** A compare match signal is generated in the final state in which TCNT and TGR match (the point at which the count value matched by TCNT is updated). When a compare match signal is generated, the output value set in TIOR is output at the output compare output pin (TIOC pin). After a match between TCNT and TGR, the compare match signal is not generated until the TCNT input clock is generated. Figure 10.33 shows output compare output timing. Figure 10.33 Output Compare Output Timing **Input Capture Signal Timing:** Figure 10.34 shows input capture signal timing. Figure 10.34 Input Capture Input Signal Timing Timing for Counter Clearing by Compare Match/Input Capture: Figure 10.35 shows the timing when counter clearing by compare match occurrence is specified, and figure 10.36 shows the timing when counter clearing by input capture occurrence is specified. Figure 10.35 Counter Clear Timing (Compare Match) Figure 10.36 Counter Clear Timing (Input Capture) **Buffer Operation Timing:** Figures 10.37 and 10.38 show the timing in buffer operation. Figure 10.37 Buffer Operation Timing (Compare Match) **Figure 10.38 Buffer Operation Timing (Input Capture)** # 10.6.2 Interrupt Signal Timing **TGF Flag Setting Timing in Case of Compare Match:** Figure 10.39 shows the timing for setting of the TGF flag in TSR by compare match occurrence, and TGI interrupt request signal timing. Figure 10.39 TGI Interrupt Timing (Compare Match) **TGF Flag Setting Timing in Case of Input Capture:** Figure 10.40 shows the timing for setting of the TGF flag in TSR by input capture occurrence, and TGI interrupt request signal timing. **Figure 10.40 TGI Interrupt Timing (Input Capture)** **TCFV Flag/TCFU Flag Setting Timing:** Figure 10.41 shows the timing for setting of the TCFV flag in TSR by overflow occurrence, and TCIV interrupt request signal timing. Figure 10.42 shows the timing for setting of the TCFU flag in TSR by underflow occurrence, and TCIU interrupt request signal timing. Figure 10.41 TCIV Interrupt Setting Timing Figure 10.42 TCIU Interrupt Setting Timing **Status Flag Clearing Timing:** After a status flag is read as 1 by the CPU, it is cleared by writing 0 to it. When the DTC is activated, the flag is cleared automatically. Figure 10.43 shows the timing for status flag clearing by the CPU, and figure 10.44 shows the timing for status flag clearing by the DTC. Figure 10.43 Timing for Status Flag Clearing by CPU Figure 10.44 Timing for Status Flag Clearing by DTC Activation # 10.7 Usage Notes Note that the kinds of operation and contention described below occur during TPU operation. **Input Clock Restrictions:** The input clock pulse width must be at least 1.5 states in the case of single-edge detection, and at least 2.5 states in the case of both-edge detection. The TPU will not operate properly with a narrower pulse width. In phase counting mode, the phase difference and overlap between the two input clocks must be at least 1.5 states, and the pulse width must be at least 2.5 states. Figure 10.45 shows the input clock conditions in phase counting mode. Figure 10.45 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode **Caution on Period Setting:** When counter clearing by compare match is set, TCNT is cleared in the final state in which it matches the TGR value (the point at which the count value matched by TCNT is updated). Consequently, the actual counter frequency is given by the following formula: $$f = \frac{\emptyset}{(N+1)}$$ Where f : Counter frequency ø : Operating frequency N: TGR set value **Contention between TCNT Write and Clear Operations:** If the counter clear signal is generated in the T2 state of a TCNT write cycle, TCNT clearing takes precedence and the TCNT write is not performed. Figure 10.46 shows the timing in this case. Figure 10.46 Contention between TCNT Write and Clear Operations **Contention between TCNT Write and Increment Operations:** If incrementing occurs in the T2 state of a TCNT write cycle, the TCNT write takes precedence and TCNT is not incremented. Figure 10.47 shows the timing in this case. Figure 10.47 Contention between TCNT Write and Increment Operations **Contention between TGR Write and Compare Match:** If a compare match occurs in the T2 state of a TGR write cycle, the TGR write takes precedence and the compare match signal is inhibited. A compare match does not occur even if the same value as before is written. Figure 10.48 shows the timing in this case. Figure 10.48 Contention between TGR Write and Compare Match **Contention between Buffer Register Write and Compare Match:** If a compare match occurs in the T2 state of a TGR write cycle, the data transferred to TGR by the buffer operation will be the data prior to the write. Figure 10.49 shows the timing in this case. Figure 10.49 Contention between Buffer Register Write and Compare Match **Contention between TGR Read and Input Capture:** If the input capture signal is generated in the T1 state of a TGR read cycle, the data that is read will be the data after input capture transfer. Figure 10.50 shows the timing in this case. Figure 10.50 Contention between TGR Read and Input Capture **Contention between TGR Write and Input Capture:** If the input capture signal is generated in the T2 state of a TGR write cycle, the input capture operation takes precedence and the write to TGR is not performed. Figure 10.51 shows the timing in this case. Figure 10.51 Contention between TGR Write and Input Capture **Contention between Buffer Register Write and Input Capture:** If the input capture signal is generated in the T2 state of a buffer write cycle, the buffer operation takes precedence and the write to the buffer register is not performed. Figure 10.52 shows the timing in this case. Figure 10.52 Contention between Buffer Register Write and Input Capture Contention between Overflow/Underflow and Counter Clearing: If overflow/underflow and counter clearing occur simultaneously, the TCFV/TCFU flag in TSR is not set and TCNT clearing takes precedence. Figure 10.53 shows the operation timing when a TGR compare match is specified as the clearing source, and H'FFFF is set in TGR. Figure 10.53 Contention between Overflow and Counter Clearing **Contention between TCNT Write and Overflow/Underflow:** If there is an up-count or down-count in the T2 state of a TCNT write cycle, and overflow/underflow occurs, the TCNT write takes precedence and the TCFV/TCFU flag in TSR is not set. Figure 10.54 shows the operation timing when there is contention between TCNT write and overflow. Figure 10.54 Contention between TCNT Write and Overflow **Multiplexing of I/O Pins:** In the LSI, the TCLKA input pin is multiplexed with the TIOCC0 I/O pin and the TCLKB input pin with the TIOCD0 I/O pin. When an external clock is input, compare match output should not be performed from a multiplexed pin. **Interrupts and Module Stop Mode:** If module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or DTC activation source. Interrupts should therefore be disabled before entering module stop mode. # Section 11 8-Bit Timers (TMR) ### 11.1 Overview The LSI includes an 8-bit timer module with two channels (TMR0, TMR1). Each channel has an 8-bit counter (TCNT) and two time constant registers (TCORA and TCORB). #### 11.1.1 Features The features of the 8-bit timer module are listed below. - Selection of three clock sources - The counters can be driven by one of three internal clock signals (ø/8, ø/64, or ø/8192). - Selection of two ways to clear the counters - The counters can be cleared on compare match A or B. - · Provision for cascading of two channels - Operation as a 16-bit timer is possible, using channel 0 for the upper 8 bits and channel 1 for the lower 8 bits (16-bit count mode). - Channel 1 can be used to count channel 0 compare matches (compare match count mode). - Three independent interrupts - Compare match A and B and overflow interrupts can be requested independently. - A/D converter conversion start trigger can be generated - Channel 0 compare match A signal can be used as an A/D converter conversion start trigger. - Module stop mode can be set - As the initial setting, 8-bit timer operation is halted. Register access is enabled by exiting module stop mode. # 11.1.2 Block Diagram Figure 11.1 shows a block diagram of the 8-bit timer module in case of TMR0 and TMR1. Figure 11.1 Block Diagram of 8-Bit Timer # 11.1.3 Register Configuration Table 11.1 summarizes the registers of the 8-bit timer module. **Table 11.1 8-Bit Timer Registers** | Channel | Name | Abbreviation | R/W | Initial value | Address*1 | |---------|---------------------------------|--------------|---------|---------------|-----------| | 0 | Timer control register 0 | TCR0 | R/W | H'00 | H'FF68 | | | Timer control/status register 0 | TCSR0 | R/(W)*2 | H'00 | H'FF6A | | | Time constant register A0 | TCORA0 | R/W | H'FF | H'FF6C | | | Time constant register B0 | TCORB0 | R/W | H'FF | H'FF6E | | | Timer counter 0 | TCNT0 | R/W | H'00 | H'FF70 | | 1 | Timer control register 1 | TCR1 | R/W | H'00 | H'FF69 | | | Timer control/status register 1 | TCSR1 | R/(W)*2 | H'10 | H'FF6B | | | Time constant register A1 | TCORA1 | R/W | H'FF | H'FF6D | | | Time constant register B1 | TCORB1 | R/W | H'FF | H'FF6F | | | Timer counter 1 | TCNT1 | R/W | H'00 | H'FF71 | | Common | Module stop control register A | MSTPCRA | R/W | H'3F | H'FDE8 | Notes: \*1 Lower 16 bits of the address Each pair of registers for channel 0 and channel 1 is a 16-bit register with the upper 8 bits for channel 0 and the lower 8 bits for channel 1, so they can be accessed together by word transfer instruction. <sup>\*2</sup> Only 0 can be written to bits 7 to 5, to clear these flags. # 11.2 Register Descriptions #### 11.2.1 Timer Counters 0 and 1 (TCNT0, TCNT1) | | | | | | TCI | NT0 | | | | | | | TCI | NT1 | | | | |--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | | | | | | | | | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial valu | ıe: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W TCNT0 and TCNT1 are 8-bit readable/writable up-counters that increment on pulses generated from an internal or external clock source. This clock source is selected by clock select bits CKS2 to CKS0 of TCR. The CPU can read or write to TCNT0 and TCNT1 at all times. TCNT0 and TCNT1 comprise a single 16-bit register, so they can be accessed together by a word transfer instruction. TCNT0 and TCNT1 can be cleared by a compare match signal. Which signal is to be used for clearing is selected by clock clear bits CCLR1 and CCLR0 of TCR. When a timer counter overflows from H'FF to H'00, OVF in TCSR is set to 1. TCNT0 and TCNT1 are each initialized to H'00 by a reset and in hardware standby mode. # 11.2.2 Time Constant Registers A0 and A1 (TCORA0, TCORA1) TCORA0 and TCORA1 are 8-bit readable/writable registers. TCORA0 and TCORA1 comprise a single 16-bit register so they can be accessed together by word transfer instruction. TCORA is continually compared with the value in TCNT. When a match is detected, the corresponding CMFA flag in TCSR is set to 1. Note, however, that comparison is disabled during the T2 state of a TCOR write cycle. TCORA0 and TCORA1 are each initialized to H'FF by a reset and in hardware standby mode. ### 11.2.3 Time Constant Registers B0 and B1 (TCORB0, TCORB1) TCORB0 and TCORB1 are 8-bit readable/writable registers. TCORB0 and TCORB1 comprise a single 16-bit register so they can be accessed together by word transfer instruction. TCORB is continually compared with the value in TCNT. When a match is detected, the corresponding CMFB flag in TCSR is set to 1. Note, however, that comparison is disabled during the T2 state of a TCOR write cycle. TCORB0 and TCORB1 are each initialized to H'FF by a reset and in hardware standby mode. ### 11.2.4 Timer Control Registers 0 and 1 (TCR0, TCR1) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------------|------|-------|-------|------|-------|-------|------|------|------|--| | | | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | : | R/W | TCR0 and TCR1 are 8-bit readable/writable registers that select the input clock source and the time at which TCNT is cleared, and enable interrupts. TCR0 and TCR1 are each initialized to H'00 by a reset and in hardware standby mode. For details of this timing, see section 11.3, Operation. **Bit 7—Compare Match Interrupt Enable B (CMIEB):** Selects whether CMFB interrupt requests (CMIB) are enabled or disabled when the CMFB flag of TCSR is set to 1. #### Bit 7 | CMIEB | <br>Description | | |-------|---------------------------------------------|-----------------| | 0 | CMFB interrupt requests (CMIB) are disabled | (Initial value) | | 1 | CMFB interrupt requests (CMIB) are enabled | | **Bit 6—Compare Match Interrupt Enable A (CMIEA):** Selects whether CMFA interrupt requests (CMIA) are enabled or disabled when the CMFA flag of TCSR is set to 1. #### Bit 6 | CMIEA | Description | | |-------|---------------------------------------------|-----------------| | 0 | CMFA interrupt requests (CMIA) are disabled | (Initial value) | | 1 | CMFA interrupt requests (CMIA) are enabled | | **Bit 5—Timer Overflow Interrupt Enable (OVIE):** Selects whether OVF interrupt requests (OVI) are enabled or disabled when the OVF flag of TCSR is set to 1. #### Bit 5 | OVIE | | | |------|-------------------------------------------|-----------------| | 0 | OVF interrupt requests (OVI) are disabled | (Initial value) | | 1 | OVF interrupt requests (OVI) are enabled | | Bits 4 and 3—Counter Clear 1 and 0 (CCLR1, CCLR0): These bits select the method by which TCNT is cleared: by compare match A or B. | Bit | 4 | Bit | 3 | |-----|---|------|---| | | ~ | DIL. | J | | | · - | | | |-------|-------|--------------------------|-----------------| | CCLR1 | CCLR0 | <br>Description | | | 0 | 0 | Clear is disabled | (Initial value) | | | 1 | Clear by compare match A | | | 1 | 0 | Clear by compare match B | | | | 1 | Setting disabled | | Bits 2 to 0—Clock Select 2 to 0 (CKS2 to CKS0): These bits select the clock input to TCNT is an internal clock. Three internal clocks can be selected, all divided from the system clock ( $\emptyset$ ): $\emptyset/8$ , $\emptyset/64$ , and $\emptyset/8192$ . The falling edge of the selected internal clock triggers the count. Some functions differ between channel 0 and channel 1. | Bit 2 | Bit 1 | Bit 0 | | | | | | |-------|-------|-------|---------------------------------------------------|-----------------|--|--|--| | CKS2 | CKS1 | CKS0 | Description | | | | | | 0 | 0 | 0 | Clock input disabled | (Initial value) | | | | | | | 1 | Internal clock, counted at falling edge of ø/8 | | | | | | | 1 | 0 | Internal clock, counted at falling edge of ø/64 | | | | | | | | 1 | Internal clock, counted at falling edge of ø/8192 | | | | | | 1 | 0 | 0 | For channel 0: count at TCNT1 overflow signal* | | | | | | | | | For channel 1: count at TCNT0 compare match A* | | | | | | | | 1 | Setting disabled | | | | | | | 1 | 0 | Setting disabled | | | | | | | | 1 | Setting disabled | | | | | Note: \* If the count input of channel 0 is the TCNT1 overflow signal and that of channel 1 is the TCNT0 compare match signal, no incrementing clock is generated. Do not use this setting. # 11.2.5 Timer Control/Status Registers 0 and 1 (TCSR0, TCSR1) #### TCSR0 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|--------|--------|--------|------|-----|-----|-----|-----| | | | CMFB | CMFA | OVF | ADTE | _ | _ | _ | _ | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/(W)* | R/(W)* | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | | TCSR1 | | | | | | | | | | | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CMFB | CMFA | OVF | _ | _ | _ | _ | _ | | Initial value: | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/(W)* | R/(W)* | _ | R/W | R/W | R/W | R/W | Note: \* Only 0 can be written to bits 7 to 5, to clear these flags. TCSR0 and TCSR1 are 8-bit registers that display compare match and overflow statuses, and control compare match output. TCSR0 is initialized to H'00, and TCSR1 to H'10, by a reset and in hardware standby mode. **Bit 7—Compare Match Flag B (CMFB):** Status flag indicating whether the values of TCNT and TCORB match. Bit 7 | CMFB | Description | | | | | | |------|----------------------------------------------------------------------------|-----------------|--|--|--|--| | 0 | [Clearing conditions] | (Initial value) | | | | | | | • Cleared by reading CMFB when CMFB = 1, then writing 0 to CMFB | | | | | | | | When DTC is activated by CMIB interrupt while DISEL bit of MRB in DTC is 0 | | | | | | | 1 | [Setting condition] | | | | | | | | Set when TCNT matches TCORB | | | | | | **Bit 6—Compare Match Flag A (CMFA):** Status flag indicating whether the values of TCNT and TCORA match. ### Bit 6 | CMFA | Description | | |------|-----------------------------------------------------------------------------------|---------------| | 0 | [Clearing conditions] (I | nitial value) | | | <ul> <li>Cleared by reading CMFA when CMFA = 1, then writing 0 to CMFA</li> </ul> | | | | When DTC is activated by CMIA interrupt while DISEL bit of MRB in DT | ΓC is 0 | | 1 | [Setting condition] | | | | Set when TCNT matches TCORA | | **Bit 5—Timer Overflow Flag (OVF):** Status flag indicating that TCNT has overflowed (changed from H'FF to H'00). #### Bit 5 | OVF | Description | | |-----|------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | (Initial value) | | | Cleared by reading OVF when OVF = 1, then writing 0 to OVF | | | 1 | [Setting condition] | | | | Set when TCNT overflows from H'FF to H'00 | | **Bit 4—A/D Trigger Enable (ADTE) (TCSR0 Only):** Selects enabling or disabling of A/D converter start requests by compare-match A. TCSR1 is reserved bit. When TCSR1 is read, always 1 is read off. It cannot be modified. #### Bit 4 | ADTE | | | |------|--------------------------------------------------------------|-----------------| | 0 | A/D converter start requests by compare match A are disabled | (Initial value) | | 1 | A/D converter start requests by compare match A are enabled | | **Bits 3 to 0—Reserved:** Only 0 may be written to these bits. ## 11.2.6 Module Stop Control Register A (MSTPCRA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial value | : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRA is an 8-bit readable/writable register that performs module stop mode control. When the MSTPA4 bit in MSTPCRA is set to 1, the 8-bit timer operation stops at the end of the bus cycle and a transition is made to module stop mode. For details, see section 21.5, Module Stop Mode. MSTPCRA is initialized to H'3F by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 4—Module Stop (MSTPA4): Specifies the TMR0 and TMR1 module stop mode. Bit 4 | MSTPA4 | Description | | |--------|-------------------------------------|-----------------| | 0 | TMR0, TMR1 module stop mode cleared | | | 1 | TMR0, TMR1 module stop mode set | (Initial value) | Bit 0—Reserved: Only 1 may be written to this bit. # 11.3 Operation ### 11.3.1 TCNT Increment Timing TCNT is incremented by input clock pulses. **Internal Clock:** Three different internal clock signals ( $\emptyset/8$ , $\emptyset/64$ , or $\emptyset/8192$ ) divided from the system clock ( $\emptyset$ ) can be selected, by setting bits CKS2 to CKS0 in TCR. Figure 11.2 shows the count timing. Figure 11.2 Count Timing for Internal Clock Input ## 11.3.2 Compare Match Timing **Setting of Compare Match Flags A and B (CMFA, CMFB):** The CMFA and CMFB flags in TCSR are set to 1 by a compare match signal generated when the TCOR and TCNT values match. The compare match signal is generated at the last state in which the match is true, just before the timer counter is updated. Therefore, when TCOR and TCNT match, the compare match signal is not generated until the next increment clock input. Figure 11.3 shows this timing. Figure 11.3 Timing of CMF Setting **Timing of Compare Match Clear:** The timer counter is cleared when compare match A or B occurs, depending on the setting of the CCLR1 and CCLR0 bits in TCR. Figure 11.4 shows the timing of this operation. Figure 11.4 Timing of Compare Match Clear ### 11.3.3 Timing of Overflow Flag (OVF) Setting The OVF in TCSR is set to 1 when the timer count overflows (changes from H'FF to H'00). Figure 11.5 shows the timing of this operation. Figure 11.5 Timing of OVF Setting ### 11.3.4 Operation with Cascaded Connection If bits CKS2 to CKS0 in either TCR0 or TCR1 are set to B'100, the 8-bit timers of the two channels are cascaded. With this configuration, a single 16-bit timer could be used (16-bit timer mode) or compare matches of the 8-bit timer channel 0 could be counted by the timer of channel 1 (compare match counter mode). In this case, the timer operates as below. **16-Bit Counter Mode:** When bits CKS2 to CKS0 in TCR0 are set to B'100, the timer functions as a single 16-bit timer with channel 0 occupying the upper 8 bits and channel 1 occupying the lower 8 bits. - Setting of compare match flags - The CMF flag in TCSR0 is set to 1 when a 16-bit compare match event occurs. - The CMF flag in TCSR1 is set to 1 when a lower 8-bit compare match event occurs. - Counter clear specification - If the CCLR1 and CCLR0 bits in TCR0 have been set for counter clear at compare match, the 16-bit counter (TCNT0 and TCNT1 together) is cleared when a 16-bit compare match event occurs. - The settings of the CCLR1 and CCLR0 bits in TCR1 are ignored. The lower 8 bits cannot be cleared independently. **Compare Match Counter Mode:** When bits CKS2 to CKS0 in TCR1 are B'100, TCNT1 counts compare match A's for channel 0. Channels 0 and 1 are controlled independently. Conditions such as setting of the CMF flag, generation of interrupts, and counter clear are in accordance with the settings for each channel. **Note on Usage:** If the 16-bit counter mode and compare match counter mode are set simultaneously, the input clock pulses for TCNT0 and TCNT1 are not generated and thus the counters will stop operating. Software should therefore avoid using both these modes. # 11.4 Interrupts ### 11.4.1 Interrupt Sources and DTC Activation There are three 8-bit timer interrupt sources: CMIA, CMIB, and OVI. Their relative priorities are shown in Table 11.2. Each interrupt source is set as enabled or disabled by the corresponding interrupt enable bit in TCR, and independent interrupt requests are sent for each to the interrupt controller. It is also possible to activate the DTC by means of CMIA and CMIB interrupts. **Table 11.2 8-Bit Timer Interrupt Sources** | Channel | Interrupt Source | Description | DTC Activation | Priority | |---------|------------------|-------------------|----------------|----------| | 0 | CMIA0 | Interrupt by CMFA | Possible | High | | | CMIB0 | Interrupt by CMFB | Possible | <b>†</b> | | | OVI0 | Interrupt by OVF | Not possible | | | 1 | CMIA1 | Interrupt by CMFA | Possible | | | | CMIB1 | Interrupt by CMFB | Possible | | | | OVI1 | Interrupt by OVF | Not possible | Low | Note: This table shows the initial state immediately after a reset. The relative channel priorities can be changed by the interrupt controller. #### 11.4.2 A/D Converter Activation The A/D converter can be activated only by channel 0 compare match A. If the ADTE bit in TCSR0 is set to 1 when the CMFA flag is set to 1 by the occurrence of channel 0 compare match A, a request to start A/D conversion is sent to the A/D converter. If the 8-bit timer conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started. # 11.5 Sample Application In the example below, the 8-bit timer is used to specify the cycle for generating an interrupt, as shown in figure 11.6. The control bits are set as follows: - [1] In TCR, bit CCLR1 is cleared to 0 and bit CCLR0 is set to 1 so that the timer counter is cleared when its value matches the constant in TCORA. - [2] In TCR, bits CMIEB and CMIEA are set to 1 respectively, generating interrupts at TCORA and TCORB. Figure 11.6 Example of Pulse Output # 11.6 Usage Notes Application programmers should note that the following kinds of contention can occur in the 8-bit timer. #### 11.6.1 Contention between TCNT Write and Clear If a timer counter clock pulse is generated during the T2 state of a TCNT write cycle, the clear takes priority, so that the counter is cleared and the write is not performed. Figure 11.7 shows this operation. Figure 11.7 Contention between TCNT Write and Clear ### 11.6.2 Contention between TCNT Write and Increment If a timer counter clock pulse is generated during the T2 state of a TCNT write cycle, the write takes priority and the counter is not incremented. Figure 11.8 shows this operation. Figure 11.8 Contention between TCNT Write and Increment ### 11.6.3 Contention between TCOR Write and Compare Match During the T2 state of a TCOR write cycle, the TCOR write has priority and the compare match signal is disabled even if a compare match event occurs. Figure 11.9 shows this operation. Figure 11.9 Contention between TCOR Write and Compare Match # 11.6.4 Switching of Internal Clocks and TCNT Operation TCNT may increment erroneously when the internal clock is switched over. Table 11.3 shows the relationship between the timing at which the internal clock is switched (by writing to the CKS1 and CKS0 bits) and the TCNT operation. When the TCNT clock is generated from an internal clock, the falling edge of the internal clock pulse is detected. If clock switching causes a change from high to low level, as shown in case 3 in table 11.3, a TCNT clock pulse is generated on the assumption that the switchover is a falling edge. This increments TCNT. Table 11.3 Switching of Internal Clock and TCNT Operation 345 ### Timing of Switchover by Means of CKS1 and CKS0 Bits **TCNT Clock Operation** No. Clock before 4 Switching from high switchover to high Clock after switchover TCNT clock **TCNT** Ν N+1 N+2 CKS bit write Notes: \*1 Includes switching from low to stop, and from stop to low. - \*2 Includes switching from stop to high. - \*3 Includes switching from high to stop. - \*4 Generated on the assumption that the switchover is a falling edge; TCNT is incremented. # 11.6.5 Interrupts and Module Stop Mode If module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or DTC activation source. Interrupts should therefore be disabled before entering module stop mode. # Section 12 Watchdog Timer (WDT) ### 12.1 Overview The LSI has an on-chip watchdog timer with two channels (WDT0 and WDT1). The watchdog timer can generate an internal reset signal if a system crash prevents the CPU from writing to the counter, allowing it to overflow. When this watchdog function is not needed, the WDT can be used as an interval timer. In interval timer mode, an interval timer interrupt is generated each time the counter overflows. ### 12.1.1 Features WDT features are listed below. - Switchable between watchdog timer mode and interval timer mode - Internal reset or internal interrupt generated when watchdog timer mode - WDT0 - Choice of whether or not an internal power-on reset is effected when the counter overflows - WDT1 - Choice of internal power-on reset or NMI interrupt generation when the counter overflows - Interrupt generation in interval timer mode - An interval timer interrupt is generated when the counter overflows - Choice of 8 (WDT0) or 16 (WDT1) counter input clocks - Maximum WDT interval: system clock period × 131072 × 256 - Subclock can be selected for the WDT1 input counter Maximum interval when the subclock is selected: subclock period × 256 × 256 - Selected clock can be output from the BUZZ output pin (WDT1) # 12.1.2 Block Diagram Figures 12.1 (a) and (b) show block diagrams of WDT0 and WDT1. Figure 12.1 (a) Block Diagram of WDT0 Figure 12.1 (b) Block Diagram of WDT1 # 12.1.3 Pin Configuration Table 12.1 describes the WDT pin. Table 12.1 WDT Pin | Name | Symbol | I/O | Function | |---------------|--------|--------|-------------------------------------------------| | Buzzer output | BUZZ | Output | Outputs clock selected by watchdog timer (WDT1) | # 12.1.4 Register Configuration Table 12.2 summarizes the WDT registers. These registers control clock selection, WDT mode switching, the reset signal, etc. Table 12.2 WDT Registers | | | | | | Add | ress*1 | |---------|---------------------------------|--------------|---------------------|---------------|---------|--------| | Channel | Name | Abbreviation | R/W | Initial Value | Write*2 | Read | | 0 | Timer control/status register 0 | TCSR0 | R/(W)* <sup>3</sup> | H'18 | H'FF74 | H'FF74 | | | Timer counter 0 | TCNT0 | R/W | H'00 | H'FF74 | H'FF75 | | | Reset control/status register | RSTCSR | R/(W)*3 | H'1F | H'FF76 | H'FF77 | | 1 | Timer control/status register 1 | TCSR1 | R/(W)* <sup>3</sup> | H'00 | H'FFA2 | H'FFA2 | | | Timer counter 1 | TCNT1 | R/W | H'00 | H'FFA2 | H'FFA3 | | | Pin function control register | PFCR | R/W | H'0D/H'00*4 | H'FDEB | H'FDEB | Notes: \*1 Lower 16 bits of the address. <sup>\*2</sup> For details of write operations, see section 12.2.5, Notes on Register Access. <sup>\*3</sup> Only 0 can be written in bit 7, to clear the flag. <sup>\*4</sup> Initialized to H'0D in modes 4 and 5, and to H'00 in modes 6 and 7. # 12.2 Register Descriptions ### 12.2.1 Timer Counter (TCNT) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W TCNT is an 8-bit readable/writable\* up-counter. When the TME bit is set to 1 in TCSR, TCNT starts counting pulses generated from the internal clock source selected by bits CKS2 to CKS0 in TCSR. When the count overflows (changes from H'FF to H'00), the OVF flag in TCSR is set to 1. TCNT is initialized to H'00 by a reset, in hardware standby mode, or when the TME bit is cleared to 0. It is not initialized in software standby mode. Note: \* TCNT is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. ### 12.2.2 Timer Control/Status Register (TCSR) #### TCSR0 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---------|-------------------|-----|---|---|------|------|------| | | | OVF | WT/ <del>IT</del> | TME | | _ | CKS2 | CKS1 | CKS0 | | Initial value | : | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | R/W | : | R/(W) * | R/W | R/W | _ | _ | R/W | R/W | R/W | Note: \* Only 0 can be written, to clear the flag. #### TCSR1 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|--------|-------------------|-----|-----|---------|------|------|------|---| | | | OVF | WT/ <del>IT</del> | TME | PSS | RST/NMI | CKS2 | CKS1 | CKS0 | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | • | | R/W | : | R/(W)* | R/W | Note: \*Only 0 can be written, to clear the flag. TCSR is an 8-bit readable/writable\* register. Its functions include selecting the clock source to be input to TCNT, and the timer mode. TCR is initialized to H'18 (H'00) by a reset and in hardware standby mode. It is not initialized in software standby mode. Note: \* TCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. **Bit 7—Overflow Flag (OVF):** A status flag that indicates that TCNT has overflowed from H'FF to H'00. Bit 7 | OVF | Description | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 0 | [Clearing conditions] | (Initial value) | | | <ul> <li>Write 0 in the TME bit (Only applies to WDT1)</li> </ul> | | | | <ul> <li>Read TCSR when OVF = 1, then write 0 in OVF*</li> </ul> | | | 1 | [Setting condition] | | | | When TCNT overflows (changes from H'FF to H'00) When internal reset request generation is selected in watchdog t cleared automatically by the internal reset. | imer mode, OVF is | Note: \*When the OVF flag is polled with the interval timer interrupt disabled, read the OVF bit while it is 1 at least twice. **Bit 6—Timer Mode Select (WT/IT):** Selects whether the WDT is used as a watchdog timer or interval timer. If WDT0 is used in watchdog timer mode, it can generate a reset when TCNT overflows. If WDT0 is used in interval timer mode, it generates a WOVI interrupt request to the CPU when TCNT overflows. WDT1 generates a power-on reset or NMI interrupt request if used in watchdog timer mode, and a WOVI interrupt request if used in interval timer mode. #### WDT0 mode selection #### WDT0 TCSR | WT/IT | Description | | |-------|-----------------------------------------------------------------------------------------------------------------|--| | 0 | Interval timer mode: Interval timer interrupt (WOVI) request is sent to CPU when TCNT overflows (Initial value) | | | 1 | Watchdog timer mode: Internal reset can be selected when TCNT overflows* | | Note: \* For details of the case where TCNT overflows in watchdog timer mode, see section 12.2.3, Reset Control/Status Register (RSTCSR). #### WDT1 mode selection #### WDT1 TCSR | WT/IT | | | |-------|---------------------------------------------------------------------------------------------------|----------------------| | 0 | Interval timer mode: Interval timer interrupt (WOVI) request is sent t<br>CPU when TCNT overflows | o<br>(Initial value) | | 1 | Watchdog timer mode: Power-on reset or NMI interrupt request is s when TCNT overflows | ent to CPU | ### Bit 5—Timer Enable (TME): Selects whether TCNT runs or is halted. #### Bit 5 | TME | Description | | |-----|-----------------------------------------------------------|-----------------| | 0 | TCNT is initialized to H'00 and count operation is halted | (Initial value) | | 1 | TCNT counts | | WDT0 TCSR Bit 4—Reserved: This bit cannot be modified and is always read as 1. **WDT1 TCSR Bit 4—Prescaler Select (PSS):** Selects the input clock source for TCNT in WDT1. For details, see the description of the CKS2 to CKS0 bits below. ### WDT1 TCSR Bit 4 | PSS | Description | | |-----|-------------------------------------------------------------|-----------------| | 0 | TCNT counts ø-based prescaler (PSM) divided clock pulses | (Initial value) | | 1 | TCNT counts øSUB-based prescaler (PSS) divided clock pulses | | **WDT0 TCSR Bit 3—Reserved:** This bit cannot be modified and is always read as 1. **WDT1 TCSR Bit 3—Power-on Reset or NMI (RST/NMI):** Specifies whether a power-on reset or NMI interrupt is requested on TCNT overflow in watchdog timer mode. Bit 3 | RST/NMI | <br>Description | | |---------|-------------------------------|-----------------| | 0 | An NMI interrupt is requested | (Initial value) | | 1 | A power-on reset is requested | | Bits 2 to 0—Clock Select 2 to 0 (CKS2 to CKS0): These bits select an internal clock source, obtained by dividing the system clock $(\emptyset)$ , or subclock $(\emptyset SUB)$ for input to TCNT. • WDT0 input clock selection | Bit 2 | Bit 1 | Bit 0 | Description | | | | | | |-------|-------|-------|---------------------|------------------------------------|--|--|--|--| | CKS2 | CKS1 | CKS0 | Clock | Overflow Period* (when ø = 10 MHz) | | | | | | | 0 0 | | ø/2 (Initial value) | 51.2 μs | | | | | | | | 1 | ø/64 | 1.6 ms | | | | | | | 1 | 0 | ø/128 | 3.2 ms | | | | | | | | 1 | ø/512 | 13.2 ms | | | | | | 1 | 0 | 0 | ø/2048 | 52.4 ms | | | | | | | | 1 | ø/8192 | 209.8 ms | | | | | | | 1 | 0 | ø/32768 | 838.8 ms | | | | | | | | 1 | ø/131072 | 3.36 s | | | | | Note: \*The overflow period is the time from when TCNT starts counting up from H'00 until overflow occurs. • WDT1 input clock selection | Bit 4 | Bit 2 | Bit 1 | Bit 0 | Description | | | | | | |-------|-------|-------|-------|---------------------|-----------------------|------------|--|--|--| | PSS | CKS2 | CKS1 | CKS0 | Clock | Overflow Period | | | | | | 0 | 0 | 0 | 0 | ø/2 (Initial value) | 51.2 μs <sup>*1</sup> | | | | | | | | | 1 | ø/64 | 1.6 ms*1 | | | | | | | | 1 | 0 | ø/128 | 3.2 ms*1 | | | | | | | | | 1 | ø/512 | 13.2 ms*1 | | | | | | 1 | | 0 | 0 | ø/2048 | 52.4 ms*1 | | | | | | | | | 1 | ø/8192 | 209.8 ms*1 | | | | | | | | 1 | 0 | ø/32768 | 838.8 ms*1 | | | | | | | | | 1 | ø/131072 | 3.36 s*1 | | | | | | 1 | 0 | 0 | 0 | øSUB/2 | 6.7 ms*2 | 3.2 ms*3 | | | | | | | | 1 | øSUB/4 | 13.3 ms*2 | 6.4 ms*3 | | | | | | | 1 | 0 | øSUB/8 | 26.7 ms*2 | 12.8 ms*3 | | | | | | | | 1 | øSUB/16 | 53.3 ms*2 | 25.6 ms*3 | | | | | | 1 | 0 | 0 | øSUB/32 | 106.7 ms*2 | 51.2 ms*3 | | | | | | | | 1 | øSUB/64 | 213.3 ms*2 | 102.4 ms*3 | | | | | | | 1 | 0 | øSUB/128 | 426.7 ms*2 | 204.8 ms*3 | | | | | | | | 1 | øSUB/256 | 853.3 ms*2 | 409.6 ms*3 | | | | Notes: \*1 The time from TCNT starting to count up from H'00 until it overflows, when $\emptyset = 10$ MHz. <sup>\*2</sup> The time from TCNT starting to count up from H'00 until it overflows, when ØSUB = 76.8 kHz. <sup>\*3</sup> The time from TCNT starting to count up from H'83 until it overflows, when øSUB = 160 kHz. # 12.2.3 Reset Control/Status Register (RSTCSR) (WDT0 Only) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---------|------|-----|---|---|---|---|---| | | | WOVF | RSTE | _ | _ | _ | _ | _ | _ | | Initial value | : | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/(W) * | R/W | R/W | _ | _ | _ | _ | _ | Note: \* Only 0 can be written, to clear the flag. RSTCSR is an 8-bit readable/writable\* register that controls the generation of the internal reset signal when TCNT overflows, and selects the type of internal reset signal. RSTCSR is initialized to H'1F by a reset signal from the $\overline{RES}$ pin, but not by the internal reset signal caused by a WDT overflow. Note: \* RSTCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. **Bit 7—Watchdog Overflow Flag (WOVF):** Indicates that TCNT has overflowed (from H'FF to H'00) during watchdog timer operation. This bit is not set in interval timer mode. #### Bit 7 | WOVF | | | |------|-----------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | (Initial value) | | | Cleared by reading RSTCSR when WOVF = 1, then writing 0 to WOVF | | | 1 | [Setting condition] | | | | When TCNT overflows (from H'FF to H'00) in watchdog timer mode | | **Bit 6—Reset Enable (RSTE):** Specifies whether or not an internal reset signal is generated if TCNT overflows in watchdog timer mode. #### Bit 6 | RSTE | Description | | |------|-------------------------------------------------|-----------------| | 0 | No internal reset when TCNT overflows* | (Initial value) | | 1 | Internal reset is generated when TCNT overflows | | Note: \*The chip is not reset internally, but TCNT and TCSR in WDT0 are reset. Bit 5—Reserved: Only 0 may be written to this bit. **Bits 4 to 0—Reserved:** These bits cannot be modified and are always read as 1. # 12.2.4 Pin Function Control Register (PFCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----|-----|-----|-------|-----|-----|-----|-----|-----| | | | _ | _ | BUZZE | _ | AE3 | AE2 | AE1 | AE0 | | Modes 4 and 5 | | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | Modes 6 and | 17 | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W PFCR is an 8-bit readable/writable register that performs address output control in external expanded mode. Only bit 5 is described here. For details of the other bits, see section 7.2.6, Pin Function Control Register (PFCR). **Bit 5—BUZZ Output Enable (BUZZE):** Enables or disables BUZZ output from the PF1 pin. The WDT1 input clock selected with bits PSS and CKS2 to CKS0 is output as the BUZZ signal. Bit 5 | BUZZE | Description | | |-------|------------------------------|-----------------| | 0 | Functions as PF1 I/O pin | (Initial value) | | 1 | Functions as BUZZ output pin | | #### 12.2.5 Notes on Register Access The watchdog timer's TCNT, TCSR, and RSTCSR registers differ from other registers in being more difficult to write to. The procedures for writing to and reading these registers are given below. **Writing to TCNT and TCSR:** These registers must be written to by a word transfer instruction. They cannot be written to with byte transfer instructions. Figure 12.2 shows the format of data written to TCNT and TCSR. TCNT and TCSR both have the same write address. For a write to TCNT, the upper byte of the written word must contain H'5A and the lower byte must contain the write data. For a write to TCSR, the upper byte of the written word must contain H'A5 and the lower byte must contain the write data. This transfers the write data from the lower byte to TCNT or TCSR. Figure 12.2 Format of Data Written to TCNT and TCSR (Example of WDT0) **Writing to RSTCSR:** RSTCSR must be written to by a word transfer to address H'FF76. It cannot be written to with byte instructions. Figure 12.3 shows the format of data written to RSTCSR. The method of writing 0 to the WOVF bit differs from that for writing to the RSTE and RSTS bits. To write 0 to the WOVF bit, the upper byte of the written word must contain H'A5 and the lower byte must contain H'00. This clears the WOVF bit to 0, but has no effect on the RSTE and RSTS bits. To write to the RSTE and RSTS bits, the upper byte must contain H'5A and the lower byte must contain the write data. This writes the values in bits 6 and 5 of the lower byte into the RSTE and RSTS bits, but has no effect on the WOVF bit. Figure 12.3 Format of Data Written to RSTCSR (Example of WDT0) **Reading TCNT, TCSR, and RSTCSR (Example of WDT0):** These registers are read in the same way as other registers. The read addresses are H'FF74 for TCSR, H'FF75 for TCNT, and H'FF77 for RSTCSR. # 12.3 Operation ### 12.3.1 Watchdog Timer Operation To use the WDT as a watchdog timer, set the WT/IT and TME bits in TCSR to 1. Software must prevent TCNT overflows by rewriting the TCNT value (normally by writing H'00) before overflow occurs. In this way, TCNT will not overflow while the system is operating normally, but if TCNT is not rewritten and overflows because of a system crash or other error, in the case of WDT0, if the RSTE bit in RSTCSR is set to 1 beforehand, a signal is generated that effects an internal chip reset. The internal reset signal is output for 518 states. This is illustrated in figure 12.4. If a reset caused by an input signal from the $\overline{RES}$ pin and a reset caused by WDT overflow occur simultaneously, the $\overline{RES}$ pin reset has priority, and the WOVF bit in RSTCSR is cleared to 0. In the case of WDT1, the chip is reset, or an NMI interrupt request is generated, for 516 system clock periods ( $516\emptyset$ ) (515 or 516 clock periods when the clock source is $\emptyset$ sub (PSS = 1)). This is illustrated in figure 12.4. An NMI interrupt request from the watchdog timer and an interrupt request from the NMI pin are handled via the same vector. Simultaneous handling of a watchdog timer NMI interrupt request and an NMI pin interrupt request must therefore be avoided. Figure 12.4 Operation in Watchdog Timer Mode # 12.3.2 Interval Timer Operation To use the WDT as an interval timer, clear the WT/ $\overline{\text{IT}}$ bit in TCSR to 0 and set the TME bit to 1. An interval timer interrupt (WOVI) is generated each time TCNT overflows, provided that the WDT is operating as an interval timer, as shown in figure 12.5. This function can be used to generate interrupt requests at regular intervals. Figure 12.5 Operation in Interval Timer Mode # 12.3.3 Timing of Setting of Overflow Flag (OVF) The OVF flag is set to 1 if TCNT overflows during interval timer operation. At the same time, an interval timer interrupt (WOVI) is requested. This timing is shown in figure 12.6. If NMI request generation is selected in watchdog timer mode, when TCNT overflows the OVF bit in TCSR is set to 1 and at the same time an NMI interrupt is requested. Figure 12.6 Timing of OVF Setting # 12.3.4 Timing of Setting of Watchdog Timer Overflow Flag (WOVF) With WDT0, the WOVF bit in RSTCSR is set to 1 if TCNT overflows in watchdog timer mode. If TCNT overflows while the RSTE bit in RSTCSR is set to 1, an internal reset signal is generated for the entire chip. This timing is illustrated in figure 12.7. Figure 12.7 Timing of WOVF Setting # 12.4 Interrupts During interval timer mode operation, an overflow generates an interval timer interrupt (WOVI). The interval timer interrupt is requested whenever the OVF flag is set to 1 in TCSR. OVF must be cleared to 0 in the interrupt handling routine. When NMI interrupt request generation is selected in watchdog timer mode, an overflow generates an NMI interrupt request. # 12.5 Usage Notes ### 12.5.1 Contention between Timer Counter (TCNT) Write and Increment If a timer counter clock pulse is generated during the T2 state of a TCNT write cycle, the write takes priority and the timer counter is not incremented. Figure 12.8 shows this operation. Figure 12.8 Contention between TCNT Write and Increment # 12.5.2 Changing Value of PSS and CKS2 to CKS0 If bits PSS and CKS2 to CKS0 in TCSR are written to while the WDT is operating, errors could occur in the incrementation. Software must stop the watchdog timer (by clearing the TME bit to 0) before changing the value of bits PSS and CKS2 to CKS0. # 12.5.3 Switching between Watchdog Timer Mode and Interval Timer Mode If the mode is switched from watchdog timer to interval timer, or vice versa, while the WDT is operating, errors could occur in the incrementation. Software must stop the watchdog timer (by clearing the TME bit to 0) before switching the mode. # 12.5.4 Internal Reset in Watchdog Timer Mode If the RSTE bit is cleared to 0 in watchdog timer mode, the chip will not be reset internally if TCNT overflows, but TCNT0 and TCSR0 in WDT0 will be reset. TCNT, TCSR, and RSTCR cannot be written to for a 132-state interval after overflow occurs, and a read of the WOVF flag is not recognized during this time. It is therefore necessary to wait for 132 states after overflow occurs before writing 0 to the WOVF flag to clear it. # Section 13 Serial Communication Interface (SCI) ### 13.1 Overview The LSI is equipped with a mutually independent 3-channel\* serial communication interface (SCI). The SCI can handle both asynchronous and clocked synchronous serial communication. A function is also provided for serial communication between processors (multiprocessor communication function). Note: \* SCI3 is dedicated for use with the FLEX<sup>TM</sup> decoder II interface, and so does not appear on an external pin. #### 13.1.1 Features SCI features are listed below. · Choice of asynchronous or clocked synchronous serial communication mode ### Asynchronous mode - Serial data communication executed using asynchronous system in which synchronization is achieved character by character - Serial data communication can be carried out with standard asynchronous communication chips such as a Universal Asynchronous Receiver/Transmitter (UART) or Asynchronous Communication Interface Adapter (ACIA) - A multiprocessor communication function is provided that enables serial data communication with a number of processors - Choice of 12 serial data transfer formats Data length : 7 or 8 bits Stop bit length : 1 or 2 bits Parity : Even, odd, or none Multiprocessor bit : 1 or 0 — Receive error detection: Parity, overrun, and framing errors — Break detection : Break can be detected by reading the RxD pin level directly in case of a framing error #### Clocked Synchronous mode Serial data communication synchronized with a clock Serial data communication can be carried out with other chips that have a synchronous communication function — One serial data transfer format Data length : 8 bits — Receive error detection: Overrun errors detected - Full-duplex communication capability - The transmitter and receiver are mutually independent, enabling transmission and reception to be executed simultaneously - Double-buffering is used in both the transmitter and the receiver, enabling continuous transmission and continuous reception of serial data - Choice of LSB-first or MSB-first transfer - Can be selected regardless of the communication mode\* (except in the case of asynchronous mode 7-bit data) Note: \* Descriptions in this section refer to LSB-first transfer. - On-chip baud rate generator allows any bit rate to be selected - Choice of serial clock source: internal clock from baud rate generator or external clock from SCK pin (Except SCI3. Serial clock source of SCI3 is only internal clock) - Four interrupt sources - Four interrupt sources transmit-data-empty, transmit-end, receive-data-full, and receive error that can issue requests independently - The transmit-data-empty interrupt and receive data full interrupts can activate the data transfer controller (DTC) to execute data transfer - Module stop mode can be set - As the initial setting, SCI operation is halted. Register access is enabled by exiting module stop mode. # 13.1.2 Block Diagram Figure 13.1 shows a block diagram of the SCI. Figure 13.1 Block Diagram of SCI # 13.1.3 Pin Configuration Table 13.1 shows the serial pins for each SCI channel. Table 13.1 SCI Pins | Channel | Pin Name | Symbol | I/O | Function | |-------------------------------------------------|----------------------|--------|--------|---------------------------| | 0 | Serial clock pin 0 | SCK0 | I/O | SCI0 clock input/output | | | Receive data pin 0 | RxD0 | Input | SCI0 receive data input | | | Transmit data pin 0 | TxD0 | Output | SCI0 transmit data output | | 1 | Serial clock pin 1 | SCK1 | I/O | SCI1 clock input/output | | | Receive data pin 1 | RxD1 | Input | SCI1 receive data input | | | Transmit data pin 1 | TxD1 | Output | SCI1 transmit data output | | 3 (dedicated to the FLEX™ decoder II interface) | Serial clock pin 3* | SCK3 | Output | SCI3 clock output | | | Receive data pin 3* | RxD3 | Input | SCI3 receive data input | | | Transmit data pin 3* | TxD3 | Output | SCI3 transmit data output | Notes: Pin names SCK, RxD, and TxD are used in the text for all channels, omitting the channel designation. \* Dedicated for the FLEX™ decoder II interface, and does not have LSI-external connection point. # 13.1.4 Register Configuration The SCI has the internal registers shown in table 13.2. These registers are used to specify asynchronous mode or clocked synchronous mode, the data format , and the bit rate, and to control transmitter/receiver. Table 13.2 SCI Registers | Channel | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------|---------|---------------|-----------| | 0 | Serial mode register 0 | SMR0 | R/W | H'00 | H'FF78 | | | Bit rate register 0 | BRR0 | R/W | H'FF | H'FF79 | | | Serial control register 0 | SCR0 | R/W | H'00 | H'FF7A | | | Transmit data register 0 | TDR0 | R/W | H'FF | H'FF7B | | | Serial status register 0 | SSR0 | R/(W)*2 | H'84 | H'FF7C | | | Receive data register 0 | RDR0 | R | H'00 | H'FF7D | | | Smart card mode register 0 | SCMR0 | R/W | H'F2 | H'FF7E | | 1 | Serial mode register 1 | SMR1 | R/W | H'00 | H'FF80 | | 0 Sel Bit Sel Tra Sel Bit Sel Tra Sel Tra Sel Tra Sel Tra Sel Tra Sel to the FLEXTM decoder II interface) FLEXTM Sel Re Sm Common Mo | Bit rate register 1 | BRR1 | R/W | H'FF | H'FF81 | | | Serial control register 1 | SCR1 | R/W | H'00 | H'FF82 | | | Transmit data register 1 | TDR1 | R/W | H'FF | H'FF83 | | | Serial status register 1 | SSR1 | R/(W)*2 | H'84 | H'FF84 | | | Receive data register 1 | RDR1 | R | H'00 | H'FF85 | | | Smart card mode register 1 | SCMR1 | R/W | H'F2 | H'FF86 | | 3 (dedicated | Serial mode register 3 | SMR3 | R/W | H'00 | H'FDD0 | | | Bit rate register 3 | BRR3 | R/W | H'FF | H'FDD1 | | | Serial control register 3 | SCR3 | R/W | H'00 | H'FDD2 | | | Transmit data register 3 | TDR3 | R/W | H'FF | H'FDD3 | | interrace) | Serial status register 3 | SSR3 | R/(W)*2 | H'84 | H'FDD4 | | | Receive data register 3 | RDR3 | R | H'00 | H'FDD5 | | | Smart card mode register 3 | SCMR3 | R/W | H'F2 | H'FDD6 | | Common | Module stop control register B | MSTPCRB | R/W | H'FF | H'FDE9 | | | Module stop control register C | MSTPCRC | R/W | H'FF | H'FDEA | Notes: \*1 Lower 16 bits of the address. <sup>\*2</sup> Can only be written with 0 for flag clearing. # 13.2 Register Descriptions ## 13.2.1 Receive Shift Register (RSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | | R/W | | | _ | _ | _ | _ | | _ | _ | RSR is a register used to receive serial data. The SCI sets serial data input from the RxD pin in RSR in the order received, starting with the LSB (bit 0), and converts it to parallel data. When one byte of data has been received, it is transferred to RDR automatically. RSR cannot be directly read or written to by the CPU. # 13.2.2 Receive Data Register (RDR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | R/W | : | R | R | R | R | R | R | R | R | | RDR is a register that stores received serial data. When the SCI has received one byte of serial data, it transfers the received serial data from RSR to RDR where it is stored, and completes the receive operation. After this, RSR is receive-enabled. Since RSR and RDR function as a double buffer in this way, enables continuous receive operations to be performed. RDR is a read-only register, and cannot be written to by the CPU. RDR is initialized to H'00 by a reset, in standby mode, watch mode, subactive mode, and subsleep mode or module stop mode. ### 13.2.3 Transmit Shift Register (TSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|---|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | 1 | | | | | | | | | | | | ╛ | | R/W | : | _ | _ | _ | _ | _ | _ | _ | _ | | TSR is a register used to transmit serial data. To perform serial data transmission, the SCI first transfers transmit data from TDR to TSR, then sends the data to the TxD pin starting with the LSB (bit 0). When transmission of one byte is completed, the next transmit data is transferred from TDR to TSR, and transmission started, automatically. However, data transfer from TDR to TSR is not performed if the TDRE bit in SSR is set to 1. TSR cannot be directly read or written to by the CPU. # 13.2.4 Transmit Data Register (TDR) TDR is an 8-bit register that stores data for serial transmission. When the SCI detects that TSR is empty, it transfers the transmit data written in TDR to TSR and starts serial transmission. Continuous serial transmission can be carried out by writing the next transmit data to TDR during serial transmission of the data in TSR. TDR can be read or written to by the CPU at all times. TDR is initialized to H'FF by a reset, in standby mode, watch mode, subactive mode, and subsleep mode or module stop mode. ### 13.2.5 Serial Mode Register (SMR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------|-----|-----|-----|-----|-----|------|-----|------|------|---| | | | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | | R/W | : | R/W | SMR is an 8-bit register used to set the SCI's serial transfer format and select the baud rate generator clock source. SMR can be read or written to by the CPU at all times. SMR is initialized to H'00 by a reset and in hardware standby mode. It retains its previous state in module stop mode, software standby mode, watch mode, subactive mode, and subsleep mode. Bit 7—Communication Mode ( $C/\overline{A}$ ): Selects asynchronous mode or clocked synchronous mode as the SCI operating mode. #### Bit 7 | C/A | Description | | |-----|--------------------------|-----------------| | 0 | Asynchronous mode | (Initial value) | | 1 | Clocked synchronous mode | | **Bit 6—Character Length (CHR):** Selects 7 or 8 bits as the data length in asynchronous mode. In clocked synchronous mode, a fixed data length of 8 bits is used regardless of the CHR setting. Bit 6 | CHR | Description | | |-----|-------------|-----------------| | 0 | 8-bit data | (Initial value) | | 1 | 7-bit data* | | Note: \* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted, and it is not possible to choose between LSB-first or MSB-first transfer. **Bit 5—Parity Enable (PE):** In asynchronous mode, selects whether or not parity bit addition is performed in transmission, and parity bit checking in reception. In clocked synchronous mode with a multiprocessor format, parity bit addition and checking is not performed, regardless of the PE bit setting. #### Bit 5 | PE | Description | | |----|-------------------------------------------|-----------------| | 0 | Parity bit addition and checking disabled | (Initial value) | | 1 | Parity bit addition and checking enabled* | | Note: \*When the PE bit is set to 1, the parity (even or odd) specified by the $O/\overline{E}$ bit is added to transmit data before transmission. In reception, the parity bit is checked for the parity (even or odd) specified by the $O/\overline{E}$ bit. Bit 4—Parity Mode $(O/\overline{E})$ : Selects either even or odd parity for use in parity addition and checking. The $O/\overline{E}$ bit setting is only valid when the PE bit is set to 1, enabling parity bit addition and checking, in asynchronous mode. The $O/\overline{E}$ bit setting is invalid in clocked synchronous mode, when parity addition and checking is disabled in asynchronous mode, and when a multiprocessor format is used. #### Bit 4 | O/E | Description | | |-----|---------------|-----------------| | 0 | Even parity*1 | (Initial value) | | 1 | Odd parity*2 | | Notes: \*1 When even parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is even. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is even. \*2 When odd parity is set, parity bit addition is performed in transmission so that the total number of 1 bits in the transmit character plus the parity bit is odd. In reception, a check is performed to see if the total number of 1 bits in the receive character plus the parity bit is odd. **Bit 3—Stop Bit Length (STOP):** Selects 1 or 2 bits as the stop bit length in asynchronous mode. The STOP bits setting is only valid in asynchronous mode. If clocked synchronous mode is set the STOP bit setting is invalid since stop bits are not added. Bit 3 | STOP | Description | | |------|-----------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | 1 stop bit: In transmission, a single 1 bit (stop bit) is added to the end of a transmit character before it is sent. | (Initial value) | | 1 | 2 stop bits: In transmission, two 1 bits (stop bits) are added to the end of a transmit character before it is sent. | | In reception, only the first stop bit is checked, regardless of the STOP bit setting. If the second stop bit is 1, it is treated as a stop bit; if it is 0, it is treated as the start bit of the next transmit character. **Bit 2—Multiprocessor Mode (MP):** Selects multiprocessor format. When multiprocessor format is selected, the PE bit and $O/\overline{E}$ bit parity settings are invalid. The MP bit setting is only valid in asynchronous mode; it is invalid in clocked synchronous mode. For details of the multiprocessor communication function, see section 13.3.3, Multiprocessor Communication Function. Bit 2 | MP | Description | | |----|----------------------------------|-----------------| | 0 | Multiprocessor function disabled | (Initial value) | | 1 | Multiprocessor format selected | | Bits 1 and 0—Clock Select 1 and 0 (CKS1, CKS0): These bits select the clock source for the baud rate generator. The clock source can be selected from $\emptyset$ , $\emptyset$ /4, $\emptyset$ /16, and $\emptyset$ /64, according to the setting of bits CKS1 and CKS0. For the relation between the clock source, the bit rate register setting, and the baud rate, see section 13.2.8, Bit Rate Register. | Bit 1 | Bit 0 | | | |-------|-------|-----------------|-----------------| | CKS1 | CKS0 | <br>Description | | | 0 | 0 | ø clock | (Initial value) | | | 1 | ø/4 clock | | | 1 | 0 | ø/16 clock | | | | 1 | ø/64 clock | | ## 13.2.6 Serial Control Register (SCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|-----|-----|-----|-----|------|------|------|------| | | | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W SCR is a register that performs enabling or disabling of SCI transfer operations, serial clock output in asynchronous mode, and interrupt requests, and selection of the serial clock source. SCR can be read or written to by the CPU at all times. SCR is initialized to H'00 by a reset and in hardware standby mode. It retains its previous state in module stop mode, software standby mode, watch mode, subactive mode, and subsleep mode. **Bit 7—Transmit Interrupt Enable (TIE):** Enables or disables transmit data empty interrupt (TXI) request generation when serial transmit data is transferred from TDR to TSR and the TDRE flag in SSR is set to 1. Bit 7 | TIE | Description | | |-----|-------------------------------------------------------|-----------------| | 0 | Transmit data empty interrupt (TXI) requests disabled | (Initial value) | | 1 | Transmit data empty interrupt (TXI) requests enabled | | Note: TXI interrupt request cancellation can be performed by reading 1 from the TDRE flag, then clearing it to 0, or clearing the TIE bit to 0. **Bit 6—Receive Interrupt Enable (RIE):** Enables or disables receive data full interrupt (RXI) request and receive error interrupt (ERI) request generation when serial receive data is transferred from RSR to RDR and the RDRF flag in SSR is set to 1. Bit 6 | RIE | Description | |-----|---------------------------------------------------------------------------------------------------------------| | 0 | Receive data full interrupt (RXI) request and receive error interrupt (ERI) request disabled* (Initial value) | | 1 | Receive data full interrupt (RXI) request and receive error interrupt (ERI) request enabled | Note: \*RXI and ERI interrupt request cancellation can be performed by reading 1 from the RDRF flag, or the FER, PER, or ORER flag, then clearing the flag to 0, or clearing the RIE bit to 0. Bit 5—Transmit Enable (TE): Enables or disables the start of serial transmission by the SCI. ### Bit 5 | TE | Description | | |--------|------------------------------------------|-----------------| | 0 | Transmission disabled*1 | (Initial value) | | 1 | Transmission enabled*2 | | | Notes: | : *1 The TDRE flag in SSR is fixed at 1. | | \*2 In this state, serial transmission is started when transmit data is written to TDR and the TDRE flag in SSR is cleared to 0. SMR setting must be performed to decide the transfer format before setting the TE bit to 1. Bit 4—Receive Enable (RE): Enables or disables the start of serial reception by the SCI. Bit 4 | RE | Description | | |--------|-----------------------------------------------------|---------------------------------------| | 0 | Reception disabled*1 | (Initial value) | | 1 | Reception enabled*2 | | | Notes: | : *1 Clearing the RE bit to 0 does not affect the F | RDRF, FER, PER, and ORER flags, which | \*1 Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags, which retain their states. \*2 Serial reception is started in this state when a start bit is detected in asynchronous mode or serial clock input is detected in clocked synchronous mode. SMR setting must be performed to decide the transfer format before setting the RE bit to 1. **Bit 3—Multiprocessor Interrupt Enable (MPIE):** Enables or disables multiprocessor interrupts. The MPIE bit setting is only valid in asynchronous mode when the MP bit in SMR is set to 1. The MPIE bit setting is invalid in clocked synchronous mode or when the MP bit is cleared to 0. Bit 3 | MPIE | Description | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Multiprocessor interrupts disabled (normal reception performed) | (Initial value) | | | [Clearing conditions] | | | | When the MPIE bit is cleared to 0 | | | | When MPB= 1 data is received | | | 1 | Multiprocessor interrupts enabled* | | | | Receive interrupt (RXI) requests, receive error interrupt (ERI) request of the RDRF, FER, and ORER flags in SSR are disabled until data vimultiprocessor bit set to 1 is received. | | Note: \* When receive data including MPB = 0 is received, receive data transfer from RSR to RDR, receive error detection, and setting of the RDRF, FER, and ORER flags in SSR, is not performed. When receive data including MPB = 1 is received, the MPB bit in SSR is set to 1, the MPIE bit is cleared to 0 automatically, and generation of RXI and ERI interrupts (when the TIE and RIE bits in SCR are set to 1) and FER and ORER flag setting is enabled. **Bit 2—Transmit End Interrupt Enable (TEIE):** Enables or disables transmit end interrupt (TEI) request generation when there is no valid transmit data in TDR in MSB data transmission. ### Bit 2 | TEIE | Description | | |------|------------------------------------------------|-----------------| | 0 | Transmit end interrupt (TEI) request disabled* | (Initial value) | | 1 | Transmit end interrupt (TEI) request enabled* | | Note: \*TEI cancellation can be performed by reading 1 from the TDRE flag in SSR, then clearing it to 0 and clearing the TEND flag to 0, or clearing the TEIE bit to 0. Bits 1 and 0—Clock Enable 1 and 0 (CKE1, CKE0): These bits are used to select the SCI clock source and enable or disable clock output from the SCK pin. The combination of the CKE1 and CKE0 bits determines whether the SCK pin functions as an I/O port, the serial clock output pin, or the serial clock input pin. The setting of the CKE0 bit, however, is only valid for internal clock operation (CKE1 = 0) in asynchronous mode. The CKE0 bit setting is invalid in clocked synchronous mode, and in the case of external clock operation (CKE1 = 1). Note that the SCI's operating mode must be decided using SMR after setting the CKE1 and CKE0 bits. External clock operation (CKE1 = 1) is disabled for the SCI3 that is the internal FLEX<sup>TM</sup> decoder II interface. The CKE1 bit should always be written with 0. For details of clock source selection, see table 13.9 in section 13.3, Operation. | BITT | Bit U | | | |------|-------|--------------------------|-----------------------------------------------------------| | CKE1 | CKE0 | <br>Description | | | 0 | 0 | Asynchronous mode | Internal clock/SCK pin functions as I/O port*1 | | | | Clocked synchronous mode | Internal clock/SCK pin functions as serial clock output*1 | | | 1 | Asynchronous mode | Internal clock/SCK pin functions as clock output*2 | | | | Clocked synchronous mode | Internal clock/SCK pin functions as serial clock output | | 1*4 | 0 | Asynchronous mode | External clock/SCK pin functions as clock input*3 | | | | Clocked synchronous mode | External clock/SCK pin functions as serial clock input | | | 1 | Asynchronous mode | External clock/SCK pin functions as clock input*3 | | | | Clocked synchronous mode | External clock/SCK pin functions as serial clock input | Notes: \*1 Initial value D:4 4 D:4 0 \*2 Outputs a clock of the same frequency as the bit rate. \*3 Inputs a clock with a frequency 16 times the bit rate. \*4 The CKE1 bit of SCR (channel 3) should always be written with 0. ## 13.2.7 Serial Status Register (SSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----|--------|--------|--------|--------|--------|------|-----|------| | | | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | | Initial val | ue: | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W | : | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/W | Note: \* Only 0 can be written, to clear the flag. SSR is an 8-bit register containing status flags that indicate the operating status of the SCI, and multiprocessor bits. SSR can be read or written to by the CPU at all times. However, 1 cannot be written to flags TDRE, RDRF, ORER, PER, and FER. Also note that in order to clear these flags they must be read as 1 beforehand. The TEND flag and MPB flag are read-only flags and cannot be modified. SSR is initialized to H'84 by a reset, in standby mode, watch mode, subactive mode, and subsleep mode or module stop mode. Bit 7—Transmit Data Register Empty (TDRE): Indicates that data has been transferred from TDR to TSR and the next serial data can be written to TDR. ### Bit 7 | TDRE | <br>Description | | | | |------|----------------------------------------------------------------------------------|-----------------|--|--| | 0 | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> | | | | | | <ul> <li>When the DTC is activated by a TXI interrupt and writes data</li> </ul> | a to TDR | | | | 1 | [Setting conditions] | (Initial value) | | | | | When the TE bit in SCR is 0 | | | | | | When data is transferred from TDR to TSR and data can be | written to TDR | | | Bit 6—Receive Data Register Full (RDRF): Indicates that the received data is stored in RDR. ### Bit 6 | RDRF | Description | | | | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0 | [Clearing conditions] (Initial value) | | | | | | <ul> <li>When 0 is written to RDRF after reading RDRF = 1</li> </ul> | | | | | | <ul> <li>When the DTC is activated by an RXI interrupt and reads data from RDR</li> </ul> | | | | | 1 | [Setting condition] | | | | | | When serial reception ends normally and receive data is transferred from RSR to RDR | | | | | Note: | RDR and the RDRF flag are not affected and retain their previous values when an error is detected during reception or when the RE bit in SCR is cleared to 0. | | | | | | If reception of the next data is completed while the RDRF flag is still set to 1, an overrun | | | | Bit 5—Overrun Error (ORER): Indicates that an overrun error occurred during reception, causing abnormal termination. error will occur and the receive data will be lost. continued, either. | Bit 5 | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ORER | Description | | 0 | [Clearing condition] (Initial value)*1 | | | When 0 is written to ORER after reading ORER = 1 | | 1 | [Setting condition] | | | When the next serial reception is completed while RDRF = 1*2 | | Notes: | *1 The ORER flag is not affected and retains its previous state when the RE bit in SCR is cleared to 0. | | | *2 The receive data prior to the overrun error is retained in RDR, and the data received subsequently is lost. Also, subsequent serial reception cannot be continued while the | ORER flag is set to 1. In clocked synchronous mode, serial transmission cannot be **Bit 4—Framing Error (FER):** Indicates that a framing error occurred during reception in asynchronous mode, causing abnormal termination. Bit 4 | FER | Description | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | 0 | [Clearing condition] | (Initial value)*1 | | | When 0 is written to FER after reading FER = 1 | | | 1 | [Setting condition] | | | | When the SCI checks whether the stop bit at the end of the rereception ends, and the stop bit is 0 $\ensuremath{^{*^2}}$ | ceive data when | | Notes: | *1 The FER flag is not affected and retains its previous state wher<br>cleared to 0. | the RE bit in SCR is | | | *2 In 2-stop-bit mode, only the first stop bit is checked for a value is not checked. If a framing error occurs, the receive data is transported in the stop of th | nsferred to RDR but the be continued while the | **Bit 3—Parity Error (PER):** Indicates that a parity error occurred during reception using parity addition in asynchronous mode, causing abnormal termination. Bit 3 | PER | Description | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 0 | [Clearing condition] | (Initial value)*1 | | | When 0 is written to PER after reading PER = 1 | | | 1 | [Setting condition] When, in reception, the number of 1 bits in the receive data plus the match the parity setting (even or odd) specified by the $O/\overline{E}$ bit in SMI | . , | Notes: \*1 The PER flag is not affected and retains its previous state when the RE bit in SCR is cleared to 0. \*2 If a parity error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Also, subsequent serial reception cannot be continued while the PER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. **Bit 2—Transmit End (TEND):** Indicates that there is no valid data in TDR when the last bit of the transmit character is sent, and transmission has been ended. The TEND flag is read-only and cannot be modified. Bit 2 | TEND | <br>Description | | | | | | | | | | |------|-----------------------------------------------------------------------------------------|-----------------------------|--|--|--|--|--|--|--|--| | 0 | [Clearing conditions] | | | | | | | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> | | | | | | | | | | | | <ul> <li>When the DTC is activated by a TXI interrupt and writes data to TDR</li> </ul> | | | | | | | | | | | 1 | [Setting conditions] | (Initial value) | | | | | | | | | | | <ul> <li>When the TE bit in SCR is 0</li> </ul> | | | | | | | | | | | | <ul> <li>When TDRE = 1 at transmission of the last bit of a 1-byte</li> </ul> | e serial transmit character | | | | | | | | | **Bit 1—Multiprocessor Bit (MPB):** When reception is performed using multiprocessor format in asynchronous mode, MPB stores the multiprocessor bit in the receive data. MPB is a read-only bit, and cannot be modified. Bit 1 | MPB | <br>Description | | |-----|------------------------------------------------------------------------|------------------| | 0 | [Clearing condition] When data with a 0 multiprocessor bit is received | (Initial value)* | | 1 | [Setting condition] When data with a 1 multiprocessor bit is received | | Note: \* Retains its previous state when the RE bit in SCR is cleared to 0 with multiprocessor format. **Bit 0—Multiprocessor Bit Transfer (MPBT):** When transmission is performed using multiprocessor format in asynchronous mode, MPBT stores the multiprocessor bit to be added to the transmit data. The MPBT bit setting is invalid when multiprocessor format is not used, when not transmitting, and in clocked synchronous mode. Bit 0 | MPBT | Description | | |------|-------------------------------------------------|-----------------| | 0 | Data with a 0 multiprocessor bit is transmitted | (Initial value) | | 1 | Data with a 1 multiprocessor bit is transmitted | | ## 13.2.8 Bit Rate Register (BRR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W BRR is an 8-bit register that sets the serial transfer bit rate in accordance with the baud rate generator operating clock selected by bits CKS1 and CKS0 in SMR. BRR can be read or written to by the CPU at all times. BRR is initialized to H'FF by a reset and in hardware standby mode. It retains its previous state in module stop mode, software standby mode, watch mode, subactive mode, and subsleep mode. As baud rate generator control is performed independently for each channel, different values can be set for each channel. Table 13.3 shows sample BRR settings in asynchronous mode, and table 13.4 shows sample BRR settings in clocked synchronous mode. Table 13.3 BRR Settings for Various Bit Rates (Asynchronous Mode) | | | ø = 2 MHz | | | ø = 2.097152 MHz | | | ø = 2.4576 MHz | | | ø = 3 MHz | | | |---------------------|---|-----------|--------------|---|------------------|--------------|---|----------------|--------------|---|-----------|--------------|--| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 110 | 1 | 141 | 0.03 | 1 | 148 | -0.04 | 1 | 174 | -0.26 | 1 | 212 | 0.03 | | | 150 | 1 | 103 | 0.16 | 1 | 108 | 0.21 | 1 | 127 | 0.00 | 1 | 155 | 0.16 | | | 300 | 0 | 207 | 0.16 | 0 | 217 | 0.21 | 0 | 255 | 0.00 | 1 | 77 | 0.16 | | | 600 | 0 | 103 | 0.16 | 0 | 108 | 0.21 | 0 | 127 | 0.00 | 0 | 155 | 0.16 | | | 1200 | 0 | 51 | 0.16 | 0 | 54 | -0.70 | 0 | 63 | 0.00 | 0 | 77 | 0.16 | | | 2400 | 0 | 25 | 0.16 | 0 | 26 | 1.14 | 0 | 31 | 0.00 | 0 | 38 | 0.16 | | | 4800 | 0 | 12 | 0.16 | 0 | 13 | -2.48 | 0 | 15 | 0.00 | 0 | 19 | -2.34 | | | 9600 | _ | _ | _ | 0 | 6 | -2.48 | 0 | 7 | 0.00 | 0 | 9 | -2.34 | | | 19200 | _ | _ | _ | _ | _ | _ | 0 | 3 | 0.00 | 0 | 4 | -2.34 | | | 31250 | 0 | 1 | 0.00 | _ | _ | _ | _ | _ | _ | 0 | 2 | 0.00 | | | 38400 | _ | _ | _ | _ | _ | _ | 0 | 1 | 0.00 | _ | _ | _ | | | | Ø | = 3.686 | 4 MHz | | ø = 4 MHz | | | ø = 4.9152 MHz | | | ø = 5 MHz | | | |---------------------|---|---------|--------------|---|-----------|--------------|---|----------------|--------------|---|-----------|--------------|--| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 110 | 2 | 64 | 0.70 | 2 | 70 | 0.03 | 2 | 86 | 0.31 | 2 | 88 | -0.25 | | | 150 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | | 300 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | | 600 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | | 1200 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | | 2400 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | | 4800 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | | 9600 | 0 | 11 | 0.00 | 0 | 12 | 0.16 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | | 19200 | 0 | 5 | 0.00 | _ | _ | _ | 0 | 7 | 0.00 | 0 | 7 | 1.73 | | | 31250 | _ | _ | _ | 0 | 3 | 0.00 | 0 | 4 | -1.70 | 0 | 4 | 0.00 | | | 38400 | 0 | 2 | 0.00 | _ | _ | _ | 0 | 3 | 0.00 | 0 | 3 | 1.73 | | | | | ø = 6 N | 1Hz | | $\emptyset = 6.144 \text{ MHz}$ | | | Ø = 7.3728 MHz | | | ø = 8 MHz | | | |---------------------|---|---------|--------------|---|---------------------------------|--------------|---|-----------------|--------------|---|-----------|--------------|--| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 110 | 2 | 106 | -0.44 | 2 | 108 | 0.08 | 2 | 130 | -0.07 | 2 | 141 | 0.03 | | | 150 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | | | 300 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | | | 600 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | | | 1200 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | | | 2400 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | | | 4800 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | | | 9600 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | | | 19200 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 12 | 0.16 | | | 31250 | 0 | 5 | 0.00 | 0 | 5 | 2.40 | _ | _ | _ | 0 | 7 | 0.00 | | | 38400 | 0 | 4 | -2.34 | 0 | 4 | 0.00 | 0 | 5 | 0.00 | _ | _ | _ | | | | ø = 9.8304 MHz | | | | ø = 10 MHz | | | ø = 12 MHz | | | ø = 12.288 MHz | | | |---------------------|----------------|-----|--------------|---|------------|--------------|---|------------|--------------|---|----------------|--------------|--| | Bit Rate<br>(bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 110 | 2 | 174 | -0.26 | 2 | 177 | -0.25 | 2 | 212 | 0.03 | 2 | 217 | 0.08 | | | 150 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | 2 | 155 | 0.16 | 2 | 159 | 0.00 | | | 300 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | | | 600 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | | | 1200 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | | | 2400 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | | | 4800 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | | | 9600 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | | | 19200 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | | | 31250 | 0 | 9 | -1.70 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 11 | 2.40 | | | 38400 | 0 | 7 | 0.00 | 0 | 7 | 1.73 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | | Table 13.4 BRR Settings for Various Bit Rates (Clocked Synchronous Mode) | Bit Rate | ø = 2 | ø = 2 MHz | | ø = 4 MHz | | ø = 6 MHz | | 8 MHz | ø = 10 MHz | | | |----------|-------|-----------|---|-----------|---|-----------|---|-------|------------|-----|--| | (bit/s) | n | N | n | N | n | N | n | N | n | N | | | 110 | 3 | 70 | _ | _ | | | | | | | | | 250 | 2 | 124 | 2 | 249 | | | 3 | 124 | _ | _ | | | 500 | 1 | 249 | 2 | 124 | | | 2 | 249 | _ | _ | | | 1 k | 1 | 124 | 1 | 249 | | | 2 | 124 | _ | _ | | | 2.5 k | 0 | 199 | 1 | 99 | 1 | 149 | 1 | 199 | 1 | 249 | | | 5 k | 0 | 99 | 0 | 199 | 1 | 74 | 1 | 99 | 1 | 124 | | | 10 k | 0 | 49 | 0 | 99 | 0 | 149 | 0 | 199 | 0 | 249 | | | 25 k | 0 | 19 | 0 | 39 | 0 | 59 | 0 | 79 | 0 | 99 | | | 50 k | 0 | 9 | 0 | 19 | 0 | 29 | 0 | 39 | 0 | 49 | | | 100 k | 0 | 4 | 0 | 9 | 0 | 14 | 0 | 19 | 0 | 24 | | | 250 k | 0 | 1 | 0 | 3 | 0 | 5 | 0 | 7 | 0 | 9 | | | 500 k | 0 | 0* | 0 | 1 | 0 | 2 | 0 | 3 | 0 | 4 | | | 1 M | | | 0 | 0* | | | 0 | 1 | | | | | 2.5 M | | | | | | | | | 0 | 0* | | | 5 M | | | | | | | | | | | | Note: As far as possible, the setting should be made so that the error is no more than 1%. # Legend Blank: Cannot be set. — : Can be set, but there will be a degree of error. \* : Continuous transfer is not possible. The BRR setting is found from the following formulas. Asynchronous mode: $$N = \frac{\emptyset}{64 \times 2^{2n-1} \times B} \times 10^6 - 1$$ Clocked synchronous mode: $$N = \frac{\emptyset}{8 \times 2^{2n-1} \times B} \times 10^6 - 1$$ Where B: Bit rate (bit/s) N: BRR setting for band rate generator $(0 \le N \le 255)$ ø: Operating frequency (MHz) n: Baud rate generator input clock (n = 0 to 3) (See the table below for the relation between n and the clock.) | | | SMR Setting | | | | | | | | | |---|-------|-------------|------|--|--|--|--|--|--|--| | n | Clock | CKS1 | CKS0 | | | | | | | | | 0 | Ø | 0 | 0 | | | | | | | | | 1 | ø/4 | 0 | 1 | | | | | | | | | 2 | ø/16 | 1 | 0 | | | | | | | | | 3 | ø/64 | 1 | 1 | | | | | | | | The bit rate error in asynchronous mode is found from the following formula: Error (%) = { $$\frac{\emptyset \times 10^6}{(N+1) \times B \times 64 \times 2^{2n-1}} - 1} \times 100$$ Table 13.5 shows the maximum bit rate for each frequency in asynchronous mode. Tables 13.6 and 13.7 show the maximum bit rates with external clock input. Table 13.5 Maximum Bit Rate for Each Frequency (Asynchronous Mode) | ø (MHz) | Maximum Bit Rate (bit/s) | n | N | | |----------|--------------------------|---|---|--| | 2 | 62500 | 0 | 0 | | | 2.097152 | 65536 | 0 | 0 | | | 2.4576 | 76800 | 0 | 0 | | | 3 | 93750 | 0 | 0 | | | 3.6864 | 115200 | 0 | 0 | | | 4 | 125000 | 0 | 0 | | | 4.9152 | 153600 | 0 | 0 | | | 5 | 156250 | 0 | 0 | | | 6 | 187500 | 0 | 0 | | | 6.144 | 192000 | 0 | 0 | | | 7.3728 | 230400 | 0 | 0 | | | 8 | 250000 | 0 | 0 | | | 9.8304 | 307200 | 0 | 0 | | | 10 | 312500 | 0 | 0 | | | 12 | 375000 | 0 | 0 | | | 12.288 | 384000 | 0 | 0 | | Table 13.6 Maximum Bit Rate with External Clock Input (Asynchronous Mode) | ø (MHz) | External Input Clock (MHz) | Maximum Bit Rate (bit/s) | |----------|----------------------------|--------------------------| | 2 | 0.5000 | 31250 | | 2.097152 | 0.5243 | 32768 | | 2.4576 | 0.6144 | 38400 | | 3 | 0.7500 | 46875 | | 3.6864 | 0.9216 | 57600 | | 4 | 1.0000 | 62500 | | 4.9152 | 1.2288 | 76800 | | 5 | 1.2500 | 78125 | | 6 | 1.5000 | 93750 | | 6.144 | 1.5360 | 96000 | | 7.3728 | 1.8432 | 115200 | | 8 | 2.0000 | 125000 | | 9.8304 | 2.4576 | 153600 | | 10 | 2.5000 | 156250 | | 12 | 3.0000 | 187500 | | 12.288 | 3.0720 | 192000 | Table 13.7 Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) | ø (MHz) | External Input Clock (MHz) | Maximum Bit Rate (bit/s) | |---------|----------------------------|--------------------------| | 2 | 0.3333 | 333333.3 | | 4 | 0.6667 | 666666.7 | | 6 | 1.0000 | 1000000.0 | | 8 | 1.3333 | 1333333.3 | | 10 | 1.6667 | 1666666.7 | | 12 | 2.0000 | 2000000.0 | ## 13.2.9 Smart Card Mode Register (SCMR) | Bit : | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|------|-----|---|-----| | | | _ | _ | _ | _ | SDIR | _ | _ | _ | | Initial value: | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | R/W : | | _ | _ | _ | _ | R/W | R/W | _ | R/W | SCMR selects LSB-first or MSB-first by means of bit SDIR. Except in the case of asynchronous mode 7-bit data, LSB-first or MSB-first can be selected regardless of the serial communication mode. The descriptions in this chapter refer to LSB-first transfer. SCMR is initialized to H'F2 by a reset and in hardware standby mode. It retains its previous state in module stop mode, software standby mode, watch mode, subactive mode, and subsleep mode. **Bits 7 to 4—Reserved:** These bits cannot be modified and are always read as 1. **Bit 3—Smart Card Data Transfer Direction (SDIR):** Selects the serial/parallel conversion format. This bit is valid when 8-bit data is used as the transmit/receive format. Bit 3 | SDIR | <br>Description | | |------|-----------------------------------------|-----------------| | 0 | TDR contents are transmitted LSB-first | (Initial value) | | | Receive data is stored in RDR LSB-first | | | 1 | TDR contents are transmitted MSB-first | | | | Receive data is stored in RDR MSB-first | | Bits 2 and 0—Reserved: Only 0 should be written to these bits. **Bit 1—Reserved:** This bit cannot be modified and is always read as 1. ## 13.2.10 Module Stop Control Registers B and C (MSTPCRB, MSTPCRC) ### **MSTPCRB** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPB7 | мѕтрв6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W ### **MSTPCRC** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRB and MSTPCRC are 8-bit readable/writable registers that perform module stop mode control. When one of bits MSTPB7, MSTPB6, or MSTPC7 is set to 1, SCI0, SCI1, or SCI3, respectively, stops operation at the end of the bus cycle, and enters module stop mode. For details, see section 19.5, Module Stop Mode. MSTPCRB and MSTPCRC are each initialized to H'FF by a reset and in hardware standby mode. They are not initialized in software standby mode. # **Module Stop Control Register B (MSTPCRB)** Bit 7—Module Stop (MSTPB7): Specifies the SCI0 module stop mode. ### Bit 7 | MSTPB7 | Description | | |--------|----------------------------------|-----------------| | 0 | SCI0 module stop mode is cleared | | | 1 | SCI0 module stop mode is set | (Initial value) | Bit 6—Module Stop (MSTPB6): Specifies the SCI1 module stop mode. ## Bit 6 | MSTPB6 | | | |--------|----------------------------------|-----------------| | 0 | SCI1 module stop mode is cleared | | | 1 | SCI1 module stop mode is set | (Initial value) | **Bit 5—Reserved:** Only 1 should be written to this bit. # **Module Stop Control Register C (MSTPCRC)** **Bit 7—Module Stop (MSTPC7):** Specifies the SCI3 module stop mode. # Bit 7 | MSTPC7 | | | |--------|----------------------------------|-----------------| | 0 | SCI3 module stop mode is cleared | | | 1 | SCI3 module stop mode is set | (Initial value) | # 13.3 Operation ### 13.3.1 Overview The SCI can carry out serial communication in two modes: asynchronous mode in which synchronization is achieved character by character, and clocked synchronous mode in which synchronization is achieved with clock pulses. Selection of asynchronous or clocked synchronous mode and the transmission format is made using SMR as shown in table 13.8. The SCI clock is determined by a combination of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR, as shown in table 13.9. ## **Asynchronous Mode** - Data length: Choice of 7 or 8 bits - Choice of parity addition, multiprocessor bit addition, and addition of 1 or 2 stop bits (the combination of these parameters determines the transfer format and character length) - Detection of framing, parity, and overrun errors, and breaks, during reception - Choice of internal or external clock as SCI clock source - When internal clock is selected: - The SCI operates on the baud rate generator clock and a clock with the same frequency as the bit rate can be output - When external clock is selected: - A clock with a frequency of 16 times the bit rate must be input (the on-chip baud rate generator is not used) # **Clocked Synchronous Mode** - Transfer format: Fixed 8-bit data - Detection of overrun errors during reception - Choice of internal or external clock as SCI clock source - When internal clock is selected: - The SCI operates on the baud rate generator clock and a serial clock is output off-chip - When external clock is selected: - The on-chip baud rate generator is not used, and the SCI operates on the input serial clock Table 13.8 SMR Settings and Serial Transfer Format Selection | | SMR Settings | | | | _ | | : | | | |-------|--------------|-------|-------|-------|---------------------------|----------------|----------------------------|---------------|--------------------| | Bit 7 | Bit 6 | Bit 2 | Bit 5 | Bit 3 | _<br>_<br>Mode | Data<br>Length | Multi-<br>processor<br>Bit | Parity<br>Bit | Stop Bit<br>Length | | 0 | 0 | 0 | 0 | 0 | Asynchronous | 8-bit data | No | No | 1 bit | | | | | | 1 | mode | | | | 2 bits | | | | | 1 | 0 | _ | | | Yes | 1 bit | | | | | | 1 | _ | | | | 2 bits | | | 1 | | 0 | 0 | _ | 7-bit data | | No | 1 bit | | | | | | 1 | _ | | | | 2 bits | | | | | 1 | 0 | _ | | | Yes | 1 bit | | | | | | 1 | | | | | 2 bits | | | 0 | 1 | _ | 0 | Asynchronous mode (multi- | 8-bit data | Yes | No | 1 bit | | | | | _ | 1 | processor<br>format) | | | | 2 bits | | | 1 | | _ | 0 | _ | 7-bit data | <u> </u> | | 1 bit | | | | | _ | 1 | _ | | | | 2 bits | | 1 | _ | _ | | _ | Clocked synchronous mode | 8-bit data | No | | None | Table 13.9 SMR and SCR Settings and SCI Clock Source Selection | SMR | SCR | Setting | | | SCI Transmit/Receive Clock | |-------|-----------------------|---------|---------------|--------------------------|-----------------------------------------------| | Bit 7 | Bit 1 | Bit 0 | _ | Clock | | | C/A | CKE1 | CKE0 | Mode | Source | SCK Pin Function | | 0 | 0 0 Asynchronous Inte | | Internal | SCI does not use SCK pin | | | | | 1 | mode | | Outputs clock with same frequency as bit rate | | | 1 | 0 | _ | External | Inputs clock with frequency of 16 times | | | | 1 | _ | | the bit rate | | 1 | 0 | 0 | Clocked syn- | Internal | Outputs serial clock | | | | 1 | chronous mode | | | | | 1 | 0 | _ | External | Inputs serial clock | | | | 1 | | | | ### 13.3.2 Operation in Asynchronous Mode In asynchronous mode, characters are sent or received, each preceded by a start bit indicating the start of communication and stop bits indicating the end of communication. Serial communication is thus carried out with synchronization established on a character-by-character basis. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication. Both the transmitter and the receiver also have a double-buffered structure, so that data can be read or written during transmission or reception, enabling continuous data transfer. Figure 13.2 shows the general format for asynchronous serial communication. In asynchronous serial communication, the transmission line is usually held in the mark state (high level). The SCI monitors the transmission line, and when it goes to the space state (low level), recognizes a start bit and starts serial communication. One serial communication character consists of a start bit (low level), followed by data (in LSB-first order), a parity bit (high or low level), and finally stop bits (high level). In asynchronous mode, the SCI performs synchronization at the falling edge of the start bit in reception. The SCI samples the data on the 8th pulse of a clock with a frequency of 16 times the length of one bit, so that the transfer data is latched at the center of each bit. Figure 13.2 Data Format in Asynchronous Communication (Example with 8-Bit Data, Parity, Two Stop Bits) **Data Transfer Format:** Table 13.10 shows the data transfer formats that can be used in asynchronous mode. Any of 12 transfer formats can be selected according to the SMR setting. **Table 13.10 Serial Transfer Formats (Asynchronous Mode)** | SMR Settings | | | | Serial Transfer Format and Frame Length | | | |--------------|----|----|------|-----------------------------------------|--|--| | CHR | PE | MP | STOP | 1 2 3 4 5 6 7 8 9 10 11 12 | | | | 0 | 0 | 0 | 0 | S 8-bit data STOP | | | | 0 | 0 | 0 | 1 | S 8-bit data STOP STOP | | | | 0 | 1 | 0 | 0 | S 8-bit data P STOP | | | | 0 | 1 | 0 | 1 | S 8-bit data P STOP STOP | | | | 1 | 0 | 0 | 0 | S 7-bit data STOP | | | | 1 | 0 | 0 | 1 | S 7-bit data STOP STOP | | | | 1 | 1 | 0 | 0 | S 7-bit data P STOP | | | | 1 | 1 | 0 | 1 | S 7-bit data P STOP STOP | | | | 0 | _ | 1 | 0 | S 8-bit data MPB STOP | | | | 0 | _ | 1 | 1 | S 8-bit data MPB STOP STOP | | | | 1 | _ | 1 | 0 | S 7-bit data MPB STOP | | | | 1 | _ | 1 | 1 | S 7-bit data MPB STOP STOP | | | # Legend S : Start bit STOP : Stop bit P : Parity bit MPB : Multiprocessor bit **Clock:** Either an internal clock generated by the on-chip baud rate generator or an external clock input at the SCK pin can be selected as the SCI's serial clock, according to the setting of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR. For details of SCI clock source selection, see table 13.9. When an external clock is input at the SCK pin, the clock frequency should be 16 times the bit rate used. When the SCI is operated on an internal clock, the clock can be output from the SCK pin. The frequency of the clock output in this case is equal to the bit rate, and the phase is such that the rising edge of the clock is in the middle of the transmit data, as shown in figure 13.3. Figure 13.3 Relation between Output Clock and Transfer Data Phase (Asynchronous Mode) ## **Data Transfer Operations:** • SCI initialization (asynchronous mode) Before transmitting and receiving data, you should first clear the TE and RE bits in SCR to 0, then initialize the SCI as described below. When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change using the following procedure. When the TE bit is cleared to 0, the TDRE flag is set to 1 and TSR is initialized. Note that clearing the RE bit to 0 does not change the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. When an external clock is used the clock should not be stopped during operation, including initialization, since operation is uncertain. Figure 13.4 shows a sample SCI initialization flowchart. Figure 13.4 Sample SCI Initialization Flowchart • Serial data transmission (asynchronous mode) Figure 13.5 shows a sample flowchart for serial transmission. The following procedure should be used for serial data transmission. Figure 13.5 Sample Serial Transmission Flowchart In serial transmission, the SCI operates as described below. - [1] The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - [2] After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. The serial transmit data is sent from the TxD pin in the following order. [a] Start bit: One 0-bit is output. [b] Transmit data: 8-bit or 7-bit data is output in LSB-first order. [c] Parity bit or multiprocessor bit: One parity bit (even or odd parity), or one multiprocessor bit is output. A format in which neither a parity bit nor a multiprocessor bit is output can also be selected. [d] Stop bit(s): One or two 1-bits (stop bits) are output. [e] Mark state: 1 is output continuously until the start bit that starts the next transmission is sent. [3] The SCI checks the TDRE flag at the timing for sending the stop bit. If the TDRE flag is cleared to 0, the data is transferred from TDR to TSR, the stop bit is sent, and then serial transmission of the next frame is started. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, the stop bit is sent, and then the "mark state" is entered in which 1 is output continuously. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. Figure 13.6 shows an example of the operation for transmission in asynchronous mode. Figure 13.6 Example of Operation in Transmission in Asynchronous Mode (Example with 8-Bit Data, Parity, One Stop Bit) • Serial data reception (asynchronous mode) Figure 13.7 shows a sample flowchart for serial reception. The following procedure should be used for serial data reception. Figure 13.7 Sample Serial Reception Data Flowchart Figure 13.7 Sample Serial Reception Data Flowchart (cont) In serial reception, the SCI operates as described below. - [1] The SCI monitors the transmission line, and if a 0 stop bit is detected, performs internal synchronization and starts reception. - [2] The received data is stored in RSR in LSB-to-MSB order. - [3] The parity bit and stop bit are received. After receiving these bits, the SCI carries out the following checks. ### [a] Parity check: The SCI checks whether the number of 1 bits in the receive data agrees with the parity (even or odd) set in the $O/\overline{E}$ bit in SMR. ## [b] Stop bit check: The SCI checks whether the stop bit is 1. If there are two stop bits, only the first is checked. ## [c] Status check: The SCI checks whether the RDRF flag is 0, indicating that the receive data can be transferred from RSR to RDR. If all the above checks are passed, the RDRF flag is set to 1, and the receive data is stored in RDR. If a receive error\* is detected in the error check, the operation is as shown in table 13.11. - Note: \* Subsequent receive operations cannot be performed when a receive error has occurred. Also note that the RDRF flag is not set to 1 in reception, and so the error flags must be cleared to 0. - [4] If the RIE bit in SCR is set to 1 when the RDRF flag changes to 1, a receive data full interrupt (RXI) request is generated. Also, if the RIE bit in SCR is set to 1 when the ORER, PER, or FER flag changes to 1, a receive error interrupt (ERI) request is generated. **Table 13.11 Receive Errors and Conditions for Occurrence** | Receive Error | Abbreviation | Occurrence Condition | Data Transfer | |---------------|--------------|----------------------------------------------------------------------------------|--------------------------------------------------| | Overrun error | ORER | When the next data reception is completed while the RDRF flag in SSR is set to 1 | Receive data is not transferred from RSR to RDR. | | Framing error | FER | When the stop bit is 0 | Receive data is transferred from RSR to RDR. | | Parity error | PER | When the received data differs from the parity (even or odd) set in SMR | Receive data is transferred from RSR to RDR. | Figure 13.8 shows an example of the operation for reception in asynchronous mode. Figure 13.8 Example of SCI Operation in Reception (Example with 8-Bit Data, Parity, One Stop Bit) ## 13.3.3 Multiprocessor Communication Function The multiprocessor communication function performs serial communication using the multiprocessor format, in which a multiprocessor bit is added to the transfer data, in asynchronous mode. Use of this function enables data transfer to be performed among a number of processors sharing transmission lines. When multiprocessor communication is carried out, each receiving station is addressed by a unique ID code. The serial communication cycle consists of two component cycles: an ID transmission cycle which specifies the receiving station, and a data transmission cycle. The multiprocessor bit is used to differentiate between the ID transmission cycle and the data transmission cycle. The transmitting station first sends the ID of the receiving station with which it wants to perform serial communication as data with a 1 multiprocessor bit added. It then sends transmit data as data with a 0 multiprocessor bit added. The receiving station skips the data until data with a 1 multiprocessor bit is sent. When data with a 1 multiprocessor bit is received, the receiving station compares that data with its own ID. The station whose ID matches then receives the data sent next. Stations whose ID does not match continue to skip the data until data with a 1 multiprocessor bit is again received. In this way, data communication is carried out among a number of processors. Figure 13.9 shows an example of inter-processor communication using the multiprocessor format. **Data Transfer Format:** There are four data transfer formats. When the multiprocessor format is specified, the parity bit specification is invalid. For details, see table 13.10. **Clock:** See the section on asynchronous mode. Figure 13.9 Example of Inter-Processor Communication Using Multiprocessor Format (Transmission of Data H'AA to Receiving Station A) ## **Data Transfer Operations:** Multiprocessor serial data transmission Figure 13.10 shows a sample flowchart for multiprocessor serial data transmission. The following procedure should be used for multiprocessor serial data transmission. Figure 13.10 Sample Multiprocessor Serial Transmission Flowchart In serial transmission, the SCI operates as described below. - [1] The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - [2] After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. The serial transmit data is sent from the TxD pin in the following order. [a] Start bit: One 0-bit is output. [b] Transmit data: 8-bit or 7-bit data is output in LSB-first order. [c] Multiprocessor bit One multiprocessor bit (MPBT value) is output. [d] Stop bit(s): One or two 1-bits (stop bits) are output. [e] Mark state: 1 is output continuously until the start bit that starts the next transmission is sent. [3] The SCI checks the TDRE flag at the timing for sending the stop bit. If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, the stop bit is sent, and then serial transmission of the next frame is started. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, the stop bit is sent, and then the mark state is entered in which 1 is output continuously. If the TEIE bit in SCR is set to 1 at this time, a transmission end interrupt (TEI) request is generated. Figure 13.11 shows an example of SCI operation for transmission using the multiprocessor format. Figure 13.11 Example of SCI Operation in Transmission (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) • Multiprocessor serial data reception Figure 13.12 shows a sample flowchart for multiprocessor serial reception. The following procedure should be used for multiprocessor serial data reception. Figure 13.12 Sample Multiprocessor Serial Reception Flowchart Figure 13.12 Sample Multiprocessor Serial Reception Flowchart (cont) Figure 13.13 shows an example of SCI operation for multiprocessor format reception. Figure 13.13 Example of SCI Operation in Reception (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) ### 13.3.4 Operation in Clocked Synchronous Mode In clocked synchronous mode, data is transmitted or received in synchronization with clock pulses, making it suitable for high-speed serial communication. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication by use of a common clock. Both the transmitter and the receiver also have a double-buffered structure, so that data can be read or written during transmission or reception, enabling continuous data transfer. Figure 13.14 shows the general format for clocked synchronous serial communication. Figure 13.14 Data Format in Synchronous Communication In clocked synchronous serial communication, data on the transmission line is output from one falling edge of the serial clock to the next. Data confirmation is guaranteed at the rising edge of the serial clock. In clocked serial communication, one character consists of data output starting with the LSB and ending with the MSB. After the MSB is output, the transmission line holds the MSB state. In clocked synchronous mode, the SCI receives data in synchronization with the rising edge of the serial clock. **Data Transfer Format:** A fixed 8-bit data format is used. No parity or multiprocessor bits are added. **Clock:** Either an internal clock generated by the on-chip baud rate generator or an external serial clock input at the SCK pin can be selected, according to the setting of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR. For details of SCI clock source selection, see table 13.9. When the SCI is operated on an internal clock, the serial clock is output from the SCK pin. Eight serial clock pulses are output in the transfer of one character, and when no transfer is performed the clock is fixed high. When only receive operations are performed, however, the serial clock is output until an overrun error occurs or the RE bit is cleared to 0. If you want to perform receive operations in units of one character, you should select an external clock as the clock source. ### **Data Transfer Operations:** SCI initialization (clocked synchronous mode) Before transmitting and receiving data, you should first clear the TE and RE bits in SCR to 0, then initialize the SCI as described below. When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change using the following procedure. When the TE bit is cleared to 0, the TDRE flag is set to 1 and TSR is initialized. Note that clearing the RE bit to 0 does not change the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. Figure 13.15 shows a sample SCI initialization flowchart. Figure 13.15 Sample SCI Initialization Flowchart Serial data transmission (clocked synchronous mode) Figure 13.16 shows a sample flowchart for serial transmission. The following procedure should be used for serial data transmission. Figure 13.16 Sample Serial Transmission Flowchart In serial transmission, the SCI operates as described below. - [1] The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - [2] After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR is set to 1 at this time, a transmit data empty interrupt (TXI) is generated. When clock output mode has been set, the SCI outputs 8 serial clock pulses. When use of an external clock has been specified, data is output synchronized with the input clock. The serial transmit data is sent from the TxD pin starting with the LSB (bit 0) and ending with the MSB (bit 7). [3] The SCI checks the TDRE flag at the timing for sending the MSB (bit 7). If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, and serial transmission of the next frame is started. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, the MSB (bit 7) is sent, and the TxD pin maintains its state. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. [4] After completion of serial transmission, the SCK pin is fixed. Figure 13.17 shows an example of SCI operation in transmission. Figure 13.17 Example of SCI Operation in Transmission • Serial data reception (clocked synchronous mode) Figure 13.18 shows a sample flowchart for serial reception. The following procedure should be used for serial data reception. When changing the operating mode from asynchronous to clocked synchronous, be sure to check that the ORER, PER, and FER flags are all cleared to 0. The RDRF flag will not be set if the FER or PER flag is set to 1, and neither transmit nor receive operations will be possible. Figure 13.18 Sample Serial Reception Flowchart In serial reception, the SCI operates as described below. - [1] The SCI performs internal initialization in synchronization with serial clock input or output. - [2] The received data is stored in RSR in LSB-to-MSB order. After reception, the SCI checks whether the RDRF flag is 0 and the receive data can be transferred from RSR to RDR. If this check is passed, the RDRF flag is set to 1, and the receive data is stored in RDR. If a receive error is detected in the error check, the operation is as shown in table 13.11. Neither transmit nor receive operations can be performed subsequently when a receive error has been found in the error check. [3] If the RIE bit in SCR is set to 1 when the RDRF flag changes to 1, a receive data full interrupt (RXI) request is generated. Also, if the RIE bit in SCR is set to 1 when the ORER flag changes to 1, a receive error interrupt (ERI) request is generated. Figure 13.19 shows an example of SCI operation in reception. Figure 13.19 Example of SCI Operation in Reception Simultaneous serial data transmission and reception (clocked synchronous mode) Figure 13.20 shows a sample flowchart for simultaneous serial transmit and receive operations. The following procedure should be used for simultaneous serial data transmit and receive operations. Figure 13.20 Sample Flowchart of Simultaneous Serial Transmit and Receive Operations # 13.4 SCI Interrupts The SCI has four interrupt sources: the transmit-end interrupt (TEI) request, receive-error interrupt (ERI) request, receive-data-full interrupt (RXI) request, and transmit-data-empty interrupt (TXI) request. Table 13.12 shows the interrupt sources and their relative priorities. Individual interrupt sources can be enabled or disabled with the TIE, RIE, and TEIE bits in the SCR. Each kind of interrupt request is sent to the interrupt controller independently. When the TDRE flag in SSR is set to 1, a TXI interrupt request is generated. When the TEND flag in SSR is set to 1, a TEI interrupt request is generated. A TXI interrupt can activate the DTC to perform data transfer. The TDRE flag is cleared to 0 automatically when data transfer is performed by the DTC. The DTC cannot be activated by a TEI interrupt request. When the RDRF flag in SSR is set to 1, an RXI interrupt request is generated. When the ORER, PER, or FER flag in SSR is set to 1, an ERI interrupt request is generated. An RXI interrupt can activate the DTC to perform data transfer. The RDRF flag is cleared to 0 automatically when data transfer is performed by the DTC. The DTC cannot be activated by an ERI interrupt request. **Table 13.12 SCI Interrupt Sources** | Channel | Interrupt<br>Source | Description | DTC<br>Activation | Priority* | |---------|---------------------|----------------------------------------------------|-------------------|------------------| | 0 | ERI | Interrupt due to receive error (ORER, FER, or PER) | Not possible | High<br><b>∱</b> | | | RXI | Interrupt due to receive data full state (RDRF) | Possible | | | | TXI | Interrupt due to transmit data empty state (TDRE) | Possible | - | | | TEI | Interrupt due to transmission end (TEND) | Not possible | - | | 1 | ERI | Interrupt due to receive error (ORER, FER, or PER) | Not possible | - | | | RXI | Interrupt due to receive data full state (RDRF) | Possible | | | | TXI | Interrupt due to transmit data empty state (TDRE) | Possible | | | | TEI | Interrupt due to transmission end (TEND) | Not possible | | | 3 | ERI | Interrupt due to receive error (ORER, FER, or PER) | Not possible | | | | RXI | Interrupt due to receive data full state (RDRF) | Possible | | | | TXI | Interrupt due to transmit data empty state (TDRE) | Possible | | | | TEI | Interrupt due to transmittion end (TEND) | Not possible | Low | Note: \*This table shows the initial state immediately after a reset. Relative priorities among channels can be changed by means of the interrupt controller. A TEI interrupt is requested when the TEND flag is set to 1 while the TEIE bit is set to 1. The TEND flag is cleared at the same time as the TDRE flag. Consequently, if a TEI interrupt and a TXI interrupt are requested simultaneously, the TXI interrupt may have priority for acceptance, with the result that the TDRE and TEND flags are cleared. Note that the TEI interrupt will not be accepted in this case. # 13.5 Usage Notes The following points should be noted when using the SCI. ### Relation between Writes to TDR and the TDRE Flag The TDRE flag in SSR is a status flag that indicates that transmit data has been transferred from TDR to TSR. When the SCI transfers data from TDR to TSR, the TDRE flag is set to 1. Data can be written to TDR regardless of the state of the TDRE flag. However, if new data is written to TDR when the TDRE flag is cleared to 0, the data stored in TDR will be lost since it has not yet been transferred to TSR. It is therefore essential to check that the TDRE flag is set to 1 before writing transmit data to TDR. ### Operation when Multiple Receive Errors Occur Simultaneously If a number of receive errors occur at the same time, the state of the status flags in SSR is as shown in table 13.13. If there is an overrun error, data is not transferred from RSR to RDR, and the receive data is lost. Table 13.13 State of SSR Status Flags and Transfer of Receive Data | SSR Status Flags | | | gs | Receive Data Transfer | | | |------------------|------|-----|-----|-----------------------|----------------------------------------------|--| | RDRF | ORER | FER | PER | RSR to RDR | Receive Error Status | | | 1 | 1 | 0 | 0 | Х | Overrun error | | | 0 | 0 | 1 | 0 | 0 | Framing error | | | 0 | 0 | 0 | 1 | 0 | Parity error | | | 1 | 1 | 1 | 0 | Х | Overrun error + framing error | | | 1 | 1 | 0 | 1 | Х | Overrun error + parity error | | | 0 | 0 | 1 | 1 | 0 | Framing error + parity error | | | 1 | 1 | 1 | 1 | Х | Overrun error + framing error + parity error | | O: Receive data is transferred from RSR to RDR. **Break Detection and Processing (Asynchronous Mode Only):** When framing error (FER) detection is performed, a break can be detected by reading the RxD pin value directly. In a break, the input from the RxD pin becomes all 0s, and so the FER flag is set, and the parity error flag (PER) may also be set. Note that, since the SCI continues the receive operation after receiving a break, even if the FER flag is cleared to 0, it will be set to 1 again. X: Receive data is not transferred from RSR to RDR. **Sending a Break** (**Asynchronous Mode Only**): The TxD pin has a dual function as an I/O port whose direction (input or output) is determined by DR and DDR. This can be used to send a break. Between serial transmission initialization and setting of the TE bit to 1, the mark state is replaced by the value of DR (the pin does not function as the TxD pin until the TE bit is set to 1). Consequently, DDR and DR for the port corresponding to the TxD pin are first set to 1. To send a break during serial transmission, first clear DR to 0, then clear the TE bit to 0. When the TE bit is cleared to 0, the transmitter is initialized regardless of the current transmission state, the TxD pin becomes an I/O port, and 0 is output from the TxD pin. ### Receive Error Flags and Transmit Operations (Clocked Synchronous Mode Only): Transmission cannot be started when a receive error flag (ORER, PER, or FER) is set to 1, even if the TDRE flag is cleared to 0. Be sure to clear the receive error flags to 0 before starting transmission. Note also that receive error flags cannot be cleared to 0 even if the RE bit is cleared to 0. ### Receive Data Sampling Timing and Reception Margin in Asynchronous Mode: In asynchronous mode, the SCI operates on a basic clock with a frequency of 16 times the transfer rate. In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs internal synchronization. Receive data is latched internally at the rising edge of the 8th pulse of the basic clock. This is illustrated in figure 13.21. Figure 13.21 Receive Data Sampling Timing in Asynchronous Mode Thus the reception margin in asynchronous mode is given by formula (1) below. $$M = \mid (0.5 - \frac{1}{2N}) - (L - 0.5) \; F - \frac{\mid D - 0.5 \mid}{N} (1 + F) \mid \times 100\%$$ ... Formula (1) Where M: Reception margin (%) N : Ratio of bit rate to clock (N = 16) D: Clock duty (D = 0 to 1.0) L : Frame length (L = 9 to 12) F : Absolute value of clock rate deviation Assuming values of F = 0 and D = 0.5 in formula (1), a reception margin of 46.875% is given by formula (2) below. When D = 0.5 and F = 0, $$M = (0.5 - \frac{1}{2 \times 16}) \times 100\%$$ = 46.875% .... Formula (2) However, this is only the computed value, and a margin of 20% to 30% should be allowed in system design. #### Restrictions on Use of DTC - When an external clock source is used as the serial clock, the transmit clock should not be input until at least 5 ø clock cycles after TDR is updated by the DTC. Misoperation may occur if the transmit clock is input within 4 ø clocks after TDR is updated. (Figure 13.22) - When RDR is read by the DTC, be sure to set the activation source to the relevant SCI reception end interrupt (RXI). Figure 13.22 Example of Clocked Synchronous Transmission by DTC ### **Operation in Case of Mode Transition** #### Transmission Operation should be stopped (by clearing TE, TIE, and TEIE to 0) before making a module stop mode, software standby mode, watch mode, subactive mode, or subsleep mode transition. TSR, TDR, and SSR are reset. The output pin states in module stop mode, software standby mode, watch mode, subactive mode, or subsleep mode depend on the port settings, and becomes high-level output after the relevant mode is cleared. If a transition is made during transmission, the data being transmitted will be undefined. When transmitting without changing the transmit mode after the relevant mode is cleared, transmission can be started by setting TE to 1 again, and performing the following sequence: SSR read $\rightarrow$ TDR write $\rightarrow$ TDRE clearance. To transmit with a different transmit mode after clearing the relevant mode, the procedure must be started again from initialization. Figure 13.23 shows a sample flowchart for mode transition during transmission. Port pin states are shown in figures 13.24 and 13.25. Operation should also be stopped (by clearing TE, TIE, and TEIE to 0) before making a transition from transmission by DTC transfer to module stop mode, software standby mode, watch mode, subactive mode, or subsleep mode transition. To perform transmission with the DTC after the relevant mode is cleared, setting TE and TIE to 1 will set the TXI flag and start DTC transmission. ### Reception Receive operation should be stopped (by clearing RE to 0) before making a module stop mode, software standby mode, watch mode, subactive mode, or subsleep mode transition. RSR, RDR, and SSR are reset. If a transition is made without stopping operation, the data being received will be invalid. To continue receiving without changing the reception mode after the relevant mode is cleared, set RE to 1 before starting reception. To receive with a different receive mode, the procedure must be started again from initialization. Figure 13.26 shows a sample flowchart for mode transition during reception. Figure 13.23 Sample Flowchart for Mode Transition during Transmission Figure 13.24 Asynchronous Transmission Using Internal Clock Figure 13.25 Synchronous Transmission Using Internal Clock Figure 13.26 Sample Flowchart for Mode Transition during Reception ### **Switching from SCK Pin Function to Port Pin Function:** - Problem in Operation: When switching the SCK pin function to the output port function (high-level output) by making the following settings while DDR = 1, DR = 1, C/A = 1, CKE1 = 0, CKE0 = 0, and TE = 1 (synchronous mode), low-level output occurs for one half-cycle. - 1. End of serial data transmission - 2. TE bit = 0 - 3. $C/\overline{A}$ bit = 0 ... switchover to port output - 4. Occurrence of low-level output (see figure 13.27) Figure 13.27 Operation when Switching from SCK Pin Function to Port Pin Function • Sample Procedure for Avoiding Low-Level Output: As this sample procedure temporarily places the SCK pin in the input state, the SCK/port pin should be pulled up beforehand with an external circuit. With DDR = 1, DR = 1, $C/\overline{A}$ = 1, CKE1 = 0, CKE0 = 0, and TE = 1, make the following settings in the order shown. - 1. End of serial data transmission - 2. TE bit = 0 - 3. CKE1 bit = 1 - 4. $C/\overline{A}$ bit = 0 ... switchover to port output - 5. CKE1 bit = 0 Figure 13.28 Operation when Switching from SCK Pin Function to Port Pin Function (Example of Preventing Low-Level Output) **SCI3:** SCI3 is dedicated for the FLEX<sup>TM</sup> decoder II interface, and cannot be connected with LSI-external equipment. • In SCI3 that is internal FLEX<sup>™</sup> decoder II interface, set to 1 the P77DDR and P75DDR bit of P7DDR (Port 7 Data Direction Register) before set the CKE1, CKE0, and TE bit of SCR3. # Section 14 FLEX<sup>TM</sup> Roaming Decoder II The contents of this section apply to the FLEX<sup>TM</sup> Roaming Decoder. Note that underlining in the text indicates differences in specification from the FLEX<sup>TM</sup> Non-Roaming Decoder. #### 14.1 Overview Its primary function is to process information received and demodulated from a FLEX radio paging channel, select messages addressed to the paging device and communicate the message information to the host. The FLEX<sup>TM</sup> decoder II also operates the paging receiver in an efficient power consumption mode and enables the host to operate in a low power mode when monitoring a single channel for message information. #### 14.1.1 Features - FLEX<sup>TM</sup> paging protocol decoder - 16 programmable user address words - 16 fixed temporary addresses - 16 operator messaging addresses - 1600, 3200, and 6400 bits per second decoding - Any-phase or single-phase decoding - Uses standard Serial Peripheral Interface (SPI) in slave mode - Allows low current STOP mode operation of host processor - Highly programmable receiver control - Real time clock time base - FLEX fragmentation and group messaging support - Real time clock over-the-air update support - Compatible with synthesized receivers - SSID and NID Roaming support - Low Battery Indication (External detector) - Backward compatible to the standard and roaming FLEX<sup>TM</sup> decoders - Internal demodulator and data slicer - Improved battery savings via partial correlation and intermittent receiver clock - Full support for revision 1.9 of the FLEX protocol **Additional Support:** FLEX System Software from Motorola is a family of software components for building world-class products incorporating messaging capabilities. FLEXstack<sup>TM</sup> Software is specifically designed to support the FLEX<sup>TM</sup> Roaming Decoder II IC. FLEXstack Software runs on a product's host processor and takes care of communicating with the FLEX<sup>TM</sup> decoder II. acquiring the proper FLEX channel, and fully interpreting the code words that are passed to the host from the FLEX<sup>TM</sup> decoder II. **Additional Information:** Additional Information on the FLEX<sup>TM</sup> protocol decoder chip set and FLEXstack<sup>TM</sup> software can be found at the following website: http://www.hitachi.co.jp/Sicd/English/Products/micom/stack/stack.html. ### 14.1.2 System Block Diagram Figure 14.1 Example Block Diagram Using Internal Demodulator When configured to use the internal demodulator, the FLEX<sup>TM</sup> decoder II connects to a receiver capable of generating a limited (i.e. 1-bit digitized) 455 kHz or 140 kHz IF signal. In this mode, the FLEX<sup>TM</sup> decoder II has 7 receiver control lines used for warming up and shutting down a receiver in stages. The FLEX<sup>TM</sup> decoder II has the ability to detect a low battery signal during the receiver control sequences. It interfaces to a host MCU through a standard SPI. It has a 1 minute timer that offers low power support for a time of day function on the host. When using the internal demodulator, the oscillator frequency (or external clock) must be 160 kHz. The CLKOUT signal can be programmed to be either a 38.4 kHz signal created by fractionally dividing the oscillator clock, or a 40 kHz signal creating by dividing the oscillator clock by 4. Figure 14.2 Example Block Diagram Using External Demodulator The FLEX<sup>TM</sup> decoder II can also be configured to connect to a receiver capable of converting a 4 level audio signal into a 2 bit digital signal. In this mode, the FLEX<sup>TM</sup> decoder II has 8 receiver control lines used for warming up and shutting down a receiver in stages. It also includes configuration settings for the two post detection filter bandwidths required to decode the two symbol rates of the FLEX signal. Also when using an external demodulator, the oscillator (or external clock) must be 76.8 kHz and the CLKOUT signal (when enabled) is 38.4 kHz clock output capable of driving other devices. # 14.1.3 Functional Block Diagram Figure 14.3 Block Diagram #### 14.2 SPI Packets All data communicated between the FLEX<sup>TM</sup> decoder II and the host MCU is transmitted on the SPI in 32-bit packets. Each packet consists of an 8-bit ID followed by 24 bits of information. The FLEX<sup>TM</sup> decoder II uses the SPI bus in full duplex mode. In other words, whenever a packet communication occurs, the data in both directions is valid packet data. The SPI interface consists of a $\overline{READY}$ pin and four SPI pins ( $\overline{SS}$ , SCK, MOSI, and MISO). The $\overline{SS}$ is used as a chip select for the FLEX<sup>TM</sup> decoder II. The SCK is a clock supplied by the host MCU. The data from the host is transmitted on the MOSI line. The data from the FLEX<sup>TM</sup> decoder II is transmitted on the MISO line. Timing requirements for SPI communication are specified in 14.6.1, SPI Timing. ## 14.2.1 Packet Communication Initiated by the Host Refer to figure 14.4. When the host sends a packet to the FLEX<sup>TM</sup> decoder II, it performs the following steps: - 1. Select the FLEX<sup>TM</sup> decoder II by driving the $\overline{SS}$ pin low. - 2. Wait for the FLEX<sup>TM</sup> decoder II to drive the $\overline{READY}$ pin low. - 3. Send the 32-bit packet. - 4. De-select the FLEX<sup>TM</sup> decoder II by driving the $\overline{SS}$ pin high. - 5. Repeat steps 1 through 4 for each additional packet. Figure 14.4 Typical Multiple Packet Communications Initiated by the Host When the host sends a packet, it will also receive a valid packet from the FLEX<sup>TM</sup> decoder II. If the FLEX<sup>TM</sup> decoder II is enabled (see 14.3.1, Checksum Packet for a definition of enabled) and has no other packets waiting to be sent, the FLEX<sup>TM</sup> decoder II will send a status packet. The host must transition the $\overline{SS}$ pin from high to low to begin each 32-bit packet. The FLEX<sup>TM</sup> decoder II must see a negative transition on the $\overline{SS}$ pin in order for the host to initiate each packet communication. # 14.2.2 Packet Communication Initiated by the FLEX<sup>TM</sup> decoder II Refer to figure 14.5. When the FLEX<sup>TM</sup> decoder II has a packet for the host to read, the following occurs: - 1. The FLEX<sup>TM</sup> decoder II drives the $\overline{READY}$ pin low. - 2. If the FLEX<sup>TM</sup> decoder II is not already selected, the host selects the FLEX<sup>TM</sup> decoder II by driving the SS pin low. - 3. The host receives (and sends) a 32-bit packet. - 4. The host de-selects the FLEX<sup>TM</sup> decoder II by driving the $\overline{SS}$ pin high (optional). Figure 14.5 Typical Multiple Packet Communications Initiated by the FLEX<sup>TM</sup> decoder II When the host is reading a packet from the FLEX<sup>TM</sup> decoder II, it must send a valid packet to the FLEX<sup>TM</sup> decoder II. If the host has no data to send, it is suggested that the host send a Checksum Packet with all of the data bits set to 0 in order to avoid disabling the FLEX<sup>TM</sup> decoder II. See 14.3.1, Checksum Packet for more details on enabling and disabling the FLEX<sup>TM</sup> decoder II. The following figure illustrates that it is not necessary to de-select the FLEX<sup>TM</sup> decoder II between packets when the packets are initiated by the FLEX<sup>TM</sup> decoder II. Figure 14.6 Multiple Packet Communications Initiated by the FLEX $^{\rm TM}$ decoder II with No De-select # 14.2.3 Host-to-Decoder Packet Map The upper 8 bits of a packet comprise the packet ID. The following table describes the packet ID's for all of the packets that can be sent to the FLEX<sup>TM</sup> decoder II from the host. Table 14.1 Host-to-Decoder Packet ID Map | Packet ID<br>(Hexadecimal) | Packet Type | |----------------------------|-------------------------------------------------------| | 00 | Checksum | | 01 | Configuration | | 02 | Control | | 03 | All Frame Mode | | <u>04</u> | Operator Message Address Enables | | <u>05</u> | Roaming Control Packet | | <u>06</u> | Timing Control Packet | | <u>07</u> - 0E | Reserved (Host should never send) | | 0F | Receiver Line Control | | 10 | Receiver Control Configuration (Off Setting) | | 11 | Receiver Control Configuration (Warm Up 1 Setting) | | 12 | Receiver Control Configuration (Warm Up 2 Setting) | | 13 | Receiver Control Configuration (Warm Up 3 Setting) | | 14 | Receiver Control Configuration (Warm Up 4 Setting) | | 15 | Receiver Control Configuration (Warm Up 5 Setting) | | 16 | Receiver Control Configuration (3200sps Sync Setting) | | 17 | Receiver Control Configuration (1600sps Sync Setting) | | 18 | Receiver Control Configuration (3200sps Data Setting) | | 19 | Receiver Control Configuration (1600sps Data Setting) | | 1A | Receiver Control Configuration (Shut Down 1 Setting) | | 1B | Receiver Control Configuration (Shut Down 2 Setting) | | 1C - 1F | Special (Ignored by FLEX™ decoder II) | | 20 | Frame Assignment (Frames 112 through 127) | | 21 | Frame Assignment (Frames 96 through 111) | | 22 | Frame Assignment (Frames 80 through 95) | | 23 | Frame Assignment (Frames 64 through 79) | | 24 | Frame Assignment (Frames 48 through 63) | | Packet ID | | |---------------|-------------------------------------------| | (Hexadecimal) | Packet Type | | 25 | Frame Assignment (Frames 32 through 47) | | 26 | Frame Assignment (Frames 16 through 31) | | 27 | Frame Assignment (Frames 0 through 15) | | 28 - 77 | Reserved (Host should never send) | | 78 | User Address Enable | | 79 - 7F | Reserved (Host should never send) | | 80 | User Address Assignment (User address 0) | | 81 | User Address Assignment (User address 1) | | 82 | User Address Assignment (User address 2) | | 83 | User Address Assignment (User address 3) | | 84 | User Address Assignment (User address 4) | | 85 | User Address Assignment (User address 5) | | 86 | User Address Assignment (User address 6) | | 87 | User Address Assignment (User address 7) | | 88 | User Address Assignment (User address 8) | | 89 | User Address Assignment (User address 9) | | 8A | User Address Assignment (User address 10) | | 8B | User Address Assignment (User address 11) | | 8C | User Address Assignment (User address 12) | | 8D | User Address Assignment (User address 13) | | 8E | User Address Assignment (User address 14) | | 8F | User Address Assignment (User address 15) | | 90 - FF | Reserved (Host should never send) | ### 14.2.4 Decoder-to-Host Packet Map The following table describes the packet ID's for all of the packets that can be sent to the host from the FLEX<sup>TM</sup> decoder II. Table 14.2 Decoder-to-Host Packet ID Map | Packet ID (Hexadecimal) | Packet Type | |-------------------------|------------------------------------------------| | 00 | Block Information Word | | 01 | Address | | 02- 57 | Vector or Message (ID is word number in frame) | | 58 - 5F | Reserved | | <u>60</u> | Roaming Status Packet | | <u>61 - 7D</u> | Reserved | | <u>7E</u> | Receiver Shutdown | | 7F | Status | | 80 - FE | Reserved | | FF | Part ID | # 14.3 Host-to-Decoder Packet Descriptions The following sections describe the packets of information sent from the host to the FLEX<sup>TM</sup> decoder II. In all cases the packets should be sent MSB first (bit 7 of byte 3 = bit 31 of the packet = MSB). #### 14.3.1 Checksum Packet The Checksum Packet is used to insure proper communication between the host and the FLEX<sup>TM</sup> decoder II. The FLEX<sup>TM</sup> decoder II exclusive-or's the 24 data bits of every packet it receives (except the Checksum Packet and the special packet ID's 1C through 1F hexadecimal) with an internal checksum register. Upon reset and whenever the host writes a packet to the FLEX<sup>TM</sup> decoder II, the FLEX<sup>TM</sup> decoder II is disabled from sending any information to the host processor until the host processor sends a Checksum Packet with the proper checksum value (CV) to the FLEX<sup>TM</sup> decoder II. When the FLEX<sup>TM</sup> decoder II is disabled in this way, it prompts the host to read the Part ID Packet. Note that all other operation continues normally when the FLEX<sup>TM</sup> decoder II is "disabled". Disabled only implies that data cannot be read, all other internal operations continue to function. When the FLEX<sup>TM</sup> decoder II is reset, it is disabled and the internal checksum register is initialized to the 24 bit part ID defined in the Part ID Packet. See 14.4.8, Part ID Packet for a description of the Part ID. Every time a packet other than the Checksum Packet and the special packets 1C through 1F is sent to the decoder IC, the value sent in the 24 information bits is exclusive-or'ed with the internal checksum register, the result is stored back to the checksum register, and the FLEX<sup>TM</sup> decoder II is disabled. If a Checksum Packet is sent and the CV bits match the bits in the checksum register, the FLEX<sup>TM</sup> decoder II is enabled. If a Checksum Packet is sent when the FLEX<sup>TM</sup> decoder II is already enabled, the packet is ignored by the FLEX<sup>TM</sup> decoder II. If a packet other than the Checksum Packet is sent when the FLEX<sup>TM</sup> decoder II is enabled, the decoder IC will be disabled until a Checksum Packet is sent with the correct CV bits. When the host reads a packet out of the FLEX<sup>TM</sup> decoder II but has no data to send, the Checksum Packet should be sent so the FLEX<sup>TM</sup> decoder II will not be disabled. The data in the Checksum Packet could be a null packet (32 bit stream of all zeros) since a Checksum Packet will not disable the FLEX<sup>TM</sup> decoder II. When the host re-configures the FLEX<sup>TM</sup> decoder II, the FLEX<sup>TM</sup> decoder II will be disabled from sending any packets other than the Part ID Packet until the FLEX<sup>TM</sup> decoder II is enabled with a Checksum Packet having the proper data. The ID of the Checksum Packet is 0. **Table 14.3 Checksum Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Byte 2 | CV <sub>23</sub> | CV <sub>22</sub> | CV <sub>21</sub> | CV <sub>20</sub> | CV <sub>19</sub> | CV <sub>18</sub> | CV <sub>17</sub> | CV <sub>16</sub> | | Byte 1 | CV <sub>15</sub> | CV <sub>14</sub> | CV <sub>13</sub> | CV <sub>12</sub> | CV <sub>11</sub> | CV <sub>10</sub> | CV <sub>9</sub> | CV <sub>8</sub> | | Byte 0 | CV <sub>7</sub> | CV <sub>6</sub> | CV <sub>5</sub> | CV <sub>4</sub> | CV <sub>3</sub> | CV <sub>2</sub> | CV <sub>1</sub> | CV <sub>0</sub> | CV: Checksum Value. Figure 14.7 FLEX $^{TM}$ decoder II Checksum Flow Chart ### 14.3.2 Configuration Packet The Configuration Packet defines a number of different configuration options for the FLEX<sup>TM</sup> decoder II. Proper operation is not guaranteed if these settings are changed when decoding is enabled (i.e. the ON bit in the Control Packet is set). The ID of the Configuration Packet is 1. **Table 14.4 Configuration Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|-------|-------|-------|-------|-------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Byte 2 | 0 | DFC | 0 | 0 | 0 | IDE | OFD <sub>1</sub> | OFD <sub>0</sub> | | Byte 1 | 0 | 0 | 0 | 0 | 0 | PCE | SP <sub>1</sub> | SP <sub>0</sub> | | Byte 0 | SME | MOT | COD | MTE | LBP | ICO | 0 | 0 | **DFC:** Disable Fractional Clock. When this bit is set and IDE is set, the CLKOUT signal will generate a 40 kHz signal ( $\phi_{DEC}$ divided by 4). When this bit is cleared and IDE is set, the CLKOUT signal will generate 38.4 kHz signal ( $\phi_{DEC}$ fractionally divided by 25/6 see diagram below). This bit has no effect when IDE is cleared. (value after reset=0) **IDE:** Internal Demodulator Enable. When this bit is set, the internal demodulator is enabled and the clock frequency at $\phi_{DEC}$ is expected to be 160 kHz. When this bit is cleared, the internal demodulator is disabled and the clock frequency at $\phi_{DEC}$ is expected to be 76.8 kHz. (value after reset=0) **OFD:** Oscillator Frequency Difference. These bits describe the maximum difference in the frequency of the 76.8 kHz oscillator crystal with respect to the frequency of the transmitter. These limits should be the worst case difference in frequency due to all conditions including but not limited to aging, temperature, and manufacturing tolerance. Using a smaller frequency difference in this packet will result in lower power consumption due to higher receiver battery save ratios. Note that this value is not the absolute error of the oscillator frequency provided to the FLEX<sup>TM</sup> decoder II. The absolute error of the clock used by the FLEX transmitter must be taken into account. (e.g. If the transmitter tolerance is +/- 25 ppm and the oscillator tolerance is +/-140 ppm, the oscillator frequency difference is $\pm$ 165 ppm and OFD should be set to 0.)(value after reset = 0) | OFD <sub>1</sub> | OFD <sub>0</sub> | Frequency Difference | |------------------|------------------|----------------------| | 0 | 0 | +/- 300 ppm | | 0 | 1 | +/- 150 ppm | | 1 | 0 | +/- 75 ppm | | 1 | 1 | +/- 0 ppm | **PCE:** Partial Correlation Enable. When this bit is set, partial correlation of addresses is enabled. When partial correlation is enabled, the FLEX<sup>TM</sup> decoder II will shutdown the receiver before the end of the last FLEX block which contains addresses if it can determine that none of the addresses in that FLEX block will match any enabled address in the FLEX<sup>TM</sup> decoder II. When this bit is cleared, the receiver will be controlled as it was in previous versions of the FLEX<sup>TM</sup> decoder II. (value after reset=0) **SP:** Signal Polarity. These bits set the polarity of EXTS1 and EXTS0 input signals. (value after reset=0) The polarity of the EXTS0 and EXTS1 bits will be determined by the receiver design. | | | Signal Polarity | | | |----|-------------------|-----------------|----------|--| | SP | 1 SP <sub>0</sub> | EXTS1 | EXTS0 | | | 0 | 0 | Normal | Normal | | | 0 | 1 | Normal | Inverted | | | 1 | 0 | Inverted | Normal | | | 1 | 1 | Inverted | Inverted | | | FSK Modulation @ SP = 0,0 | EXTS1 | EXTS0 | |----------------------------|-------|-------| | + 4800 Hz | 1 | 0 | | +1600 Hz | 1 | 1 | | - 1600 Hz | 0 | 1 | | - 4800 Hz | 0 | 0 | **SME:** Synchronous Mode Enable. When this bit is set, a Status Packet will be automatically sent whenever the SMU (synchronous mode update) bit in the Status Packet is set. The host can use the SM (synchronous mode) bit in the Status Packet as an in-range/out-of-range indication. (value after reset=0) **MOT:** Maximum Off Time. <u>This bit has no effect if AST in the Timing Control Packet is non-zero.</u> When <u>AST=0</u> and MOT=0, asynchronous A-word searches will time-out in 4 minutes. When 446 <u>AST=0</u> and MOT=1, asynchronous A-word searches will time-out in 1 minute. (value after reset=0) **COD:** Clock Output Disable. When this bit is clear, a 38.4 kHz or 40 kHz (depending on the values of IDE and DFC) signal will be output on the CLKOUT pin. When this bit is set, the CLKOUT pin will be driven low. Note that setting and clearing this bit can cause pulses on the CLKOUT pin that are less than one half the clock period. Also note that when the clock output is enabled and not set for intermittent operation (see ICO in this packet), the CLKOUT pin will always output the clock signal even when the FLEX<sup>TM</sup> decoder II is in reset (as long as the FLEX<sup>TM</sup> decoder II oscillator is seeing clocks). Further note that when the FLEX<sup>TM</sup> decoder II is used in internal demodulator mode (i.e. uses a 160 kHz oscillator), the CLKOUT pin will be 80 kHz from reset until the time the IDE bit is set. This is because the FLEX<sup>TM</sup> decoder II defaults to external demodulator mode at reset. (value after reset=0) MTE: Minute Timer Enable. When this bit is set, a Status Packet will be sent at one minute intervals with the MT (minute time-out) bit in the Status Packet set. When this bit is clear, the internal one-minute timer stops counting. The internal one-minute timer is reset when this bit is changed from 0 to 1 or when the MTC (minute timer clear) bit in the Control Packet is set. Note that the minute timer will not be accurate using a 160 kHz oscillator until the IDE bit is set. (value after reset=0) **LBP:** Low Battery Polarity. This bit defines the polarity of the FLEX<sup>TM</sup> decoder's LOBAT pin. The LB bit in the Status Packet is initialized to the inverse value of this bit when the FLEX<sup>TM</sup> decoder II is turned on (by setting the ON bit in the Control Packet). When the FLEX<sup>TM</sup> decoder II is turned on, the first low battery update in the Status Packet will be sent to the host when a low battery condition is detected on the LOBAT pin. Setting this bit means that a high on the LOBAT pin indicates a low voltage condition. (value after reset=0) **ICO:** Intermittent Clock Out. When this bit is clear and COD is clear, a 38.4 kHz or 40 kHz (depending on the values of IDE and DFC) signal will be output on the CLKOUT pin. When this bit is set and COD is clear, the clock will only be output on the CLKOUT pin while the receiver is not in the Off state. The clock will be output for a few cycles before the receiver transitions from the off state and for a few cycles after the receiver transitions to the off state (this is to insure that the receiver receives enough clocks to detect and process the changes to and from the Off state). The CLKOUT pin will be driven low when it is not driving a clock. Note that when the clock is automatically enabled and disabled (i.e. when ICO is set), the CLKOUT signal transitions will be clean (i.e. no pulses less than half the clock period) when it transitions between no clock and clocked output. This bit has no effect when COD is set. (value after reset=0) ### 14.3.3 Control Packet The Control Packet defines a number of different control bits for the FLEX<sup>TM</sup> decoder II. The ID of the Control Packet is 2. **Table 14.5 Control Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-----------------|--------|-----------------|-----------------|--------|--------|-----------------|-----------------| | Byte 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Byte 2 | FF <sub>7</sub> | $FF_6$ | FF <sub>5</sub> | $FF_4$ | $FF_3$ | $FF_2$ | FF <sub>1</sub> | FF <sub>0</sub> | | Byte 1 | 0 | SPM | PS <sub>1</sub> | PS <sub>0</sub> | 0 | 0 | 0 | 0 | | Byte 0 | 0 | SBI | 0 | MTC | 0 | 0 | EAE | ON | **FF:** Force Frame 0-7. These bits enable and disable forcing the FLEX<sup>TM</sup> decoder II to look in frames 0 through 7. When an FF bit is set, the FLEX<sup>TM</sup> decoder II will decode the corresponding frame. Unlike the AF bits in the Frame Assignment Packets, the system collapse of a FLEX system will not affect frames assigned using the FF bits (e.g. Where as setting AF<sub>0</sub> to 1 when the system collapse is 5 will cause the decoder to decode frames 0, 32, 64, and 96, setting FF<sub>0</sub> to 1 when the system collapse is 5 will only cause the decoder to decode frame 0.). This may be useful for acquiring transmitted time information or channel attributes (e.g. Local ID). (value after reset=0) **SPM:** Single Phase Mode. When this bit is set, the FLEX<sup>TM</sup> decoder II will decode only one phase of the transmitted data. When this bit is clear, the FLEX<sup>TM</sup> decoder II will decode all of the phases it receives. A change to this bit while the FLEX<sup>TM</sup> decoder II is on, will not take affect until the next block 0 of the next decoded frame. (value after reset=0) **PS:** Phase Select. When the SPM bit is set, these bits define what phase the FLEX<sup>TM</sup> decoder II should decode according to the following table. This value is determined by the service provider. A change to these bits while the FLEX<sup>TM</sup> decoder II is on, will not take affect until the next block 0 of a frame. (value after reset=0) PS Value Phase Decoded (based on FLEX Data Rate) | PS <sub>1</sub> | PS <sub>0</sub> | 1600bps | 3200bps | 6400bps | |-----------------|-----------------|---------|---------|---------| | 0 | 0 | а | а | а | | 0 | 1 | а | а | b | | 1 | 0 | а | С | С | | 1 | 1 | а | С | d | **SBI:** Send Block Information words 2-4. When this bit is set, any errored or time related block information words 2-4 will be sent to the host. See 14.4.1, Block Information Word Packet for a description of the words sent. (value after reset=0) MTC: Minute Timer Clear, Setting this bit will cause the one minute timer to restart from 0. **EAE:** End of Addresses Enable. When this bit is set, the EA bit in the Status Packet will be set immediately after the FLEX<sup>TM</sup> decoder II decodes the last address word in the frame if any of the enabled FLEX<sup>TM</sup> decoder II addresses was detected in the frame. When this bit is cleared, the EA bit will never be set. **ON:** Turn On Decoder. Set if the FLEX<sup>TM</sup> decoder II should be decoding FLEX signals. Clear if signal processing should be off (very low power mode). If the ON bit is changed twice and the control packets making the changes are received within 2ms of each other, the FLEX<sup>TM</sup> decoder II may ignore the double change and stay in its original state (e.g. if it is turned off then on again within 2ms it may stay on and ignore the off pulse). Therefore it is recommended that the host insures a minimum of 2ms between changes in the ON bit. (value after reset=0) Note: Turning off the FLEX<sup>TM</sup> decoder II must be done using the following sequence. This sequence is performed automatically by the FLEXstack software version 1.2 and greater. - 1. Turn off the FLEX<sup>TM</sup> decoder II by sending a Control Packer with the ON bit cleared. - 2. Turn on the FLEX<sup>TM</sup> decoder II by sending a Control Packer with the ON bit set. - 3. Turn off the FLEX<sup>TM</sup> decoder II by sending a Control Packer with the ON bit cleared. Timing between these steps is specified below and is measured from the positive edge of the last clock of one packet to the positive edge of the last clock of the next packet: - The minimum time between steps 1 and 2 is 2ms or the programmed shut down time, whichever is greater. The programmed shut down time is the sum of all the of the times programmed in the used Receiver Shut Down Settings Packets. - There is no maximum time between steps 1 and 2. - The minimum time between steps 2 and 3 is 2ms. - The maximum time between steps 2 and 3 is the programmed warm up time minus 2ms. The programmed warm up time is the sum of all the of the times programmed in the used Receiver Warm Up Settings Packets. #### 14.3.4 All Frame Mode Packet The All Frame Mode Packet is used to decrement temporary address enable counters by one, decrement the all frame mode counter by one, and/or enable or disable forcing all frame mode. All frame mode is enabled if any temporary address enable counter is non-zero, the all frame mode counter is non-zero, or the force all frame mode bit is set. If all frame mode is enabled, the FLEX<sup>TM</sup> decoder II will attempt to decode every frame and send a Status Packet with the EOF (end-of-frame) bit set at the end of every frame. Both the all frame mode counter and the RENESAS temporary address enable counters can only be incremented internally by the FLEX<sup>TM</sup> decoder II and can only be decremented by the host. The FLEX<sup>TM</sup> decoder II will increment a temporary address enable counter whenever a short instruction vector is received assigning the corresponding temporary address. See 14.5.4, Operation of a Temporary Address for details. The FLEX<sup>TM</sup> decoder II will increment the all frame mode counter whenever an alphanumeric, HEX / binary, or secure vector is received. When the host determines that a message associated with a temporary address, or a fragmented message has ended, then the appropriate temporary address counter or all frame mode counter should be decremented by writing an All Frame Mode Packet to the FLEX<sup>TM</sup> decoder II in order to exit the all frame mode, thereby improving battery life. See 14.5.3, Building a Fragmented Message for details. Neither the temporary address enable counters nor the all frame mode counter can be incremented past the value 127 (i.e. it will not roll-over) or decremented past the value 0. The temporary address enable counters and the all frame mode counter are initialized to 0 at reset and when the decoder is turned off. The ID of the All Frame Mode Packet is 3. Table 14.6 All Frame Mode Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | Byte 2 | DAF | FAF | 0 | 0 | 0 | 0 | 0 | 0 | | Byte 1 | DTA <sub>15</sub> | DTA <sub>14</sub> | DTA <sub>13</sub> | DTA <sub>12</sub> | DTA <sub>11</sub> | DTA <sub>10</sub> | DTA <sub>9</sub> | DTA <sub>8</sub> | | Byte 0 | DTA <sub>7</sub> | DTA <sub>6</sub> | DTA <sub>5</sub> | DTA <sub>4</sub> | DTA <sub>3</sub> | DTA <sub>2</sub> | DTA <sub>1</sub> | DTA <sub>0</sub> | **DAF:** Decrement All Frame counter. Setting this bit decrements the all frame mode counter by one. If a packet is sent with this bit clear, the all frame mode counter is not affected. (value after reset =0) **FAF:** Force All Frame mode. Setting this bit forces the FLEX<sup>TM</sup> decoder II to enter all frame mode. If this bit is clear, the FLEX<sup>TM</sup> decoder II may or may not be in all frame mode depending on the status of the all frame mode counter and the temporary address enable counters. This may be useful in acquiring transmitted time information. (value after reset=0) **DTA:** Decrement Temporary Address enable counter. When a bit in this word is set, the corresponding temporary address enable counter is decremented by one. When a bit is cleared, the corresponding temporary address enable counter is not affected. When a temporary address enable counter reaches zero, the temporary address is disabled.(value after reset=0) ## 14.3.5 Operator Messaging Address Enable Packet The contents of this section apply to the FLEX Roaming Decoder. They are not applicable to the FLEX Non-Roaming Decoder. The operator messaging address enable packet is used to enable and disable the built-in FLEX operator messaging addresses. Enabling and disabling operator messaging addresses does not affect what frames the decoder IC decodes. To decode the proper frames, the host must modify the FF bits in the Control Packet or the AF bits in the Frame Assignment Packets. The ID of the operator messaging address enable packet is 4. **Table 14.7 System Address Enable Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------------------|------------------|-------------------|------------------|------------------|--------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Byte 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Byte 1 | OAE <sub>15</sub> | OAE 14 | OAE <sub>13</sub> | OAE 12 | OAE 11 | OAE 10 | OAE <sub>9</sub> | OAE <sub>8</sub> | | Byte 0 | OAE 7 | OAE <sub>6</sub> | OAE 5 | OAE <sub>4</sub> | OAE <sub>3</sub> | OAE 2 | OAE 1 | OAE <sub>0</sub> | **OAE:** Operator messaging Address Enable. When a bit is set, the corresponding operator messaging address is enabled. When it is cleared, the corresponding operator messaging address is disabled. OAE<sub>0</sub> through OAE<sub>15</sub> corresponds to the hexadecimal operator messaging address values of 1F7810 through 1F781F respectively. (value after reset=0) # 14.3.6 Roaming Control Packet The contents of this section apply to the FLEX Roaming Decoder. They are not applicable to the FLEX Non-Roaming Decoder. The roaming control packet controls the features of the FLEX<sup>TM</sup> decoder II that allow implementation of a roaming device. The ID of the roaming control packet is 5. Table 14.8 Roaming Control Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|-------|-------|------------------|-------|-------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | Byte 2 | IRS | NBC | MCM | IS1 | SDF | RSP | SND | CND | | Byte 1 | RND | ABI | SAS | DAS | 0 | 0 | 0 | 0 | | Byte 0 | 0 | 0 | MFC₁ | MFC <sub>0</sub> | 0 | 0 | MCO <sub>1</sub> | MCO <sub>0</sub> | **IRS:** Ignore Re-synchronization Signal. When this bit is set, the FLEX<sup>™</sup> decoder II will not go asynchronous when detecting an Ar or Ar signal during searches for A-words. It will merely report that the re-synchronization signal was received by setting RSR to 1 in the Roaming Status packet. This allows the host to decide what to do when the paging device is synchronous to more than one channel and only one channel is sending the re-synchronization signal. It also prevents the FLEX<sup>™</sup> decoder II from losing synchronization when it detects the re-synchronization signal while the paging device is checking an unknown channel. This bit is set and cleared by the host. (value after reset=0) **NBC:** Network Bit Check. Setting this bit will enable reporting of the received network bit value (NBU and n) in the Roaming Status Packet. Setting this bit also makes the FLEX<sup>TM</sup> decoder II abandon a frame after the Frame Info word without synchronizing to the frame if the frame information word is uncorrectable or if the n bit in the frame information word is not set. If the FLEX<sup>TM</sup> decoder II was in synchronous mode when this occurred (probably due to synchronizing to a second channel), it will maintain synchronization to the original channel. If the FLEX<sup>TM</sup> decoder II was in asynchronous mode when this occurred, it will stay in asynchronous mode and end the A-word search. This is done to avoid synchronizing to a non-roaming channel when searching for roaming channels. This bit is set and cleared by the host. (value after reset=0) **MCM:** Manual Collapse Mode. When this bit is set, the FLEX<sup>TM</sup> decoder II behaves as if the system collapse was 7. The FLEX<sup>TM</sup> decoder II will not apply the received system collapse to the AF bits. When this bit is set, the received system collapse is reported to the host via SCU and RSC in the Roaming Status Packet. This is so the host can modify the AF bits based on the system collapse of the channel. This bit is set and cleared by the host. (value after reset=0) **IS1:**Invert EXTS1. Setting this bit inverts the expected polarity of the EXTS1 pin from the way it is configured by SP 1 in the Configuration Packet (e.g. if both IS1 and SP 1 are set, the polarity of the EXTS1 pin is untouched). This bit is intended to be changed when a change in a channel changes the polarity of the received signal. This bit is set and cleared by the host. This bit has the equivalent effect when using the internal demodulator. (value after reset=0) **SDF:** Stop Decoding Frame. Setting this bit causes the FLEX<sup>TM</sup> decoder II to stop decoding a frame without losing frame synchronization. This bit is set by the host, and cleared by the FLEX<sup>TM</sup> decoder II once it has been processed. The packet with the SDF bit set must be sent after receiving the status packet with EA bit set. It must be sent within 40ms of the end of block in which the FLEX<sup>TM</sup> decoder II set the EA bit. (value after reset=0) **RSP:** Receiver Shutdown Packet enable. When this bit is set, a Receiver Shutdown Packet will be sent whenever the receiver is shut down. The receiver shutdown packet informs the host that the receiver shutdown, and how long it will be before the FLEX<sup>TM</sup> decoder II will automatically warm the receiver back up. (value after reset=0) **SND:** Start Noise Detect. Setting this bit while the FLEX<sup>TM</sup> decoder II is battery saving will cause it to warm-up the receiver, run a noise detect, and report the result of the noise detect via NDR in the Roaming Status Packet. This bit is set by the host, and cleared by the FLEX<sup>TM</sup> decoder II once it has been processed. If the time comes for the FLEX<sup>TM</sup> decoder II to warm up automatically or the SAS bit is set while an SND is being processed, the noise detect will be abandoned and the abandoned noise detect result (NDR = 01) will be sent in the Roaming Status Packet. (value after reset=0) **CND:** Continuous Noise Detect. Setting this bit will cause the FLEX<sup>™</sup> decoder II to do continuous noise detects during the decoded block data of a frame. The results of the noise detect will only be reported if noise is detected (NDR = 11). Only one noise detected result (NDR=11) will be sent per block. If the FLEX<sup>™</sup> decoder II has not completed a noise detect when it shuts down for the frame, that noise detect will be abandoned, but no abandon result (NDR=01) will be sent. This bit is set and cleared by the host. (value after reset=0) **RND:** Report Noise Detects. Setting this bit will cause the FLEX<sup>TM</sup> decoder II to report the results of the noise detects it does under normal asynchronous operation (when first turned on and when asynchronous). The results of the noise detect will be reported via NDR in the Roaming Status Packet. This bit is set and cleared by the host. (value after reset=0) **ABI:** All Block Information words. When this bit is set, the FLEX<sup>TM</sup> decoder II will send all received Block Information words 2-4 to the host. Note: Setting the SBI bit in the Control Packet only enables errored and real time clock related block info words. (value after reset=0) SAS: Start A-word Search. Setting this bit while in asynchronous battery save mode will cause the FLEX<sup>TM</sup> decoder II to warm-up the receiver and run an A-word search. If, during the A-word search, the FLEX<sup>TM</sup> decoder II finds sufficient FLEX signal, it will enter synchronous mode and start decoding the frame. If the A-word search times-out without finding sufficient FLEX signal, it will battery save and continue doing periodic noise detects. The time-out for the A-word searches is controlled by the AST bits in the Timing Control Packet and the MOT bit in the Configuration Packet. The A-word search takes priority over noise detects. Therefore, if the FLEX<sup>TM</sup> decoder II is performing an A-word search and the time comes to do automatic noise detect, the noise detect will not be performed. This bit is set by the host, and cleared by the FLEX<sup>TM</sup> decoder II once it has been acted on. (value after reset=0) **DAS:** Disable A-word Search. When this bit is set, an A-word search will not automatically occur after a noise detect in asynchronous mode finds FLEX signal. This includes automatic noise detects and noise detects initiated by the host by setting SND. The FLEX<sup>TM</sup> decoder II will shut down the receiver after the noise detect completes regardless of the result. When this bit is cleared, A-word searches will occur after a noise detect finds signal in asynchronous mode. (value after reset=0) **MFC:** Missed Frame Control. These bits control the frames for which missing frame data (MS1, MFI, MS2, MBI, and MAW) is reported in the Roaming Status Packet. (value after reset=0) | MFC₁ | MFC₀ | Missing Frame Data Reported | |------|------|--------------------------------| | 0 | 0 | Never | | 0 | 1 | Only during frames 0 through 3 | | 1 | 0 | Only during frames 0 through 7 | | 1 | 1 | Always | **MCO:** Maximum Carry On. The value of these bits sets the maximum carry on that the FLEX<sup>TM</sup> decoder II will follow. For example, if the FLEX<sup>TM</sup> decoder II receives a carry on of 3 over the air and MCO is set to 1, the FLEX<sup>TM</sup> decoder II will only carry on for one frame. (value after reset=3) # 14.3.7 Timing Control Packet The contents of this section apply to the FLEX Roaming Decoder. They are not applicable to the FLEX Non-Roaming Decoder. The timing control packet gives the host control of the timing used when the FLEX<sup>TM</sup> decoder II is in asynchronous mode. The packet ID for the timing control packet is 6. **Table 14.9 Timing Control Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Byte 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Byte 1 | AST 7 | AST <sub>6</sub> | AST <sub>5</sub> | AST <sub>4</sub> | AST <sub>3</sub> | AST <sub>2</sub> | AST <sub>1</sub> | AST <sub>0</sub> | | Byte 0 | ABT <sub>7</sub> | ABT <sub>6</sub> | ABT 5 | ABT <sub>4</sub> | ABT <sub>3</sub> | ABT <sub>2</sub> | ABT <sub>1</sub> | ABT <sub>0</sub> | **AST:** A-word Search Time. The value of these bits sets the A-word search time for all asynchronous A-word searches in units of 80ms (e.g. value of 1 is 80ms, value of 2 is 160ms, etc.) If the value is 0, the FLEX<sup>TM</sup> decoder II defaults to the 1-minute (MOT=1) or 4-minute (MOT=0) A-word search time controlled by the MOT bit in the configuration packet. (Value after reset=0) **ABT:** Asynchronous Battery-save Time. The value of these bits sets the battery save time (time from the beginning of one automatic noise detect to the beginning of the next automatic noise detect) in asynchronous mode in units of 80ms (e.g. value of 1 is 80ms, value of 2 is 160ms, etc.) If the value is 0, the battery save time is set to the default value of 1.5 seconds. The minimum allowed ABT is 320ms, therefore values of 1, 2, 3, and 4 are invalid. (Value after reset=0) #### 14.3.8 Receiver Line Control Packet This packet gives the host control over the settings on the receiver control lines (S0-S7) in all modes except reset. In reset, the receiver control lines are in high impedance settings. The ID for the Receiver Line Control Packet is 15 (decimal). **Table 14.10 Receiver Line Control Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Byte 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Byte 1 | FRS <sub>7</sub> | FRS <sub>6</sub> | FRS <sub>5</sub> | FRS <sub>4</sub> | FRS <sub>3</sub> | FRS <sub>2</sub> | FRS <sub>1</sub> | FRS <sub>0</sub> | | Byte 0 | CLS <sub>7</sub> | CLS <sub>6</sub> | CLS <sub>5</sub> | CLS <sub>4</sub> | CLS <sub>3</sub> | CLS <sub>2</sub> | CLS <sub>1</sub> | CLS <sub>0</sub> | **FRS:** Force Receiver Setting. Setting a bit to one will cause the corresponding CLS bit in this packet to override the internal receiver control settings on the corresponding receiver control line (S0-S7). Clearing a bit gives control of the corresponding receiver control lines (S0-S7) back to the FLEX<sup>TM</sup> decoder II.(value after reset=0) **CLS:** Control Line Setting. If the corresponding FRS bit was set in this packet, these bits define what setting should be applied to the corresponding receiver control lines.(value after reset=0) ## 14.3.9 Receiver Control Configuration Packets These packets allow the host to configure what setting is applied to the receiver control lines S0-S7, how long to apply the setting, and when to read the value of the LOBAT input pin. For a more detailed description of how the FLEX<sup>TM</sup> decoder II uses these settings see 14.5.1, Receiver Control. The FLEX<sup>TM</sup> decoder II defines 12 different receiver control settings. Proper operation is not guaranteed if these settings are changed when decoding is enabled (i.e. the ON bit in the Control Packet is set). The IDs for these packets range from 16 to 27 (decimal). # 1. Receiver Off Setting Packet **Table 14.11 Receiver Off Setting Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Byte 2 | 0 | 0 | 0 | 0 | LBC | 0 | 0 | 0 | | Byte 1 | CLS <sub>7</sub> | CLS <sub>6</sub> | CLS <sub>5</sub> | CLS <sub>4</sub> | CLS <sub>3</sub> | CLS <sub>2</sub> | CLS <sub>1</sub> | CLS <sub>0</sub> | | Byte 0 | ST <sub>7</sub> | ST <sub>6</sub> | ST <sub>5</sub> | ST <sub>4</sub> | ST <sub>3</sub> | ST <sub>2</sub> | ST <sub>1</sub> | ST <sub>0</sub> | **LBC:** Low Battery Check. If this bit is set, the FLEX<sup>TM</sup> decoder II will check the status of the LOBAT port just before leaving this receiver state. (value after reset=0) **CLS:** Control Line Setting. This is the value to be output on the receiver control lines (S0-S7) for this receiver state. (value after reset=0) **ST:** Step Time. This is the time the FLEX<sup>TM</sup> decoder II is to keep the receiver off before applying the first warm up state's receiver control value to the receiver control lines. The setting is in steps of 625μs. Valid values are 625μs (ST=01) to 159.375ms (ST=FF in hexadecimal). (value after reset=625μs) # 2. Receiver Warm Up Setting Packets **Table 14.12 Receiver Warm Up Setting Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|------------------|------------------|------------------|------------------|------------------|-----------------------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 1 | 0 | <b>S</b> <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | | Byte 2 | SE | 0 | 0 | 0 | LBC | 0 | 0 | 0 | | Byte 1 | CLS <sub>7</sub> | CLS <sub>6</sub> | CLS <sub>5</sub> | CLS <sub>4</sub> | CLS <sub>3</sub> | CLS <sub>2</sub> | CLS <sub>1</sub> | CLS <sub>0</sub> | | Byte 0 | 0 | ST <sub>6</sub> | ST <sub>5</sub> | ST <sub>4</sub> | ST <sub>3</sub> | ST <sub>2</sub> | ST <sub>1</sub> | ST <sub>0</sub> | **s:** Setting Number. Receiver control setting for which this packet's values are to be applied. The following truth table shows the names of each of the values for s that apply to this packet. | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Setting Name | |----------------|----------------|----------------|--------------| | 0 | 0 | 1 | Warm Up 1 | | 0 | 1 | 0 | Warm Up 2 | | 0 | 1 | 1 | Warm Up 3 | | 1 | 0 | 0 | Warm Up 4 | | 1 | 0 | 1 | Warm Up 5 | **SE:** Step Enable. The receiver setting is enabled when the bit is set. If a step in the warm up sequence is disabled, the disabled step and all remaining steps will be skipped. (value after reset=0) **LBC:** Low Battery Check. If this bit is set, the FLEX<sup>TM</sup> decoder II will check the status of the LOBAT port just before leaving this receiver state. (value after reset=0) **CLS:** Control Line Setting. This is the value to be output on the receiver control lines (S0-S7) for this receiver state. (value after reset=0) ST: Step Time. This is the time the FLEX<sup>TM</sup> decoder II is to wait before applying the next state's receiver control value to the receiver control lines. The setting is in steps of $625\mu s$ . Valid values are $625\mu s$ (ST=01) to 79.375ms (ST=7F in hexadecimal). (value after reset= $625\mu s$ ) ### 3. 3200sps Sync Setting Packets Table 14.13 3200sps Sync Setting Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|------------------|------------------|-----------------|------------------|------------------|------------------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | | Byte 2 | 0 | 0 | 0 | 0 | LBC | 0 | 0 | 0 | | Byte 1 | CLS <sub>7</sub> | CLS <sub>6</sub> | CLS 5 | CLS <sub>4</sub> | CLS <sub>3</sub> | CLS <sub>2</sub> | CLS <sub>1</sub> | CLS <sub>0</sub> | | Byte 0 | 0 | ST <sub>6</sub> | ST <sub>5</sub> | ST <sub>4</sub> | ST <sub>3</sub> | ST <sub>2</sub> | ST <sub>1</sub> | ST <sub>0</sub> | **LBC:** Low Battery Check. If this bit is set, the FLEX<sup>TM</sup> decoder II will check the status of the LOBAT port just before leaving this receiver state. (value after reset=0) **CLS:** Control Line Setting. This is the value to be output on the receiver control lines (S0-S7) for this receiver state. (value after reset=0) **ST:** Step Time. This is the time the FLEX<sup>TM</sup> decoder II is to wait before expecting good signals on the EXTS1 and EXTS0 signals after warming up. The setting is in steps of $625\mu s$ . Valid values are $625\mu s$ (ST=01) to 79.375ms (ST=7F in hexadecimal). (value after reset= $625\mu s$ ) ## 4. Receiver On Setting Packets **Table 14.14 Receiver On Setting Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|------------------|-------|------------------|------------------|------------------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 1 | S <sub>3</sub> | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | | Byte 2 | 0 | 0 | 0 | 0 | LBC | 0 | 0 | 0 | | Byte 1 | CLS 7 | CLS <sub>6</sub> | CLS 5 | CLS <sub>4</sub> | CLS <sub>3</sub> | CLS <sub>2</sub> | CLS <sub>1</sub> | CLS <sub>0</sub> | | Byte 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **s:** Setting Number. Receiver control setting for which this packet's values are to be applied. The following truth table shows the names of each of the values for s that apply to this packet. | S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub> | Setting Name | | |-------------------------------------------------------------|--------------|---| | 0 1 1 1 | 1600sps Sync | _ | | 1 0 0 0 | 3200sps Data | | | 1 0 0 1 | 1600sps Data | | **LBC:** Low Battery Check. If this bit is set, the FLEX<sup>TM</sup> decoder II will check the status of the LOBAT port just before leaving this receiver state. (value after reset=0) **CLS:** Control Line Setting. This is the value to be output on the receiver control lines (S0-S7) for this receiver state. (value after reset=0) ### 5. Receiver Shut Down Setting Packets **Table 14.15 Receiver Shut Down Setting Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|------------------|-----------------|------------------|------------------|------------------|------------------|------------------| | Byte 3 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | S | | Byte 2 | SE | 0 | 0 | 0 | LBC | 0 | 0 | 0 | | Byte 1 | CLS 7 | CLS <sub>6</sub> | CLS 5 | CLS <sub>4</sub> | CLS <sub>3</sub> | CLS <sub>2</sub> | CLS <sub>1</sub> | CLS <sub>0</sub> | | Byte 0 | 0 | 0 | ST <sub>5</sub> | ST <sub>4</sub> | ST <sub>3</sub> | ST <sub>2</sub> | ST <sub>1</sub> | ST <sub>0</sub> | **s:** Setting Number. Receiver control setting for which this packet's values are to be applied. The following truth table shows the names of each of the values for s that apply to this packet. | s | Setting Name | |---|--------------| | 0 | Shut Down 1 | | 1 | Shut Down 2 | **SE:** Step Enable. The receiver setting is enabled when the bit is set. If a step in the shut down sequence is disabled, all steps following the disabled step will be ignored. (value after reset=0) **LBC:** Low Battery Check. If this bit is set, the FLEX<sup>TM</sup> decoder II will check the status of the LOBAT port just before leaving this receiver state. (value after reset=0) **CLS:** Control Line Setting. This is the value to be output on the receiver control lines (S0-S7) for this receiver state. (value after reset=0) **ST:** Step Time. This is the time the FLEX<sup>TM</sup> decoder II is to wait before applying the next state's receiver control value to the receiver control lines. The setting is in steps of 625μs. Valid values are 625μs (ST=01) to 39.375ms (ST=3F in hexadecimal). (value after reset=625μs) ## 14.3.10 Frame Assignment Packets The FLEX protocol defines that each address of a FLEX pager is assigned a home frame and a battery cycle. The FLEX<sup>TM</sup> decoder II must be configured so that a frame that is assigned by one or more of the addresses' home frames and battery cycles has its corresponding configuration bit set. For example, if the FLEX<sup>TM</sup> decoder II has one enabled address and it is assigned to frame 3 with a battery cycle of 4, the AF bits for frames 3, 19, 35, 51, 67, 83, 99, and 115 should be set and the AF bits for all other frames should be cleared. When the FLEX<sup>TM</sup> decoder II is configured for manual collapse mode by setting the MCM bit in the Roaming Control Packet, the FLEX<sup>TM</sup> decoder II will not apply the received system collapse to the AF bits. The host should set the AF bits for all frames that should be decoded on all channels. For example, if frames 0 and 64 should be decoded on one channel and frames 4, 36, 68, and 100 should be decoded on another channel, all six of the corresponding AF bits should be set. The host can then change the receiver's carrier frequency after the FLEX<sup>TM</sup> decoder II decodes frames 0, 36, 64, and 100. There are 8 Frame Assignment Packets. The Packet IDs for these packets range from 32 to 39 (decimal). Table 14.16 Frame Assignment Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|------------------|------------------|------------------|------------------|------------------|------------------|-----------------|-----------------| | Byte 3 | 0 | 0 | 1 | 0 | 0 | f <sub>2</sub> | f <sub>1</sub> | $f_0$ | | Byte 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Byte 1 | AF <sub>15</sub> | AF <sub>14</sub> | AF <sub>13</sub> | AF <sub>12</sub> | AF <sub>11</sub> | AF <sub>10</sub> | AF <sub>9</sub> | AF <sub>8</sub> | | Byte 0 | AF <sub>7</sub> | AF <sub>6</sub> | AF 5 | AF <sub>4</sub> | AF <sub>3</sub> | AF <sub>2</sub> | AF <sub>1</sub> | AF <sub>0</sub> | **f:** Frame range. This value determines which 16 frames correspond to the 16 AF bits in the packet according to the following table. At least one of these bits must be set when the FLEX<sup>TM</sup> decoder II is turned on by setting the ON bit in the control packet. (value after reset=0) | $f_2$ $f_1$ $f_0$ | <b>AF</b> <sub>15</sub> | AF <sub>0</sub> | |-------------------|-------------------------|-----------------| | 0 0 0 | Frame 127 | Frame 112 | | 0 0 1 | Frame 111 | Frame 96 | | 0 1 0 | Frame 95 | Frame 80 | | 0 1 1 | Frame 79 | Frame 64 | | 1 0 0 | Frame 63 | Frame 48 | | 1 0 1 | Frame 47 | Frame 32 | | 1 1 0 | Frame 31 | Frame 16 | | 1 1 1 | Frame 15 | Frame 0 | **AF:** Assigned Frame. If a bit is set, the FLEX<sup>TM</sup> decoder II will consider the corresponding frame to be assigned via an address's home frame and pager collapse. (value after reset=0) ### 14.3.11 User Address Enable Packet The User Address Enable Packet is used to enable and disable the 16 user address words. Although the host is allowed to change the user address words while the FLEX<sup>TM</sup> decoder II is decoding FLEX signals, the host must disable a user address word before changing it. The ID of the User Address Enable Packet is 120 (decimal). Table 14.17 User Address Enable Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------------------|--------|--------|--------|--------|--------|------------------|------------------| | Byte 3 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | Byte 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Byte 1 | UAE <sub>15</sub> | UAE 14 | UAE 13 | UAE 12 | UAE 11 | UAE 10 | UAE <sub>9</sub> | UAE <sub>8</sub> | | Byte 0 | UAE 7 | UAE 6 | UAE 5 | UAE 4 | UAE 3 | UAE 2 | UAE 1 | UAE <sub>0</sub> | **UAE:** User Address Enable. When a bit is set, the corresponding user address word is enabled. When it is cleared, the corresponding user address word is disabled. UAE<sub>0</sub> corresponds to the user address word configured using a packet ID of 128, and UAE15 corresponds to the user address word configured using a packet ID of 143. (value after reset=0) ### 14.3.12 User Address Assignment Packets The FLEX<sup>TM</sup> decoder II has 16 user address words. Each word can be programmed to be a short address, part of a long address, or the first part of a network ID. The addresses are configured using the Address Assignment Packets. Each user address can be configured as long or short and tone-only or regular (network ID's are short and regular). Although the host is allowed to send these packets while the FLEX<sup>TM</sup> decoder II is on, the host must disable the user address word by clearing the corresponding UAE bit in the User Address Enable Packet before changing any of the bits in the corresponding User Address Assignment Packet. This method allows for easy reprogramming of user addresses without disrupting normal operation. The IDs for these packets range from 128 to 143 (decimal). Table 14.18 User Address Assignment Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Byte 3 | 1 | 0 | 0 | 0 | $a_3$ | a <sub>2</sub> | a <sub>1</sub> | $a_0$ | | Byte 2 | 0 | LA | TOA | A <sub>20</sub> | A <sub>19</sub> | A <sub>18</sub> | A <sub>17</sub> | A <sub>16</sub> | | Byte 1 | A <sub>15</sub> | A 14 | A <sub>13</sub> | A <sub>12</sub> | A 11 | A 10 | $A_9$ | A <sub>8</sub> | | Byte 0 | A <sub>7</sub> | A <sub>6</sub> | A 5 | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | $A_0$ | a: User Address Word Number. This specifies which address word is being configured. A zero in this field corresponds to address index zero (AI = 0) in the Address Packet received from the FLEX<sup>TM</sup> decoder II when an address is detected. See 14.4.2, Address Packet for a description of the address index field. **LA:** Long address. When this bit is set, the address is considered a long address. Both words of a long address must have this bit set. The first word of a long address must have an even address index and the second word must be in the address index immediately following the first word. **TOA:** Tone-Only Address. When this bit is set, the FLEX<sup>TM</sup> decoder II will consider this address a tone-only address and will not decode a vector word when the address is received. If the TOA bit of a long address word is set, the TOA bit of the other word of the long address must also be set. **A:** Address word. This is the 21 bit value of the address word. Valid FLEX messaging addresses or <u>Network ID's</u> may be used. # 14.4 Decoder-to-Host Packet Descriptions The following sections describe the packets of information that will be sent from the FLEX<sup>TM</sup> decoder II to the host. In all cases the packets are sent MSB first (bit 7 of byte 3 = bit 31 of the packet = MSB). The FLEX<sup>TM</sup> decoder II decides what data should be sent to the host. If the FLEX<sup>TM</sup> decoder II is disabled through the checksum feature (see 14.3.1, Checksum Packet for a description of the checksum feature) the Part ID Packet will be sent. Data Packets relating to data received over the air are buffered in the 32 packet transmit buffer. The Data packets include Block Information Word Packets, Address Packets, Vector Packets, and Message Packets. If the FLEX<sup>TM</sup> decoder II is enabled and <u>a receiver shutdown packet is pending</u>, the receiver shutdown packet will be sent. If there is no receiver shutdown packet pending, but there is a roaming status packet pending, the roaming status packet will be sent. If neither the receiver shutdown packet nor the roaming status packet is pending and there is data in the transmit buffer, a packet from the transmit buffer will be sent. Otherwise, the FLEX<sup>TM</sup> decoder II will send the Status Packet (which is not buffered). In the event of a buffer overflow, the FLEX<sup>TM</sup> decoder II will automatically stop decoding and clear the buffer. It is recommended that the Host be designed to empty the FIFO buffer every block with enough time left over to read a status packet. This would ensure that any applicable Status Packet would be received within 1 block of the new status being available. Figure 14.8 FLEX<sup>TM</sup> decoder II SPI Transmit Functional Block Diagram #### 14.4.1 Block Information Word Packet The Block Information Field is the first field following the synchronization codes of the FLEX protocol. This field contains information about the frame such as number of addresses and messages, information about current time, the channel ID, channel attributes, etc. The first block information word of each phase is used internally to the FLEX<sup>TM</sup> decoder II and is never transmitted to the host with the exception of the system collapse which is sent to the host when the FLEX<sup>TM</sup> decoder II is in manual collapse mode. Time block information words 2-4 can be optionally sent to the host by setting the SBI bit in the control packet (see 14.3.3, Control Packet). All block information words 2-4 can be optionally sent to the host by setting the ABI bit in the roaming control packet. When the SBI or ABI bit is set and any block information word 2-4 is received with an uncorrectable number of biterrors, the FLEX<sup>TM</sup> decoder II will send the block information word to the host with the e bit setregardless of the value of the f field in the block information word. The FLEX<sup>TM</sup> decoder II does not support decoding of the vector and message words associated with the Data/System Message block info word (f=101). The ID of a Block Information Word Packet is 0 (decimal). **Table 14.19 Block Information Word Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-----------------------|------------|-----------------------|-----------------|-----------------------|-----------------|----------------|----------------| | Byte 3 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | Byte 2 | е | $p_1$ | $p_0$ | х | х | $f_2$ | f <sub>1</sub> | $f_0$ | | Byte 1 | Х | Х | S <sub>13</sub> | S <sub>12</sub> | S <sub>11</sub> | S <sub>10</sub> | S <sub>9</sub> | S <sub>8</sub> | | Byte 0 | <b>S</b> <sub>7</sub> | <b>S</b> 6 | <b>S</b> <sub>5</sub> | S <sub>4</sub> | <b>S</b> <sub>3</sub> | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | **e:** Set if more than 2 bit errors are detected in the word or if the check character calculation fails after error correction has been performed. **p:** Phase on which the block information word was found (0=a, 1=b, 2=c, 3=d) **x:** Unused bits. The value of these bits is not guaranteed. **f:** Word Format Type. The value of these bits modify the meaning of the s bits in this packet as described in the BIW word descriptions in the s bit definition below. **s:** These are the information bits of the block information word. The definition of these bits depend on the f bits in this packet. The following table describes the block information words. | $\mathbf{f_2}$ | $\mathbf{f_1}$ | $\mathbf{f_0}$ | <b>S</b> <sub>13</sub> | <b>S</b> <sub>12</sub> | <b>S</b> <sub>11</sub> | <b>S</b> <sub>10</sub> | S <sub>9</sub> | S <sub>8</sub> | <b>S</b> <sub>7</sub> | $S_6$ | $S_5$ | $S_4$ | $S_3$ | $S_2$ | S <sub>1</sub> | $S_0$ | Description | |----------------|----------------|-----------------|------------------------|------------------------|------------------------|------------------------|-----------------------|----------------|-----------------------|----------------------------|----------------|----------------|----------------|----------------|----------------|----------------|-------------------------------------------| | 0 | 0 | 0* <sup>1</sup> | i <sub>8</sub> | i <sub>7</sub> | i <sub>6</sub> | i <sub>5</sub> | i <sub>4</sub> | i <sub>3</sub> | i <sub>2</sub> | i <sub>1</sub> | i <sub>o</sub> | C <sub>4</sub> | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | Co | Local ID, Coverage<br>Zone | | 0 | 0 | 1*2 | m <sub>3</sub> | m <sub>2</sub> | m <sub>1</sub> | $m_0$ | $d_4$ | $d_3$ | d <sub>2</sub> | d <sub>1</sub> | $d_0$ | $Y_4$ | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> | Month, Day, Year | | 0 | 1 | 0*2 | $S_2$ | S <sub>1</sub> | So | $M_5$ | $M_4$ | $M_3$ | $M_2$ | $M_{\scriptscriptstyle 1}$ | $M_{o}$ | $H_4$ | $H_3$ | $H_2$ | H <sub>1</sub> | $H_{0}$ | Second, Minute, Hour | | 0 | 1 | 1*1 | Res | serve | ed by | / FLI | ΞX p | roto | col fo | or fu | ture | use | | | | | | | 1 | 0 | 0*1 | Res | serve | ed by | / FLI | ΞX p | roto | col fo | or fu | ture | use | | | | | | | 1 | 0 | 1*2 | $Z_9$ | $Z_8$ | <b>Z</b> <sub>7</sub> | $Z_6$ | $Z_5$ | $Z_4$ | $Z_3$ | $Z_2$ | $Z_1$ | $Z_0$ | $A_3$ | $A_2$ | A <sub>1</sub> | $A_0$ | System Message | | 1 | 1 | 0*1 | Res | serve | ed by | / FLI | ΞX p | roto | col fo | or fu | ture | use | | | | | | | 1 | 1 | 1* <sup>1</sup> | C <sub>9</sub> | C <sub>8</sub> | <b>C</b> <sub>7</sub> | C <sub>6</sub> | <b>C</b> <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | T <sub>3</sub> | T <sub>2</sub> | T <sub>1</sub> | T <sub>0</sub> | Country Code, Traffic<br>Management Flags | Notes: \*1 Will be decoded only if the ABI bit is set. ### 14.4.2 Address Packet The Address Field follows the Block Information Field in the FLEX protocol. It contains all of the addresses in the frame. If less than three bit errors are detected in a received address word and it matches an enabled address assigned to the FLEX<sup>TM</sup> decoder II, an Address Packet will be sent to the host processor. The Address Packet contains assorted data about the address and its associated vector and message. The ID of an Address Packet is 1 (decimal). Table 14.20 Address Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------|-----------------| | Byte 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Byte 2 | PA | $p_1$ | $p_0$ | LA | х | х | х | Х | | Byte 1 | AI <sub>7</sub> | AI <sub>6</sub> | AI 5 | Al <sub>4</sub> | Al <sub>3</sub> | Al <sub>2</sub> | AI 1 | AI <sub>0</sub> | | Byte 0 | TOA | WN <sub>6</sub> | WN <sub>5</sub> | WN <sub>4</sub> | WN <sub>3</sub> | WN <sub>2</sub> | WN 1 | WN <sub>0</sub> | **PA:** Priority Address. Set if the address was received as a priority address. **p:** Phase on which the address was detected (0=a, 1=b, 2=c, 3=d) **LA:** Long Address type. Set if the address was programmed in the $FLEX^{TM}$ decoder II as a long address. **AI:** Address Index (valid values are 0 through 15 and 128 through 159). The index identifies which of the addresses was detected. Values 0 through 15 correspond to the 16 programmable 464 <sup>\*2</sup> Will be decoded only if the SBI or ABI bit is set. address words. Values 128 through 143 correspond to the 16 temporary addresses. <u>Values 144</u> through 159 correspond to the 16 operator messaging addresses. For long addresses, the address detect packet will only be sent once and the index will refer to the second word of the address. **TOA:** Tone Only Address. Set if the address was programmed in the FLEX<sup>TM</sup> decoder II as a tone-only address. This bit will never be set for temporary or <u>operator messaging</u> addresses. No vector word will be sent for tone-only addresses. **WN:** Word number of vector (2 - 87). Describes the location in the frame of the vector word for the detected address. This value is invalid for this packet if the TOA bit is set. **x:** Unused bits. The value of these bits is not guaranteed. #### 14.4.3 Vector Packet The Vector Field follows the Address Field in the FLEX protocol. Each Vector Packet must be matched to its corresponding Address Packet. The ID of the vector packet is the word number where the vector word was received in the frame. This value corresponds to the WN bits sent in the associated address packet. The phase information in both the Address Packet and the Vector Packet must also match. It is important to note for long addresses, the first message word will be transmitted in the word location immediately following the associated vector. See14.5.2, Message Building for a message building example. In this case, the word number (identified by $b_6$ to $b_0$ ) in the Vector Packet will indicate the message start of the second message word if the message is longer than 1 word. There are several types of vectors - 3 types of Numeric Vectors, a Short Message / Tone Only Vector, a Hex / Binary Vector, an Alphanumeric Vector, a Secure Message Vector, and a Short Instruction Vector. Each is described in the following pages. Two of the modes of the Short Instruction Vector is used for assigning temporary addresses that may be associated with a group call. The Numeric, Hex / Binary, Alphanumeric, and Secure Message Vector Packets have associated Message Word Packets in the message field. The host must use the n and b bits of the vector word to calculate what message word locations are associated with the vector. The message word locations and the phase must match. Four of the vectors (Hex / Binary, Alphanumeric, Secure Message, and the temporary address assignment modes of the Short Instruction) enable the FLEX<sup>TM</sup> decoder II to begin the all frame mode. This mode is required to allow for the decoding of temporary addresses and / or fragmented messages. The host disables the All Frame Mode after the proper time by writing to the decoder via the All Frame Mode Packet. See 14.5.3, Building a Fragmented Message and 14.5.4, Operation of a Temporary Address for more information. For any Address Packet sent to the host (except tone-only addresses), a corresponding Vector Packet will always be sent. If more than two bit errors are detected (via BCH calculations, parity calculations, check character calculations, or value validation) in the vector word the e bit will be set and the message words will not be sent. #### 1. Numeric Vector Packet **Table 14.21 Numeric Vector Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|----------------|-----------------|----------------|-----------------|-----------------|----------------|-----------------|-----------------| | Byte 3 | 0 | WN <sub>6</sub> | $WN_5$ | WN <sub>4</sub> | WN <sub>3</sub> | $WN_2$ | WN <sub>1</sub> | WN <sub>o</sub> | | Byte 2 | е | P <sub>1</sub> | p <sub>0</sub> | х | Х | $V_2$ | V <sub>1</sub> | V <sub>0</sub> | | Byte 1 | Х | Х | K <sub>3</sub> | K <sub>2</sub> | K <sub>1</sub> | K <sub>o</sub> | n <sub>2</sub> | n <sub>1</sub> | | Byte 0 | n <sub>o</sub> | b <sub>6</sub> | b <sub>5</sub> | b 4 | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>o</sub> | V: Vector type identifier. | V <sub>2</sub> | <b>V</b> <sub>1</sub> | V <sub>o</sub> | Name | Description | |----------------|-----------------------|----------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------| | 0 | 1 | 1 | Standard NumericVector | No special formatting of characters is specified | | 1 | 0 | 0 | Special Format Numeric Vector | Formatting of the received characters is predetermined by special rules in the host. | | 1 | 1 | 1 | Numbered Numeric Vector | The received information has been numbered by the service provider to indicate all messages have been properly received | **WN:** Word number of vector (2 - 87 decimal). Describes the location of the vector word in the frame. **e:** Set if more than 2 bit errors are detected in the word, if the check character calculation fails after error correction has been performed, or if the vector value is determined to be invalid. **p:** Phase on which the vector was found (0=a, 1=b, 2=c, 3=d) **K:** Beginning check bits of the message. **n:** Number of message words in the message including the second vector word for long addresses (000 = 1 word message, 001 = 2 word message, etc.). For long addresses, the first message word is located in the word location that immediately follows the associated vector. **b:** Word number of message start in the message field (3-87 decimal). For long addresses, the word number indicates the location of the second message word. **x:** Unused bits. The value of these bits is not guaranteed. ## 2. Short Message / Tone Only Vector Table 14.22 Short Message / Tone Only Vector Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|-----------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------| | Byte 3 | 0 | WN <sub>6</sub> | $WN_5$ | $WN_4$ | $WN_3$ | WN <sub>2</sub> | WN <sub>1</sub> | WN <sub>0</sub> | | Byte 2 | е | p <sub>1</sub> | $p_0$ | х | х | $V_2$ | $V_1$ | V <sub>o</sub> | | Byte 1 | х | Х | d <sub>11</sub> | d <sub>10</sub> | d <sub>9</sub> | d <sub>8</sub> | d <sub>7</sub> | d <sub>6</sub> | | Byte 0 | $d_5$ | $d_4$ | d <sub>3</sub> | d <sub>2</sub> | d <sub>1</sub> | $d_0$ | t <sub>1</sub> | t o | V: 010 for a Short Message / Tone Only Vector **WN:** Word number of vector (2 - 87 decimal). Describes the location of the vector word in the frame **e:** Set if more than 2 bit errors are detected in the word or, if after error correction, the check character calculation fails. **p:** Phase on which the vector was found (0=a, 1=b, 2=c, 3=d) **d:** Data bits whose definition depend on the value of t in this packet according to the following table. Note that if this vector is received on a long address and the e bit in this packet is not set, the decoder will send a Message Packet from the word location immediately following the Vector Packet. Except for the short message on a non-network address (t=0), all message bits in the Message Packet are unused and should be ignored. | $\mathbf{t}_{\scriptscriptstyle 1}$ | $\mathbf{t}_{\mathrm{o}}$ | $d_{1} d_{10}$ | $d_9$ | $d_8$ | $d_7$ | $d_6$ | $d_{5}$ | $d_4$ | $d_3$ | $d_2$ | $\mathbf{d}_{\scriptscriptstyle{1}}$ | $d_0$ | Description | |-------------------------------------|---------------------------|----------------|-------|-------|-------|-------|---------|-------|-------|-------|--------------------------------------|-------|-------------| |-------------------------------------|---------------------------|----------------|-------|-------|-------|-------|---------|-------|-------|-------|--------------------------------------|-------|-------------| | 0 | 0 | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> | a <sub>3</sub> | a <sub>2</sub> | a <sub>1</sub> | a <sub>o</sub> | Short Numeric: 3 numeric chars*1 when on a messaging address | |---|---|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------------------------------------------------------------------------------------------------| | 0 | 0 | $T_3$ | $T_2$ | T <sub>1</sub> | $T_{o}$ | $M_2$ | $M_1$ | $M_0$ | $A_4$ | $A_3$ | $A_2$ | A <sub>1</sub> | $A_0$ | Part of NID when on a Network Address | | 0 | 1 | S <sub>8</sub> | S <sub>7</sub> | S <sub>6</sub> | S <sub>5</sub> | S <sub>4</sub> | S <sub>3</sub> | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Tone Only: 8 sources (S) and 9 unused bits (s) | | 1 | 0 | S <sub>1</sub> | S <sub>0</sub> | $R_0$ | N <sub>5</sub> | N <sub>4</sub> | N <sub>3</sub> | N <sub>2</sub> | N <sub>1</sub> | N <sub>0</sub> | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Tone Only: 8 sources (S), message number (N), message retrieval flag (R), and 2 unused bits (s) | | 1 | 1 | | | | | | | | | | | | | spare message type | Note: For long addresses, an extra 5 characters are sent in the Message Packet immediately following the Vector Packet. t: Message type. These bits define the meaning of the d bits in this packet. **x:** Unused bits. The value of these bits is not guaranteed. ## 3. HEX / Binary, Alphanumeric, and Secure Message Vector Table 14.23 HEX / Binary, Alphanumeric, and Secure Message Vector Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|----------------|-----------------|----------------|----------------|----------------|-----------------|-----------------|-----------------| | Byte 3 | 0 | WN <sub>6</sub> | $WN_5$ | $WN_4$ | $WN_3$ | WN <sub>2</sub> | WN <sub>1</sub> | WN <sub>0</sub> | | Byte 2 | е | P <sub>1</sub> | P <sub>0</sub> | Х | Х | V <sub>2</sub> | V <sub>1</sub> | V <sub>0</sub> | | Byte 1 | Х | х | n <sub>6</sub> | n <sub>5</sub> | n <sub>4</sub> | n <sub>3</sub> | n <sub>2</sub> | n <sub>1</sub> | | Byte 0 | n <sub>o</sub> | b <sub>6</sub> | b <sub>5</sub> | b <sub>4</sub> | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>o</sub> | V: Vector type identifier. | $V_2 V_1$ | $V_{0}$ | Туре | |-----------|---------|--------------| | 0 0 | 0 | Secure | | 1 0 | 1 | Alphanumeric | | 1 1 | 0 | Hex / Binary | **WN:** Word number of vector (2 - 87 decimal). Describes the location of the vector word in the frame. **e:** Set if more than 2 bit errors are detected in the word, if the check character calculation fails after error correction has been performed, or if the vector value is determined to be invalid. p: Phase on which the vector was found (0=a, 1=b, 2=c, 3=d) **n:** Number of message words in this frame including the first Message word that immediately follows a long address vector. Valid values are 1 through 85 decimal. **b:** Word number of message start in the message field. Valid values are 3 through 87 decimal. x: Unused bits. The value of these bits is not guaranteed. Note: For long addresses, the first Message Packet is sent from the word location immediately following the word location of the Vector Packet. The b bits indicate the second message word in the message field if one exists. #### Short Instruction Vector **Table 14.24** Short Instruction Vector Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|----------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|-----------------| | Byte 3 | 0 | WN <sub>6</sub> | $WN_5$ | $WN_4$ | WN <sub>3</sub> | WN <sub>2</sub> | WN <sub>1</sub> | WN <sub>o</sub> | | Byte 2 | е | $p_1$ | $p_0$ | Х | Х | $V_2$ | $V_1$ | V <sub>o</sub> | | Byte 1 | х | х | d <sub>10</sub> | d <sub>9</sub> | d <sub>8</sub> | d <sub>7</sub> | $d_6$ | $d_5$ | | Byte 0 | d <sub>4</sub> | d <sub>3</sub> | d <sub>2</sub> | d <sub>1</sub> | $d_{o}$ | i <sub>2</sub> | i <sub>1</sub> | i <sub>o</sub> | V: 001 for a Short Instruction Vector **WN:** Word number of vector (2 - 87 decimal). Describes the location of the vector word in the frame **e:** Set if more than 2 bit errors are detected in the word or, if after error correction, the check character calculation fails. **p:** Phase on which the vector was found (0=a, 1=b, 2=c, 3=d) **d:** Data bits whose definition depend on the i bits in this packet according to the following table. Note that if this vector is received on a long address and the e bit in this packet is not set, the decoder will send a Message Packet immediately following the Vector Packet. All message bits in the message packet are unused and should be ignored for all modes except the Temporary address assignment with MSN ( $i_2$ $i_1$ $i_0$ =010). | i <sub>2</sub> | i <sub>1</sub> | I <sub>o</sub> | $d_{10} d_9$ | d <sub>8</sub> | $d_7$ | $d_6$ | $d_{5}$ | $d_4$ | d <sub>3</sub> | $d_2$ | d <sub>1</sub> | $\mathbf{d}_{0}$ | Description | |----------------|----------------|----------------|-------------------------------------------------------------------------|----------------|-------------------------------------|-------|----------------------------|-----------------------------|----------------|----------------------------|----------------------------|----------------------------|-----------------------------------------| | 0 | 0 | 0 | $a_3 a_2$ | a₁ | $\mathbf{a}_{\scriptscriptstyle 0}$ | $f_6$ | $f_5$ | f <sub>4</sub> | f <sub>3</sub> | f <sub>2</sub> | f <sub>1</sub> | $f_0$ | Temporary address assignment*1 | | 0 | 0 | 1 | $d_{10}\ d_{9}$ | $d_8$ | $d_7$ | $d_6$ | $d_{\scriptscriptstyle 5}$ | $d_{\scriptscriptstyle{4}}$ | $d_3$ | $d_{\scriptscriptstyle 2}$ | $d_{\scriptscriptstyle 1}$ | $d_{\scriptscriptstyle 0}$ | 11 Event Flags for System Event | | 0 | 1 | 0 | $\mathbf{a}_{\scriptscriptstyle 3} \ \mathbf{a}_{\scriptscriptstyle 2}$ | a₁ | $a_{\scriptscriptstyle 0}$ | $f_6$ | $N_5$ | $N_4$ | $N_3$ | $N_2$ | $N_1$ | $N_0$ | Temporary address assignment with MSN*2 | | 0 | 1 | 1 | | | | | | | | | | | Reserved | | 1 | 0 | 0 | | | | | | | | | | | Reserved | | 1 | 0 | 1 | | | | | | | | | | | Reserved | | 1 | 1 | 0 | | | | | | | | | | | Reserved | | 1 | 1 | 1 | | | | | | | | | | | Reserved for test | Notes: \*1 Assigned temporary address (a) and assigned frame (f). See 14.5.4, Operation of a Temporary Address for a description of the use of these fields. \*2 Assigned temporary address (a), MSb of assigned frame (f<sub>6</sub>), and message sequence number (N). The message packet sent with this instruction on long addresses contains extra frame information, see 14.5.4, Operation of a Temporary Address for a description and for details on the use of the other fields. i: Instruction type. These bits define the meaning of the d bits in this packet. **x:** Unused bits. The value of these bits is not guaranteed. ### 14.4.4 Message Packet The Message Field follows the Vector Field in the FLEX protocol. It contains the message data, checksum information, and may contain fragment numbers and message numbers. If the error bit of a vector word is not set and the vector word indicates that there are message words associated with the page, the message words are sent in Message Packets. The ID of the Message Packet is the word number where the message word was received in the frame. Table 14.25 Message Packet Bit Assignments | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-----------------|-----------------|-----------------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Byte 3 | 0 | WN <sub>6</sub> | WN <sub>5</sub> | $WN_4$ | $WN_3$ | WN <sub>2</sub> | $WN_1$ | WN <sub>0</sub> | | Byte 2 | е | $p_1$ | $p_0$ | i <sub>20</sub> | i <sub>19</sub> | i <sub>18</sub> | i <sub>17</sub> | i <sub>16</sub> | | Byte 1 | i <sub>15</sub> | i <sub>14</sub> | i <sub>13</sub> | i <sub>12</sub> | i <sub>11</sub> | i <sub>10</sub> | i <sub>9</sub> | i <sub>8</sub> | | Byte 0 | i <sub>7</sub> | i <sub>6</sub> | <b>i</b> <sub>5</sub> | i <sub>4</sub> | i <sub>3</sub> | i <sub>2</sub> | i <sub>1</sub> | i <sub>o</sub> | **WN:** Word number of message word (3 - 87 decimal). Describes the location of the message word in the frame. e: Set if more than 2 bit errors are detected in the word. **p:** Phase on which the message word was found (0=a, 1=b, 2=c, 3=d) **i:** These are the information bits of the message word. The definitions of these bits depend on the vector type and which word of the message is being received. # 14.4.5 Roaming Status Packet The contents of this section apply to the FLEX Roaming Decoder. They are not applicable to the FLEX Non-Roaming Decoder. The FLEX<sup>TM</sup> decoder II will automatically prompt the host to read a Roaming Status Packet if RSR, MS1, MFI, MS2, MBI, MAW, NBU, NDR<sub>1</sub>, NDR<sub>0</sub>, or SCU is set. **Table 14.26 Roaming Status Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|-------|-------|-------|-------|------------------|---------|------------------| | Byte 3 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | Byte 2 | RSR | MS1 | MFI | MS2 | MBI | MAW | NBU | n | | Byte 1 | х | х | х | х | х | х | $NDR_1$ | NDR <sub>0</sub> | | Byte 0 | х | х | х | Х | SCU | RSC <sub>2</sub> | RSC₁ | RSC₀ | **RSR:** Re-synchronization Signal Received. Set when the FLEX<sup>TM</sup> decoder II detected a resynchronization signal and the host configured the FLEX<sup>TM</sup> decoder II to ignore it via the IRS bit in the roaming control packet. This bit is cleared when read. **MS1:** Missed Synchronization 1. Set when the FLEX<sup>TM</sup> decoder II failed to detect the first synchronization pattern $(A / \overline{A})$ of a FLEX frame and the FLEX<sup>TM</sup> decoder II was configured to report missed frame information via the MFC bit in the roaming control packet. This bit is cleared when read. **MFI:** Missed Frame Information word. Set when the frame information word is received with an uncorrectable number of errors and the FLEX<sup>TM</sup> decoder II was configured to report missed frame information via the MFC bit in the roaming control packet. This bit is cleared when read. **MS2:** Missed Synchronization 2. Set when the FLEX<sup>TM</sup> decoder II failed to detect the second synchronization pattern ( $C / \overline{C}$ ) of a frame and FLEX<sup>TM</sup> decoder II was configured to report missed frame information via the MFC bit in the roaming control packet. This bit is cleared when read. **MBI:** Missed Block Information word 1. Set when at least one of the block information word ones is received with an uncorrectable number of errors and FLEX<sup>TM</sup> decoder II was configured to report missed frame information via the MFC bit in the roaming control packet. This bit is set no more than once per frame regardless of the number of missed block information word 1's in the frame. This bit is cleared when read. MAW: Missed Address Word. Set when any address words in the address field is received with an uncorrectable number of errors and FLEX<sup>TM</sup> decoder II was configured to report missed frame information via the MFC bit in the roaming control packet. This bit is set no more than once per frame regardless of the number of missed address words in the frame. This bit is cleared when read. **NBU:** Network Bit Update. Set when the NBC bit in the roaming control packet is set and a frame information word is received with a correctable number of errors. This bit will not be set when the frame information word is not received due to missing the first synchronization pattern $(A / \overline{A})$ . This bit is cleared when read. **n:** Network bit value. When NBU is set, this is the value of the n bit in the last received frame information word. **NDR:** Noise Detect Result. These bits indicate the result of a noise detect. The results of noise detects initiated by setting the SND bit in the roaming control packet will always be reported. The results of the automatic noise detects performed in asynchronous mode will only be reported if the RND bit is set in the roaming control packet. When continuous noise detects during block data are enabled by setting the CND bit in the roaming control packet, only the "No FLEX signal detected" result will be reported. These bits are cleared when read. | NDR | Noise Detect Result | |-----|----------------------------| | 00 | No Information | | 01 | Noise Detect was abandoned | | 10 | FLEX signal detected | | 11 | FLEX signal not detected | **SCU:** System Collapse Update. Set when the FLEX<sup>TM</sup> decoder II is configured for manual collapse mode by setting the MCM bit in the roaming control packet and the system collapse of a frame is received. This bit is set no more than once per frame regardless of the number of phases in the frame. This bit will not be set in frames in which no block information word ones is received properly. This bit is cleared when read. **RSC:** Received System Collapse. When SCU is set, this value represents the system collapse value that was received in the frame. ### 14.4.6 Receiver Shutdown Packet The contents of this section apply to the FLEX Roaming Decoder. They are not applicable to the FLEX Non-Roaming Decoder. The Shutdown Packet is sent in both synchronous and asynchronous mode. It is designed to indicate to the host that the receiver is turned off and how much time there is until the FLEX<sup>TM</sup> decoder II will automatically turn it back on. **Table 14.27 Receiver Shut Down Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | Byte 3 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Byte 2 | FNV | CF <sub>6</sub> | CF <sub>5</sub> | CF <sub>4</sub> | CF <sub>3</sub> | CF <sub>2</sub> | CF <sub>1</sub> | CF <sub>0</sub> | | Byte 1 | TNF 7 | TNF <sub>6</sub> | TNF 5 | TNF <sub>4</sub> | TNF <sub>3</sub> | TNF <sub>2</sub> | TNF <sub>1</sub> | TNF <sub>0</sub> | | Byte 0 | FCO | NAF <sub>6</sub> | NAF <sub>5</sub> | NAF <sub>4</sub> | NAF <sub>3</sub> | NAF <sub>2</sub> | NAF <sub>1</sub> | NAF <sub>0</sub> | **FNV:** Frame Number Valid. This bit is set if the last decoded frame info word was correctable and the frame number was the expected value. When in asynchronous mode, this value will be 0. **CF:** Current Frame. When in synchronous mode, this is the current frame number. This value is latched on the negative edge of the $\overline{READY}$ line when this packet is sent to the host. The value of this field is valid only if the FLEX<sup>TM</sup> decoder II is in synchronous mode and the FIV bit in the status packet is set. When in asynchronous mode, this value will be 0. **TNF:** Time to Next Frame. When in synchronous mode TNF indicates the time to the start of the A-word check if the FLEX<sup>TM</sup> decoder II were to warm up for the next frame. When in asynchronous mode TNF indicates the time to the start of the next automatic noise detect. See "Using the Receiver Shutdown Packet" on page 66 for an explanation on how to use this value. This value is latched on the negative edge of the $\overline{\text{READY}}$ line when this packet is sent to the host. **FCO:** Frame Carried On. Set if the FLEX<sup>TM</sup> decoder II is decoding the next frame due to the reception of a non-zero carry-on value in the current or a previous frame. When in asynchronous mode, this value will be 0. **NAF:** Next Assigned Frame. This is the frame number of the next frame the FLEX<sup>TM</sup> decoder II was scheduled to decode when the receiver shut down. The value of this field is valid only if the FLEX<sup>TM</sup> decoder II is in synchronous mode and the FIV bit in the status packet is set. When in asynchronous mode this value will be 0. #### 14.4.7 Status Packet The Status Packet contains various types of information that the host may require. The Status Packet will be sent to the host whenever the FLEX<sup>TM</sup> decoder II is polled and has no other data to send. The FLEX<sup>TM</sup> decoder II can also prompt the host to read the Status Packet due to events for which the FLEX<sup>TM</sup> decoder II was configured to send it (see 14.3.2, Configuration Packet and 14.3.3, Control Packet for a detailed description of the bits). The FLEX<sup>TM</sup> decoder II will prompt the host to read a Status Packet if the... - 1. ... SMU bit in the Status Packet and the SME bit in the Configuration Packet are set. - 2. ... MT bit in the Status Packet and the MTE bit in the Configuration Packet are set. - 3. ... EOF bit in the Status Packet is set. - 4. ... LBU bit in the Status Packet is set. - 5. ... EA bit in the Status Packet is set. - 6. ... BOE bit in the Status Packet is set. The ID of the Status Packet is 127 (decimal). **Table 14.28 Status Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | Byte 3 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Byte 2 | FIV | f <sub>6</sub> | f <sub>5</sub> | f <sub>4</sub> | f <sub>3</sub> | f <sub>2</sub> | f <sub>1</sub> | f <sub>o</sub> | | Byte 1 | SM | LB | х | Х | C 3 | C 2 | C <sub>1</sub> | C <sub>0</sub> | | Byte 0 | SMU | LBU | Х | MT | х | EOF | EA | BOE | **FIV:** Frame Info Valid. Set when a valid frame info word has been received since becoming synchronous to the system and the f and c fields contain valid values. If this bit is clear, no valid frame info words have been received since the FLEX<sup>TM</sup> decoder II became synchronous to the system. This value will change from 0 to 1 at the end of block 0 of the frame in which the 1st frame info word was properly received. It will be cleared when the FLEX<sup>TM</sup> decoder II goes into asynchronous mode. This bit is initialized to 0 when the FLEX<sup>TM</sup> decoder II is reset and when the FLEX<sup>TM</sup> decoder II is turned off by clearing the ON bit in the Control Packet. **f:** Current frame number. This value is updated every frame regardless of whether the FLEX<sup>TM</sup> decoder II needs to decode the frame. This value will change to its proper value for a frame at the end of block 0 of the frame. The value of these bits is not guaranteed when FIV is 0. **SM:** Synchronous Mode. This bit is set when the FLEX<sup>TM</sup> decoder II is synchronous to the system. The FLEX<sup>TM</sup> decoder II will set this bit when the first synchronization words are received. It will clear this bit when the FLEX<sup>TM</sup> decoder II has not properly received both synchronization words in any frame for 8, 16, or 32 minutes (depending on the number of assigned frames and the system collapse). This bit is initialized to 0 when the FLEX<sup>TM</sup> decoder II is reset and when it is turned off by clearing the ON bit in the Control Packet. **LB:** Low Battery. Set to the value last read from the LOBAT pin. The host controls when the LOBAT pin is read via the Receiver Control Packets. This bit is initialized to 0 at reset. It is also initialized to the inverse of the LBP bit in the Configuration Packet when the FLEX<sup>TM</sup> decoder II is turned on by setting the ON bit in the Control Packet. **c:** Current system cycle number. This value is updated every frame regardless of whether the FLEX<sup>TM</sup> decoder II needs to decode the frame. This value will change to its proper value for a frame at the end of block 0 of the frame. The value of these bits is not guaranteed when FIV is 0. SMU: Synchronous Mode Update. Set if the SM bit has been updated in this packet. When the FLEX<sup>TM</sup> decoder II is turned on, this bit will be set when the first synchronization words are found (SM changes to 1) or when the first synchronization search window after the FLEX<sup>TM</sup> decoder II is turned on expires (SM stays 0). The latter condition gives the host the option of assuming the paging device is in range when it is turned on, and displaying out-of-range only after the initial A search window expires. After the initial synchronous mode update, the SMU bit will be set whenever the FLEX<sup>TM</sup> decoder II transitions from/to synchronous mode. Cleared when read. Changes in the SM bit due to turning off the FLEX<sup>TM</sup> decoder II will not cause the SMU bit to be set. This bit is initialized to 0 when the FLEX<sup>TM</sup> decoder II is reset. **LBU:** Low Battery Update. Set if the value on two consecutive reads of the LOBAT pin yielded different results. Cleared when read. The host controls when the LOBAT pin is read via the Receiver Control Packets. Changes in the LB bit due to turning on the FLEX<sup>TM</sup> decoder II will not cause the LBU bit to be set. This bit is initialized to 0 when the FLEX<sup>TM</sup> decoder II is reset. **MT:** Minute Time-out. Set if one minute has elapsed. Cleared when read. This bit is initialized to 0 when the FLEX<sup>TM</sup> decoder II is reset. **EOF:** End Of Frame. Set when the FLEX<sup>TM</sup> decoder II is in all frames mode and the end of frame has been reached. The FLEX<sup>TM</sup> decoder II is in all frames mode if the all frames mode enable counter is non-zero, if any temporary address enabled counter is non-zero, or if the FAF bit in the All Frame Mode Packet is set. Cleared when read. This bit is initialized to 0 when the FLEX<sup>TM</sup> decoder II is reset. **EA:** End of Addresses. If EAE of the control packet is set and an address is detected in a frame, EA will be set after the FLEX<sup>TM</sup> decoder II processes the last address in the frame. Since data packets take priority over the status packet, the status packet with the EA bit set is guaranteed to come after all address packets for the frame. Cleared when read. This bit is initialized to 0 when the FLEX<sup>TM</sup> decoder II is reset. **BOE:** Buffer Overflow Error. Set when information has been lost due to slow host response time. When the data packet FIFO transmit buffer on the FLEX<sup>TM</sup> decoder II overflows, the FLEX<sup>TM</sup> decoder II clears the buffer, turns off decoding by clearing the ON bit in the Control Packet, and sets this bit. Cleared when read. This bit is initialized to 0 when the FLEX<sup>TM</sup> decoder II is reset. **x:** Unused bits. The value of these bits is not guaranteed. #### 14.4.8 Part ID Packet The Part ID Packet is sent by the FLEX<sup>TM</sup> decoder II whenever the FLEX<sup>TM</sup> decoder II is disabled due to the checksum feature. See 14.3.1, Checksum Packet for a description of the checksum feature. Since the FLEX<sup>TM</sup> decoder II is disabled after reset, this is the first packet that will be received by the host after reset. The ID of the Part ID Packet is 255 (decimal). **Table 14.29 Part ID Packet Bit Assignments** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|------------------|------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | Byte 3 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Byte 2 | MDL <sub>1</sub> | $MDL_0$ | CID <sub>13</sub> | CID <sub>12</sub> | CID <sub>11</sub> | CID <sub>10</sub> | CID <sub>9</sub> | CID <sub>8</sub> | | Byte 1 | CID <sub>7</sub> | CID <sub>6</sub> | CID <sub>5</sub> | CID <sub>4</sub> | CID <sub>3</sub> | CID <sub>2</sub> | CID <sub>1</sub> | CID <sub>0</sub> | | Byte 0 | REV 7 | REV <sub>6</sub> | REV <sub>5</sub> | REV <sub>4</sub> | REV <sub>3</sub> | REV <sub>2</sub> | REV <sub>1</sub> | REV <sub>0</sub> | **MDL:** Model. This identifies the FLEX<sup>™</sup> decoder II model. Current value is 0. **CID:** Compatibility ID. This value describes the FLEX<sup>TM</sup> decoders to which this part is backwards compatible. See table below for meaning and current value. | Bit | Indicates this IC can be used in place of | Value for FLEX Roaming Decoder II | |------------------|-------------------------------------------|-----------------------------------| | CIDo | FLEX Alphanumeric Decoder I*1 | 1 (TRUE) | | CID <sub>1</sub> | FLEX Roaming Decoder I*2 | <u>1 (TRUE)</u> | | CID <sub>2</sub> | FLEX Numeric Decoder | 0 (FALSE) | Notes: \*1 Compatibility to FLEX Alphanumeric Decoder II is indicated by MDL set to 0, CID 0 set to 1, and REV greater than or equal to 7. **REV:** Revision. This identifies the revision and manufacturer of the FLEX<sup>TM</sup> decoder II. The following table lists the currently available part ID's of the FLEX<sup>TM</sup> decoder II family. <sup>\*2</sup> Compatibility to FLEX Roaming Decoder II is indicated by MDL set to 0, CID 1 set to 1, and REV greater than or equal to 8. | Part ID Packet (Hex) | Revision | Manufacturer | |----------------------|------------------------------|----------------------------------------| | 00 01 03 | FLEX Alphanumeric Decoder I | Texas Instruments | | 00 01 04 | FLEX Alphanumeric Decoder I | Motorola Semiconductor Products Sector | | 00 01 06 | FLEX Alphanumeric Decoder I | Philips | | 00 01 07 | FLEX Alphanumeric Decoder II | Motorola Semiconductor Products Sector | | 00 01 08 | FLEX Alphanumeric Decoder II | Texas Instruments | | 00 03 03 | FLEX Roaming Decoder I | Motorola Semiconductor Products Sector | | 00 03 05 | FLEX Roaming Decoder I | Texas Instruments | | 00 03 09 | FLEX Roaming Decoder II | Motorola Semiconductor Products Sector | | 00 03 0A | FLEX Roaming Decoder II | Texas Instruments | | 00 04 01 | FLEX Numeric Decoder | Texas Instruments | | 00 01 15 | FLEX Alphanumeric Decoder II | HITACHI H8/3937 Series | | 00 01 16 | FLEX Alphanumeric Decoder II | HITACHI H8S/2276 Series | | 00 03 15 | FLEX Roaming Decoder II | HITACHI H8/3937 Series | | 00 03 16 | FLEX Roaming Decoder II | HITACHI H8S/2276 Series | # 14.5 Application Notes #### 14.5.1 Receiver Control Introduction: The FLEX<sup>TM</sup> decoder II has 8 programmable receiver control lines (S0-S7). The host has control of the receiver warm up and shut down timing as well as all of the various settings on the control lines through configuration registers on the FLEX<sup>TM</sup> decoder II. The configuration registers for most settings allow the host to configure what setting is applied to the control lines, how long to apply the setting, and if the LOBAT input pin is polled before changing from the setting. With this programmability, the FLEX<sup>TM</sup> decoder II should be able to interface with many off-the-shelf receiver ICs. When using the internal demodulator (i.e. when the IDE bit of the configuration packet is set), the S0 pin becomes the input for the demodulator and the S0 register setting in the receiver control configuration packets controls the tracking mode of the peak and valley detectors for the internal data slicer. When the S0 bit is set in a receiver setting, the internal data slicer will be in fast track mode. When the S0 bit is cleared in a receiver setting, the internal data slicer will be in slow track mode. For details on the configuration of the receiver control settings, see 14.3.9, Receiver Control Configuration Packets. ## 1. Receiver Settings at Reset The receiver control ports are three-state outputs which are set to the high-impedance state when the FLEX<sup>TM</sup> decoder II is reset and until the corresponding FRS bit in the Receiver Line Control Packet is set or until the FLEX<sup>TM</sup> decoder II is turned on by setting the ON bit in the Control Packet. This allows the designer to force the receiver control lines to the receiver off setting with external pull-up or pull-down resistors before the host can configure these settings in the FLEX<sup>TM</sup> decoder II. When the FLEX<sup>TM</sup> decoder II is turned on, the receiver control ports are driven to the settings configured by the "14.3.9 Receiver Control Configuration Packets" until the FLEX<sup>TM</sup> decoder II is reset again. # 2. Automatic Receiver Warm Up Sequence The FLEX<sup>TM</sup> decoder II allows for up to 6 steps associated with warming up the receiver. When the FLEX<sup>TM</sup> decoder II automatically turns on the receiver, it starts the warm up sequence 160 ms before it requires valid signals at the EXTS0 and EXTS1 input pins (or the equivalent internal signals when using the internal demodulator/data slicer). The first step of the warm up sequence involves leaving the receiver control lines in the "Off" state for the amount of time programmed for "Warm Up Off Time". At the end of the "Warm Up Off Time", the first warm up setting, if enabled, is applied to the receiver control lines for the amount of time programmed for that setting. Each subsequent warm up setting is applied to the receiver control lines for their corresponding time until a disabled warm up setting is found. At the end of the last used warm up setting, the "1600sps Sync Setting" or the "3200sps Sync Setting" is applied to the receiver control lines depending on the current state of the FLEX<sup>TM</sup> decoder II. The sum total of all of the used warm up times and the "Warm Up Off Time" must not exceed 160ms. If it exceeds 160ms, the FLEX<sup>TM</sup> decoder II will execute the receiver shut down sequence at the end of the 160ms warm up period. The receiver warm up sequence while decoding when all warm up settings are enabled is shown in figure 14.9. Figure 14.9 Automatic Receiver Warm Up Sequence # 3. Host Initiated Receiver Warm Up Sequence The host can cause the FLEX<sup>TM</sup> decoder II to warm-up the receiver <u>in three ways: (1)</u> by turning on the FLEX<sup>TM</sup> decoder II by setting the ON bit in the control packet; <u>(2)</u> by requesting a noise detect by setting the SND bit in the roaming control packet; or (3) by requesting an A-word search by setting the SAS bit in the roaming control packet. When the FLEX<sup>TM</sup> decoder II warms up the receiver in response to a host request, the first warm up setting, if enabled, is applied to the receiver control lines for the amount of time programmed for that setting. Each subsequent warm up setting is applied to the receiver control lines for their corresponding time until a disabled warm up setting is found. Once a disabled warm up setting is found, the "3200sps Sync Setting" (for ON and SND warm ups) or the "1600sps Sync Setting" (for SAS warm ups) is applied to the receiver control lines and the decoder does not expect valid signal until after the "3200sps Sync Warm Up Time" (for ON, SND, and SAS warm ups) has expired. In figure 14.10 the receiver warm up sequence when the host initiates a warm-up sequence and when all warm up settings are enabled is shown. Figure 14.10 Host Initiated Receiver Warm Up Sequence ### 4. Receiver Shut Down Sequence The FLEX<sup>TM</sup> decoder II allows for up to 3 steps associated with shutting down the receiver. When the FLEX<sup>TM</sup> decoder II decides to turn off the receiver, the first shut down setting, if enabled, is applied to the receiver control lines for the corresponding shut down time. At the end of the last used shut down time, the "Off" setting is applied to the receiver control lines. If the first shut down setting is not enabled, the FLEX<sup>TM</sup> decoder II will transition directly from the current on setting to the "Off" setting. The receiver turn off sequence when all shut down settings are enabled is shown in figure 14.11. If the receiver is on or being warmed up when the decoder is turned off (by clearing the ON bit in the Control Packet), the FLEX<sup>TM</sup> decoder II will execute the receiver shutdown sequence. If the FLEX<sup>TM</sup> decoder II is executing the shut down sequence when the FLEX<sup>TM</sup> decoder II is turned on (by setting the ON bit in the Control Packet), the FLEX<sup>TM</sup> decoder II will complete the shut down sequence before starting the warm up sequence. Figure 14.11 Receiver Shut Down Sequence #### Miscellaneous Receiver States In addition to the warm up and shut down states, the FLEX<sup>TM</sup> decoder II has four other receiver states. When these settings are applied to the receiver control lines, the FLEX<sup>TM</sup> decoder II will be decoding the EXTS1 and EXTS0 input signals (or the equivalent internal signals when using the internal demodulator/data slicer). The timing of these signals and their duration depends on the data the FLEX<sup>TM</sup> decoder II decodes. The four settings are as follows: - **1600sps Sync Setting:**This setting is applied when the FLEX<sup>TM</sup> decoder II is searching for a 1600 symbols per second signal. - **3200sps Sync Setting:**This setting is applied when the FLEX<sup>TM</sup> decoder II is searching for a 3200 symbols per second signal. - **1600sps Data Setting:** This setting is applied after the FLEX<sup>TM</sup> decoder II has found the C or $\overline{C}$ sync word in a 1600 symbols per second frame. • **3200sps Data Setting:** This setting is applied after the FLEX<sup>TM</sup> decoder II has found the C or $\overline{C}$ sync word in a 3200 symbols per second frame. Some examples of how these settings will be used in the FLEX<sup>TM</sup> decoder II are shown in figure 14.12. Figure 14.12 Examples of Receiver Control Transitions ## 6. Low Battery Detection The FLEX<sup>TM</sup> decoder II can be configured to poll the LOBAT input pin at the end of every receiver control setting. This check can be enabled or disabled for each receiver control setting. If the poll is enabled for a setting, the pin will be read just before the FLEX<sup>TM</sup> decoder II changes the receiver control lines from that setting to another setting. The FLEX<sup>TM</sup> decoder II will send a Status Packet whenever the value on two consecutive reads of the LOBAT pin yields different results. # 14.5.2 Message Building A simple message consists of an Address Packet followed by a Vector Packet indicating the word numbers of associated Message Packets. The tables below show a more complex example of receiving three Messages and two Block Information Word Packets in the first two blocks of a 2 phase 3200 bps, FLEX frame. Note that the messages shown may be portions of fragmented or group messages. Note further that in the case of a 6400 bps FLEX signal, there would be four phases: A, B, C and D, and in the case of a 1600 bps signal there would be only a single phase A. Table 14.30 shows the block number, word number (WN) and word content of both phases A and C. Note contents of words not meant to be received by the host are left blank. Each phase begins with a block information word (WN 0), this is not sent to the host. The first message is in phase A and has an address (WN 3), vector (WN 7) and three message words (WN9 - 11). The second message is also in phase A and has an address (WN 4), a vector (WN 8) and four message words (WN 12 - 15). The third message is in phase C and has a 2 word long address (WN 5 - 6) followed by a vector (WN 10) and three message words. Since the third message is sent on a long address, the first message word (WN 11) begins immediately after the vector. The vector indicates the location of the second and third message words (WN 14 - 15). Table 14.30 FLEX SIGNAL | BLOCK | Word Number | PHASE A | PHASE C | |-------|-------------|-------------|--------------------------| | 0 | 0 | BIW1 | BIW1 | | | 1 | | BIW | | | 3 | ADDRESS 1 | BIW | | | 4 | ADDRESS 2 | | | | 5 | | LONG ADDRESS 3<br>WORD 1 | | | 6 | | LONG ADDRESS 3<br>WORD 2 | | | 7 | VECTOR 1 | | | 1 | 8 | VECTOR 2 | | | | 9 | MESSAGE 1,1 | | | | 10 | MESSAGE 1,2 | VECTOR 3 | | | 11 | MESSAGE 1,3 | MESSAGE 3,1 | | | 12 | MESSAGE 2,1 | | | | 13 | MESSAGE 2,2 | | | | 14 | MESSAGE 2,3 | MESSAGE 3,2 | | | 15 | MESSAGE 2,4 | MESSAGE 3,3 | Table 14.31 shows the sequence of packets received by the host. The FLEX™ decoder II processes the FLEX signal one block at a time, and one phase at a time. Thus, the address and vector information in block 0 phase A is sent to the host in packets 1-3. Then information in block 0 phase C, two block information words and one long address, is sent to the host in packets 4-6. Packets 7 - 18 correspond to information in block 1, processed in phase A first and phase C second. Table 14.31 FLEX<sup>TM</sup> DECODER II PACKET SEQUENCE | PACKET | PACKET<br>TYPE | PHASE | WORD<br>NUMBER | COMMENT | |--------|-----------------|-------|----------------|------------------------------------------------------------------------------| | 1st | ADDRESS | A | N.A. (7) | Address 1 has a vector located at WN 7 | | 2nd | ADDRESS | А | N.A. (8) | Address 2 has a vector located at WN 8 | | 3rd | VECTOR | А | 7 | Vector for Address 1: Message Words located at WN = 9 to 11, phase A | | 4th | BIW | С | N.A. | If BIWs enabled, then BIW packet sent | | 5th | BIW | С | N.A. | If BIWs enabled, then BIW packet sent | | 6th | LONG<br>ADDRESS | С | N.A. (10) | Long Address 3 has a vector beginning in word 10 of phase C | | 7th | VECTOR | А | 8 | Vector for Address 2: Message Words located at WN = 12 to 15, phase A | | 8th | MESSAGE | Α | 9 | Message information for Address 1 | | 9th | MESSAGE | A | 10 | Message information for Address 1 | | 10th | MESSAGE | A | 11 | Message information for Address 1 | | 11th | MESSAGE | A | 12 | Message information for Address 2 | | 12th | MESSAGE | A | 13 | Message information for Address 2 | | 13th | MESSAGE | A | 14 | Message information for Address 2 | | 14th | MESSAGE | Α | 15 | Message information for Address 2 | | 15th | VECTOR | С | 10 | Vector for Long Address 3: Message<br>Words located at WN = 14 - 15, phase C | | 16th | MESSAGE | С | 11 | Second word of Long Vector is first message information word of Address 3 | | 17th | MESSAGE | С | 14 | Message information for Address 3 | | 18th | MESSAGE | С | 15 | Message information for Address 3 | The first message is built by relating packets 1, 3, and 8-10. The second message is built by relating packets 2, 7 and 11 - 14. The third message is built by relating packets 6 and 15 - 18. Additionally, the host may process block information in packets 4 and 5 for time setting information. # 14.5.3 Building a Fragmented Message The longest message which will fit into a frame is 84 code words total of message data. Three alpha characters per word yields a maximum message of 252 characters in a frame assuming no other traffic. Messages longer than this value must be sent as several fragments. Additional fragments can be expected when the "continue bit" in the 1st Message Word is set. This causes the pager to examine every following frame for an additional fragment until the last fragment with the continue bit reset is found. The only requirement relating to the placement in time of the remaining fragments is that no more than 32 frames (1 minute) or 128 frames (4 minutes) as indicated by the service provider may pass between fragment receptions. Each fragment contains a check sum character to detect errors in the fragment, a fragment number 0, 1, or 2 to detect missing fragments, a message number to identify which message the fragment is a part, and the continue bit which either indicates that more fragments are in queue or that the last fragment has been received. The following describes the sequence of events between the Host and the FLEX<sup>TM</sup> decoder II required to handle a fragmented message: • The host will receive a vector indicating one of the following types: | $V_2 V_1 V_0$ | Туре | | |---------------|--------------|--| | 0 0 0 | Secure | | | 1 0 1 | Alphanumeric | | | 1 1 0 | Hex / Binary | | - The FLEX<sup>TM</sup> decoder II will increment the all frame mode counter inside the FLEX<sup>TM</sup> decoder II and begin to decode all of the following frames. - The host will receive the Message Packet(s) contained within that frame followed by a Status Packet. The host must decide based on the Message Packet to return to normal decoding operation. If the message is indicated as fragmented by the Message Continued Flag "C" being set in the Message Packet then the host does not decrement the all frame mode counter at this time. The host decrements the counter if the Message Continued Flag "C" is clear by writing the All Frame Mode Packet to the FLEX<sup>TM</sup> decoder II with the "DAF" bit = 1. If no other fragments, temporary addresses are pending and the FAF bit is clear in the All Frame Mode Register, then the FLEX<sup>TM</sup> decoder II returns to normal operation. - The FLEX<sup>TM</sup> decoder II continues to decode all of the frames and passes any address information, vector information and message information to the host followed by a status packet indicating the end of the frame. If the message is indicated as fragmented by the Message Continued Flag "C" in the Message Packet then the host remains in the receive mode expecting more information from the FLEX<sup>TM</sup> decoder II. - After the host receives the second and subsequent fragment with the Message Continued Flag "C" = 1, it should decrement the all frame mode counter by sending an All Frame Mode Packet to the FLEX<sup>TM</sup> decoder II with the "DAF" bit = 1. Alternatively, the host may choose to decrement the counter at the end of the entire message by decrementing the counter once for each fragment received. - When the host receives a Message Packet with the Message Continued Flag "C" = 0, it will send two All Frame Mode Packets to the FLEX<sup>TM</sup> decoder II with the "DAF" bit = 1. The two packets decrement the count for the first fragment and the last fragment. This dec-rements the all frame counter to zero, if no other fragmented messages, temporary addresses are pending and the FAF bit is clear in the All Frame Mode Register, the FLEX<sup>TM</sup> decoder II returns to normal operation. • The above process must be repeated for each occurrence of a fragmented message. The host must keep track of the number of fragmented messages being decoded and insure the all frame mode counter decrements after each fragment or after each fragmented message. Table 14.32 Alphanumeric Message without fragmentation | PACKET | PACKET TYPE | PHASE | All Frame<br>Counter | COMMENT | |--------|-------------|-------|----------------------|----------------------------------------------------------------------------------------------| | 1st | ADDRESS 1 | А | 0 | Address 1 is received | | 2nd | VECTOR 1 | Α | 1 | Vector = Alphanumeric Type | | 3rd | MESSAGE | A | 1 | Message Word received "C" bit = 0, No more fragments are expected. | | 4th | Variable* | | 0 | Host writes All Frame Mode Packet to the FLEX <sup>™</sup> decoder II with the "DAF" bit = 1 | Note: \* Host Initiated Packet. The FLEX™ decoder II returns a packet according to 14.4, Decoder-to-Host Packet Descriptions. Table 14.33 Alphanumeric Message with fragmentation | PACKET | PACKET TYPE | PHASE | All Frame<br>Counter | COMMENT | |--------|-------------|-------|----------------------|----------------------------------------------------------------------------------------------| | 1st | ADDRESS 1 | А | 0 | Address 1 is received | | 2nd | VECTOR 1 | Α | 1 | Vector = Alphanumeric Type | | 3rd | MESSAGE | A | 1 | Message Word received "C" bit = 1,<br>Message is fragmented, more expected | | 4th | STATUS | | 1 | End of Frame Indication (EOF = 1) | | 5th | ADDRESS 1 | В | 1 | Address 1 is received | | 6th | VECTOR 1 | В | 2 | Vector = Alphanumeric Type | | 7th | MESSAGE | В | 2 | Message Word received "C" bit = 1,<br>Message is fragmented, more expected. | | 8th | Variable* | | 1 | Host writes All Frame Mode Packet to the FLEX™ decoder II with the "DAF" bit = 1 | | 9th | STATUS | | 1 | End of Frame Indication (EOF = 1) | | 10th | ADDRESS 1 | Α | 1 | Address 1 is received | | 11th | VECTOR 1 | Α | 2 | Vector = Alphanumeric type | | 12th | MESSAGE | A | 2 | Message Word received "C" bit = 0, No more fragments are expected. | | 13th | Variable* | | 1 | Host writes All Frame Mode Packet to the FLEX™ decoder II with the "DAF" bit = 1 | | 14th | Variable* | | 0 | Host writes All Frame Mode Packet to the FLEX <sup>™</sup> decoder II with the "DAF" bit = 1 | Note: \* Host Initiated Packet. The FLEX™ decoder II returns a packet according to 14.4, Decoder-to-Host Packet Descriptions. # 14.5.4 Operation of a Temporary Address # 1. Group Messaging The FLEX protocol allows for a dynamic group call for the purpose of sending a common message to a group of paging devices. The dynamic group call approach assigns a "Temporary Address" using the personal address and the short instruction vector. The FLEX protocol specifies sixteen addresses for the dynamic group call which may be temporarily activated in a future frame (If the frame or one of the frames designated is equal to the present frame the host is to interpret this as the next occurrence of this frame 4 minutes in the future.) The temporary address is valid for one message starting in the specified frame(s) and remaining valid throughout the following frames to the completion of the message. If the message is not found in the specified frame(s) the host must disable the assigned temporary address. The following describes the sequence of events between the Host and the FLEX<sup>TM</sup> decoder II required to handle a temporary address: - Following an Address Packet, the host will receive a Vector Packet with $V_2$ $V_1$ $V_0$ = 001 and $i_2$ $i_1$ $i_0$ = 000 or 010 (a Short Instruction Vector indicating a temporary address has been assigned to this pager). The system may send either and $i_2$ $i_1$ $i_0$ = 000 or and $i_2$ $i_1$ $i_0$ = 010 or both when assigning a temporary address. The vector packet with and $i_2$ $i_1$ $i_0$ = 000 will indicate which temporary address is assigned and the frame in which the temporary address is expected. The vector packet with and $i_2$ $i_1$ $i_0$ = 010 will indicate which temporary address is assigned, the MSb of the expected frame (essentially indicating 64 frames in which to look for the temporary address), and a message sequence number. When the vector packet with and $i_2$ $i_1$ $i_0$ = 010 is received on a long address, the specific assign frame is included in the mes-sage word sent after the vector. - The FLEX<sup>TM</sup> decoder II will increment the corresponding temporary address counter for each temporary address assignment vector received and begin to decode all of the follow-ing frames. Note that this implies a single dynamic group assignment that is implemented by sending two short instructions (one for each temporary address assignment mode of the short instruction vector) will cause the corresponding temporary address counter to incre-ment twice. - The FLEX<sup>TM</sup> decoder II continues to decode all of the frames and passes any address information, vector information and message information to the host followed by a status packet indicating the end of each frame and the current frame number. There are several scenarios which may occur with temporary addresses. - 1. The temporary address is not found in the any of the assigned frames and therefore the host must terminate the temporary address mode by sending an All Frame Mode Packet to the FLEX<sup>TM</sup> decoder II with the "DTA" bit of the particular temporary address set (if both temporary address assignment packets were used to assign the temporary address, the "DTA" bit must be set twice to disable the temporary address). - 2. The temporary address is found in the frame it was assigned and was not a fragmented message. Again, the host must terminate the temporary address mode by sending an All Frame Mode Packet to the FLEX<sup>TM</sup> decoder II with the "DTA" bit of the particular temporary address set (if both temporary address assignment packets were used to assign the temporary address, the "DTA" bit must be set twice to disable the temporary address). - 3. The temporary address is found in the assigned frame and it is a fragmented message. In this case, the host must follow the rules for Operation of a Fragmented Message and determine the proper time to stop the all frame mode operation. In this case, the host must write to the "DAF" bit with a "1" and the appropriate "DTA" bit with a "1" in the All Frame Mode Register in order to terminate both the fragmented message and the temporary address (if both temporary address assignment packets were used to assign the temporary address, the "DTA" bit must be set twice to disable the temporary address). • The above operation is repeated for every temporary address. ### 14.5.5 Using the Receiver Shutdown Packet The contents of this section apply to the FLEX Roaming Decoder. They are not applicable to the FLEX Non-Roaming Decoder. ### 1. Calculating Time Left The receiver shutdown packet gives timing information to the host. Two times are of particular interest when implementing a roaming algorithm. - TimeToWarmUpStart. Defined as the amount of time there is before the receiver will start to warm up (i.e. transition from the off state to the first warm up state). - TimeToTasksDisabled. Defined as the amount of time the host has to complete any host initiated tasks (e.g. by setting SND or SAS in the roaming control packet). The formula's for calculating these times depend on whether the FLEX<sup>TM</sup> decoder II is in synchronous mode or asynchronous mode. #### SYNCHRONOUS MODE: ``` TimeToWarmUpStart ≥ (TNF • 80ms) + (SkippedFrames • 1874.375ms) + ReceiverOffTime −167.5ms ``` TimeToTasksDisabled ≥ (TNF • 80ms) + (SkippedFrames • 1874.375ms) - 247.5ms #### ASYNCHRONOUS MODE: ``` TimeToWarmUpStart ≥ ((TNF -2) • 80ms) + ReceiverOffTime ``` TimeToTasksDisabled ≥ ((TNF -3) • 80 ms) Where, TNF: Time to Next Frame. Value from the receiver shutdown packet. SkippedFrames: The number of frames that won't be decoded. This can be calculated from the Current Frame (CF) and Next Needed Frame (NAF) fields in the receiver shutdown packet (e.g. If CF is 10 and NAF is 12, then SkippedFrames is 1) ReceiverOffTime: The time programmed in the receiver off setting packet. ### 2. Calculating How Long Tasks Take Since the TimeToTaskDisabled discussed in the previous section limits how much the host can do while the FLEX $^{\text{TM}}$ decoder II is battery saving, it is necessary for the host to know how long it can take the FLEX $^{\text{TM}}$ decoder II to perform a task. The formulas below calculate how long the two types of host initiated tasks take to complete as measured from the last SPI clock of the packet that initiates the task to the time the receiver shutdown sequence starts. Note that the receiver shutdown sequence must start before tasks are disabled. The following formula calculates how long it will take to complete a Noise Detect started by setting the SND bit in the roaming control packet. This formula assumes that (1) the noise detect was performed while in synchronous mode or (2) the noise detect was performed in asynchronous mode and did not find FLEX signal or (3) the noise detect found FLEX signal but the DAS bit of the roaming control packet was set. TimeToPerformNoiseDetect ≤ TotalWarmUpTime + 82ms Where. TotalWarmUpTime: The sum of the times programmed for the used warm up steps plus the time programmed for the 3200sps Sync Setting in the receiver control configuration packets. The following formula calculates how long it will take to complete an A-word search initiated by setting the SAS bit in the roaming control packet. This formula assumes that the A-word search failed to find roaming FLEX channel. TimeToPerformAwordSearch ≤ TotalWarmUpTime + AST + 47ms Where. TotalWarmUpTime: The sum of the times programmed for the used warm up steps plus the time programmed for the 3200sps Sync Setting in the receiver control configuration packets. AST: The value configured using the timing control packet. The following formula calculates how long it will take to complete a Noise Detect/A-word search combination. This can occur when the noise detect is performed while in asynchronous mode, the noise detect finds FLEX signal, and the DAS bit of the roaming control packet is not set. TimeToPerformBoth ≤ TotalWarmUpTime + AST +127ms Where, TotalWarmUpTime: The sum of the times programmed for the used warm up steps plus the time programmed for the 3200sps Sync Setting in the receiver control configuration packets. AST: The value configured using the timing control packet. # 14.6 Timing Diagrams (Reference Data) The following diagrams show the timing in a standalone FLEX $^{\text{TM}}$ Decoder II IC. They do not apply to this LSI, and should be used only for reference. ## **14.6.1 SPI Timing** The following diagram and table describe the timing specifications of the SPI interface. Figure 14.13 SPI Timing Table 14.34 SPI Timing ( $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}, \text{TA} = -20^{\circ}\text{C to } 75^{\circ}\text{C}$ ) | Characteristic Conditions | | Symbol | Min* <sup>1</sup> | Max*1 | Unit | |--------------------------------------------------------------------------------|------------------|----------------------------|-------------------|-------|------| | Operating Frequency | | f <sub>OP</sub> | dc | 1 | MHz | | Cycle Time | | t <sub>CYC</sub> | 1000 | | ns | | Select Lead Time | | t <sub>LEAD1</sub> | 200 | | ns | | De-select Lag Time | | t <sub>LAG1</sub> | 200 | | ns | | Select-to-Ready Time previous packet did no address word* $^2$ $C_L = 0$ | | t <sub>RDY</sub> | | 80 | μs | | | ammed an address | t <sub>RDY</sub> | | 420 | μs | | Re-select Time previous packet was a packet* <sup>3</sup> C <sub>L</sub> =50pf | checksum/special | t <sub>RS</sub> | 30 | | μs | | Ready High Time | | t <sub>RH</sub> | 50 | | μs | | Ready Lead Time | | t <sub>LEAD2</sub> | 200 | | ns | | Not Ready Lag Time C <sub>L</sub> =50pf | | t <sub>LAG2</sub> | | 200 | ns | | MOSI Data Setup Time | | $\mathbf{t}_{\text{SU}}$ | 200 | | ns | | MOSI Data Hold Time | | $\mathbf{t}_{\mathrm{HI}}$ | 200 | | ns | | MISO Access Time C <sub>L</sub> =50pf | | $\mathbf{t}_{AC}$ | 0 | 200 | ns | | MISO Disable Time | | t <sub>DIS</sub> | | 300 | ns | | MISO Data Valid Time C <sub>L</sub> =50pf | | $t_{\vee}$ | | 200 | ns | | MISO Data Hold Time | | $t_{\text{HO}}$ | 0 | | ns | | SS High Time | | t <sub>ssh</sub> | 200 | | ns | | SCK High Time | | t <sub>SCKH</sub> | 300 | | ns | | SCK Low Time | | t <sub>SCKL</sub> | 300 | | ns | | SCK Rise Time 20% to 70% $V_{\tiny DD}$ | | $t_{R}$ | | 1 | μs | | SCK Fall Time 20% to 70% V <sub>DD</sub> | | t <sub>F</sub> | | 1 | μs | Notes: \*1 The specifications given in this data sheet indicate the minimum performance level of all FLEX™ decoders regardless of manufacturer. Individual manufacturers may have better performance than indicated. <sup>\*2</sup> When the host re-programs an address word with a Host-to-Decoder packet ID > 127 (decimal), there may be an added delay before the FLEX<sup>™</sup> decoder II is ready for another packet. <sup>\*3</sup> When the host sends a checksum packet (ID is 00) or a special packet (ID is 1C through 1F hex) the t<sub>RS</sub> specification applies, otherwise the timing specifications for t<sub>LAG1</sub> and t<sub>LSH</sub> govern the re-select timing. ## 14.6.2 Start-up Timing The following diagram and table describe the timing specifications of the FLEX $^{\text{TM}}$ decoder II when power is applied. Figure 14.14 Start-up Timing Table 14.35 Start-up Timing ( $V_{CC}$ = 2.7 V to 3.6 V, $T_A$ = -20°C to 75°C) | Characteristic | Conditions | Symbol | Min* <sup>1</sup> | Max *1 | Unit | | |--------------------------|------------|--------------------|-------------------|--------|------|--| | Oscillator Start-up Time | | t <sub>START</sub> | | 5 | sec | | | RESET Hold Time | | t <sub>RESET</sub> | 200 | | ns | | | RESET High to READY Low | | t <sub>RHRL</sub> | 76,800 | 76,800 | T*2 | | Notes: \*1 The specifications given in this data sheet indicate the minimum performance level of all manufacturers of the FLEX™ decoder II. Individual manufacturers may have better performance than indicated. <sup>\*2</sup> T is one period of the $\emptyset_{\text{DEC}}$ clock source. Note that from power-up, the oscillator start-up time can impact the availability and period of clock strobes. This can affect the actual RESET high to READY low timing. # 14.6.3 Reset Timing The following diagram and table describe the timing specifications of the FLEX<sup>TM</sup> decoder II when it is reset. Figure 14.15 Reset Timing Table 14.36 Reset Timing ( $V_{CC} = 2.7 \text{ V}$ to 3.6 V, $T_A = -20^{\circ}\text{C}$ to 75°C) | Characteristic | Conditions | Symbol | Min* <sup>1</sup> | Max*1 | Unit | |-------------------------|------------|-------------------|-------------------|--------|------| | RESET Pulse Width | | t <sub>RL</sub> | 200 | _ | ns | | RESET Low to READY High | | t <sub>RLRH</sub> | _ | 200 | ns | | RESET High to READY Low | | t <sub>RHRL</sub> | 76,800 | 76,800 | T*2 | Notes: \*1 The specifications given in this data sheet indicate the minimum performance level of all manufacturers of the FLEX<sup>™</sup> decoder II. Individual manufacturers may have better performance than indicated. <sup>\*2</sup> T is one period of the $\emptyset_{DEC}$ clock source. # Section 15 A/D Converter ### 15.1 Overview The LSI incorporates a successive approximation type 10-bit A/D converter that allows up to eight analog input channels to be selected. #### 15.1.1 Features A/D converter features are listed below - 10-bit resolution - Eight input channels - Settable analog conversion voltage range - Conversion of analog voltages with the reference voltage pin $(V_{ref})$ as the analog reference voltage - · High-speed conversion - Minimum conversion time: 9.9 µs per channel (at 13 MHz operation) - Choice of single mode or scan mode - Single mode: Single-channel A/D conversion - Scan mode: Continuous A/D conversion on 1 to 4 channels - Four data registers - Conversion results are held in a 16-bit data register for each channel - Sample and hold function - Three kinds of conversion start - Choice of software or timer conversion start trigger (TPU or 8-bit timer), or ADTRG pin - A/D conversion end interrupt generation - A/D conversion end interrupt (ADI) request can be generated at the end of A/D conversion - Module stop mode can be set - As the initial setting, A/D converter operation is halted. Register access is enabled by exiting module stop mode. # 15.1.2 Block Diagram Figure 15.1 shows a block diagram of the A/D converter. Figure 15.1 Block Diagram of A/D Converter # 15.1.3 Pin Configuration Table 15.1 summarizes the input pins used by the A/D converter. The AVcc and AVss pins are the power supply pins for the analog block in the A/D converter. The Vref pin is the A/D conversion reference voltage pin. The eight analog input pins are divided into two groups: group 0 (AN0 to AN3), and group 1 (AN4 to AN7). Table 15.1 A/D Converter Pins | Pin Name | Symbol | I/O | Function | |--------------------------------|--------|-------|----------------------------------------------------| | Analog power supply pin | AVcc | Input | Analog block power supply | | Analog ground pin | AVss | Input | Analog block ground and reference voltage | | Reference voltage pin | Vref | Input | A/D conversion reference voltage | | Analog input pin 0 | AN0 | Input | Group 0 analog inputs | | Analog input pin 1 | AN1 | Input | | | Analog input pin 2 | AN2 | Input | | | Analog input pin 3 | AN3 | Input | | | Analog input pin 4 | AN4 | Input | Group 1 analog inputs | | Analog input pin 5 | AN5 | Input | | | Analog input pin 6 | AN6 | Input | | | Analog input pin 7 | AN7 | Input | | | A/D external trigger input pin | ADTRG | Input | External trigger input for starting A/D conversion | # 15.1.4 Register Configuration Table 15.2 summarizes the registers of the A/D converter. **Table 15.2** A/D Converter Registers | Name | Abbreviation | R/W | Initial Value | Address*1 | |--------------------------------|--------------|---------|---------------|-----------| | A/D data register AH | ADDRAH | R | H'00 | H'FF90 | | A/D data register AL | ADDRAL | R | H'00 | H'FF91 | | A/D data register BH | ADDRBH | R | H'00 | H'FF92 | | A/D data register BL | ADDRBL | R | H'00 | H'FF93 | | A/D data register CH | ADDRCH | R | H'00 | H'FF94 | | A/D data register CL | ADDRCL | R | H'00 | H'FF95 | | A/D data register DH | ADDRDH | R | H'00 | H'FF96 | | A/D data register DL | ADDRDL | R | H'00 | H'FF97 | | A/D control/status register | ADCSR | R/(W)*2 | H'00 | H'FF98 | | A/D control register | ADCR | R/W | H'33 | H'FF99 | | Module stop control register A | MSTPCRA | R/W | H'3F | H'FDE8 | Notes: \*1 Lower 16 bits of the address. <sup>\*2</sup> Bit 7 can only be written with 0 for flag clearing. # 15.2 Register Descriptions # 15.2.1 A/D Data Registers A to D (ADDRA to ADDRD) | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---| | | | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | There are four 16-bit read-only ADDR registers, ADDRA to ADDRD, used to store the results of A/D conversion. The 10-bit data resulting from A/D conversion is transferred to the ADDR register for the selected channel and stored there. The upper 8 bits of the converted data are transferred to the upper byte (bits 15 to 8) of ADDR, and the lower 2 bits are transferred to the lower byte (bits 7 and 6) and stored. Bits 5 to 0 are always read as 0. The correspondence between the analog input channels and ADDR registers is shown in table 15.3. ADDR can always be read by the CPU. The upper byte can be read directly, but for the lower byte, data transfer is performed via a temporary register (TEMP). For details, see section 15.3, Interface to Bus Master. The ADDR registers are initialized to H'0000 by a reset, and in standby mode or module stop mode. Table 15.3 Analog Input Channels and Corresponding ADDR Registers ### **Analog Input Channel** | Group 0 | Group 1 | A/D Data Register | | |---------|---------|-------------------|--| | AN0 | AN4 | ADDRA | | | AN1 | AN5 | ADDRB | | | AN2 | AN6 | ADDRC | | | AN3 | AN7 | ADDRD | | # 15.2.2 A/D Control/Status Register (ADCSR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|--------|------|------|------|-----|-----|-----|-----| | | | ADF | ADIE | ADST | SCAN | _ | CH2 | CH1 | CH0 | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/W Note: \* Only 0 can be written to bit 7, to clear this flag. ADCSR is an 8-bit readable/writable register that controls A/D conversion operations. ADCSR is initialized to H'00 by a reset, and in hardware standby mode or module stop mode. Bit 7—A/D End Flag (ADF): Status flag that indicates the end of A/D conversion. Bit 7 | ADF | Description | | | | | | | | |-----|-----------------------------------------------------------------------------|--|--|--|--|--|--|--| | 0 | [Clearing conditions] (Initial value | | | | | | | | | | <ul> <li>When 0 is written to the ADF flag after reading ADF = 1</li> </ul> | | | | | | | | | | When the DTC is activated by an ADI interrupt and ADDR is read | | | | | | | | | 1 | [Setting conditions] | | | | | | | | | | Single mode: When A/D conversion ends | | | | | | | | | | Scan mode: When A/D conversion ends on all specified channels | | | | | | | | **Bit 6—A/D Interrupt Enable (ADIE):** Selects enabling or disabling of interrupt (ADI) requests at the end of A/D conversion. Bit 6 | ADIE | Description | | |------|-----------------------------------------------------|-----------------| | 0 | A/D conversion end interrupt (ADI) request disabled | (Initial value) | | 1 | A/D conversion end interrupt (ADI) request enabled | | **Bit 5—A/D Start (ADST):** Selects starting or stopping on A/D conversion. Holds a value of 1 during A/D conversion. The ADST bit can be set to 1 by software, a timer conversion start trigger, or the A/D external trigger input pin (ADTRG). #### Bit 5 | ADST | De | escription | | | |------|----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | • | A/D conversi | on stopped | (Initial value) | | 1 | • | Single mode | A/D conversion is started. Cleared to 0 automatically conversion on the specified channel ends | when | | | • | Scan mode: | A/D conversion is started. Conversion continues seq selected channels until ADST is cleared to 0 by softw a transition to standby mode or module stop mode. | • | **Bit 4—Scan Mode (SCAN):** Selects single mode or scan mode as the A/D conversion operating mode. See section 15.4, Operation, for single mode and scan mode operation. Only set the SCAN bit while conversion is stopped. #### Bit 4 | SCAN | Description | | |------|-------------|-----------------| | 0 | Single mode | (Initial value) | | 1 | Scan mode | | **Bit 3—Reserved:** 0 should be written to this bit. Bits 2 to 0—Channel Select 2 to 0 (CH2 to CH0): Together with the SCAN bit, these bits select the analog input channels. Only set the input channel while conversion is stopped (ADST = 0). | Group<br>Selection | Char | nel Selection | Description | | | | | | |--------------------|------|---------------|---------------------------|-------------------------|--|--|--|--| | CH2 | CH1 | СНО | Single Mode<br>(SCAN = 0) | Scan Mode<br>(SCAN = 1) | | | | | | 0 | 0 | 0 | AN0 (Initial value) | AN0 | | | | | | | | 1 | AN1 | ANO, AN1 | | | | | | | 1 | 0 | AN2 | AN0 to AN2 | | | | | | | | 1 | AN3 | AN0 to AN3 | | | | | | 1 | 0 | 0 | AN4 | AN4 | | | | | | | | 1 | AN5 | AN4, AN5 | | | | | | | 1 | 0 | AN6 | AN4 to AN6 | | | | | | | | 1 | AN7 | AN4 to AN7 | | | | | ## 15.2.3 A/D Control Register (ADCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----|-------|-------|---|---|------|------|---|---| | | | TRGS1 | TRGS0 | _ | _ | CKS1 | CKS0 | _ | _ | | Initial value | €: | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | R/W | : | R/W | R/W | _ | _ | R/W | R/W | _ | | ADCR is an 8-bit readable/writable register that enables or disables external triggering of A/D conversion operations and sets the A/D conversion time. ADCR is initialized to H'33 by a reset, and in standby mode or module stop mode. **Bits 7 and 6—Timer Trigger Select 1 and 0 (TRGS1, TRGS0):** Select enabling or disabling of the start of A/D conversion by a trigger signal. Only set bits TRGS1 and TRGS0 while conversion is stopped (ADST = 0). | Bit 7 | Bit 6 | | | |-------|-------|------------------------------------------------------------|-----------------| | TRGS1 | TRGS0 | Description | | | 0 | 0 | A/D conversion start by software is enabled | (Initial value) | | | 1 | A/D conversion start by TPU conversion start trigger is | enabled | | 1 | 0 | A/D conversion start by 8-bit timer conversion start trigg | ger is enabled | | | 1 | A/D conversion start by external trigger pin (ADTRG) is | enabled | Bits 5, 4, 1, and 0—Reserved: These bits cannot be modified and are always read as 1. Bits 3 and 2—Clock Select 1 and 0 (CKS1, CKS0): These bits select the A/D conversion time. The conversion time should be changed only when ADST = 0. The conversion time setting should be less than or equal to the conversion times shown in section 20.2.4, A/D Conversion Characteristics. | Bit 3 | Bit 2 | | | |-------|-------|-------------------------------------|-----------------| | CKS1 | CKS0 | Description | | | 0 | 0 | Conversion time = 530 states (max.) | (Initial value) | | | 1 | Conversion time = 260 states (max.) | | | 1 | 0 | Conversion time = 134 states (max.) | | | | 1 | Conversion time = 68 states (max.) | | ### 15.2.4 Module Stop Control Register A (MSTPCRA) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial value | : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRA is an 8-bit readable/writable register that performs module stop mode control. When the MSTPA1 bit in MSTPCR is set to 1, A/D converter operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see section 19.5, Module Stop Mode. MSTPCRA is initialized to H'3F by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 1—Module Stop (MSTPA1):** Specifies the A/D converter module stop mode. ### Bit 1 | MSTPA1 | <br>Description | | |--------|----------------------------------------|-----------------| | 0 | A/D converter module stop mode cleared | | | 1 | A/D converter module stop mode set | (Initial value) | ## 15.3 Interface to Bus Master ADDRA to ADDRD are 16-bit registers, and the data bus to the bus master is 8 bits wide. Therefore, in accesses by the bus master, the upper byte is accessed directly, but the lower byte is accessed via a temporary register (TEMP). A data read from ADDR is performed as follows. When the upper byte is read, the upper byte value is transferred to the CPU and the lower byte value is transferred to TEMP. Next, when the lower byte is read, the TEMP contents are transferred to the CPU. When reading ADDR, always read the upper byte before the lower byte. It is possible to read only the upper byte, but if only the lower byte is read, incorrect data may be obtained. Figure 15.2 shows the data flow for ADDR access. Figure 15.2 ADDR Access Operation (Reading H'AA40) # 15.4 Operation The A/D converter operates by successive approximation with 10-bit resolution. It has two operating modes: single mode and scan mode. ### 15.4.1 Single Mode (SCAN = 0) Single mode is selected when A/D conversion is to be performed on a single channel only. A/D conversion is started when the ADST bit is set to 1, according to the software or external trigger input. The ADST bit remains set to 1 during A/D conversion, and is automatically cleared to 0 when conversion ends. On completion of conversion, the ADF flag is set to 1. If the ADIE bit is set to 1 at this time, an ADI interrupt request is generated. The ADF flag is cleared by writing 0 after reading ADCSR. When the operating mode or analog input channel must be changed during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1 to start A/D conversion again. The ADST bit can be set at the same time as the operating mode or input channel is changed. Typical operations when channel 1 (AN1) is selected in single mode are described next. Figure 15.3 shows a timing diagram for this example. - [1] Single mode is selected (SCAN = 0), input channel AN1 is selected (CH2 = 0, CH1 = 0, CH0 = 1), the A/D interrupt is enabled (ADIE = 1), and A/D conversion is started (ADST = 1). - [2] When A/D conversion is completed, the result is transferred to ADDRB. At the same time the ADF flag is set to 1, the ADST bit is cleared to 0, and the A/D converter becomes idle. - [3] Since ADF = 1 and ADIE = 1, an ADI interrupt is requested. - [4] The A/D interrupt handling routine starts. - [5] The routine reads ADCSR, then writes 0 to the ADF flag. - [6] The routine reads and processes the connection result (ADDRB). - [7] Execution of the A/D interrupt handling routine ends. After that, if the ADST bit is set to 1, A/D conversion starts again and steps [2] to [7] are repeated. Figure 15.3 Example of A/D Converter Operation (Single Mode, Channel 1 Selected) ### 15.4.2 Scan Mode (SCAN = 1) Scan mode is useful for monitoring analog inputs in a group of one or more channels. When the ADST bit is set to 1 by a software, timer or external trigger input, A/D conversion starts on the first channel in the group (AN0). When two or more channels are selected, after conversion of the first channel ends, conversion of the second channel (AN1) starts immediately. A/D conversion continues cyclically on the selected channels until the ADST bit is cleared to 0. The conversion results are transferred for storage into the ADDR registers corresponding to the channels. When the operating mode or analog input channel must be changed during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1 to start A/D conversion again from the first channel (AN0). The ADST bit can be set at the same time as the operating mode or input channel is changed. Typical operations when three channels (AN0 to AN2) are selected in scan mode are described next. Figure 15.4 shows a timing diagram for this example. - [1] Scan mode is selected (SCAN = 1), scan group 0 is selected (CH2 = 0), analog input channels AN0 to AN2 are selected (CH1 = 1, CH0 = 0), and A/D conversion is started (ADST = 1). - [2] When A/D conversion of the first channel (AN0) is completed, the result is transferred to ADDRA. Next, conversion of the second channel (AN1) starts automatically. - [3] Conversion proceeds in the same way through the third channel (AN2). - [4] When conversion of all the selected channels (AN0 to AN2) is completed, the ADF flag is set to 1 and conversion of the first channel (AN0) starts again. If the ADIE bit is set to 1 at this time, an ADI interrupt is requested after A/D conversion ends. - [5] Steps [2] to [4] are repeated as long as the ADST bit remains set to 1. When the ADST bit is cleared to 0, A/D conversion stops. After that, if the ADST bit is set to 1, A/D conversion starts again from the first channel (AN0). Figure 15.4 Example of A/D Converter Operation (Scan Mode, Channels AN0 to AN2 Selected) ### 15.4.3 Input Sampling and A/D Conversion Time The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog input at a time $t_D$ after the ADST bit is set to 1, then starts conversion. Figure 15.5 shows the A/D conversion timing. Table 15.4 indicates the A/D conversion time. As indicated in figure 15.5, the A/D conversion time includes $t_D$ and the input sampling time. The length of $t_D$ varies depending on the timing of the write access to ADCSR. The total conversion time therefore varies within the ranges indicated in table 15.4. In scan mode, the values given in table 15.4 apply to the first conversion time. The values given in table 15.5 apply to the second and subsequent conversions. Figure 15.5 A/D Conversion Timing **Table 15.4** A/D Conversion Time (Single Mode) | | | CKS | | | 31 = C | ) | | CKS | | | | S1 = 1 | | | |----------------------------|-------------------|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|--------|-----|--| | | | С | KS0 | = 0 | С | KS0 | = 1 | С | KS0 | = 0 | С | KS0 | = 1 | | | Item | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | A/D conversion start delay | t <sub>D</sub> | 18 | _ | 33 | 10 | _ | 17 | 6 | _ | 9 | 4 | _ | 5 | | | Input sampling time | t <sub>SPL</sub> | _ | 127 | _ | _ | 63 | _ | _ | 31 | _ | _ | 15 | _ | | | A/D conversion time | t <sub>CONV</sub> | 515 | _ | 530 | 259 | _ | 266 | 131 | _ | 134 | 67 | _ | 68 | | Note: Values in the table are the number of states. **Table 15.5** A/D Conversion Time (Scan Mode) | CKS1 | CKS0 | Conversion Time (State) | |------|------|-------------------------| | 0 | 0 | 512 (Fixed) | | | 1 | 256 (Fixed) | | 1 | 0 | 128 (Fixed) | | | 1 | 64 (Fixed) | ### 15.4.4 External Trigger Input Timing A/D conversion can be externally triggered. When the TRGS1 and TRGS0 bits are respectively set to 1 in ADCR, external trigger input is enabled at the ADTRG pin. A falling edge at the ADTRG pin sets the ADST bit to 1 in ADCSR, starting A/D conversion. Other operations, in both single and scan modes, are the same as if the ADST bit has been set to 1 by software. Figure 15.6 shows the timing. Figure 15.6 External Trigger Input Timing ## 15.5 Interrupts The A/D converter generates an A/D conversion end interrupt (ADI) at the end of A/D conversion. ADI interrupt requests can be enabled or disabled by means of the ADIE bit in ADCSR. The DTC can be activated by an ADI interrupt. Having the converted data read by the DTC in response to an ADI interrupt enables continuous conversion to be achieved without imposing a load on software. The A/D converter interrupt source is shown in table 15.6. Table 15.6 A/D Converter Interrupt Source | Interrupt Source | Description | DTC Activation | |------------------|------------------------------------|----------------| | ADI | Interrupt due to end of conversion | Possible | # 15.6 Usage Notes The following points should be noted when using the A/D converter. ### **Setting Range of Analog Power Supply and Other Pins:** (1) Analog input voltage range The voltage applied to analog input pin ANn during A/D conversion should be in the range $AVss \le ANn \le Vref$ . (2) Relation between AVcc, AVss and Vcc, Vss As the relationship between AVcc, AVss and Vcc, Vss, set AVss = Vss. If the A/D converter is not used, the AVCC and AVSS pins must on no account be left open. (3) Vref input range The analog reference voltage input at the Vref pin set in the range Vref $\leq$ AVcc. If conditions (1), (2), and (3) above are not met, the reliability of the device may be adversely affected. **Notes on Board Design:** In board design, digital circuitry and analog circuitry should be as mutually isolated as possible, and layout in which digital circuit signal lines and analog circuit signal lines cross or are in close proximity should be avoided as far as possible. Failure to do so may result in incorrect operation of the analog circuitry due to inductance, adversely affecting A/D conversion values. Also, digital circuitry must be isolated from the analog input signals (AN0 to AN7), analog reference power supply (Vref), and analog power supply (AVcc) by the analog ground (AVss). Also, the analog ground (AVss) should be connected at one point to a stable digital ground (Vss) on the board. **Notes on Noise Countermeasures:** A protection circuit connected to prevent damage due to an abnormal voltage such as an excessive surge at the analog input pins (AN0 to AN7) and analog reference power supply (Vref) should be connected between AVcc and AVss as shown in figure 15.7. Also, the bypass capacitors connected to AVcc and Vref and the filter capacitor connected to AN0 to AN7 must be connected to AVss. If a filter capacitor is connected as shown in figure 15.7, the input currents at the analog input pins (AN0 to AN7) are averaged, and so an error may arise. Also, when A/D conversion is performed frequently, as in scan mode, if the current charged and discharged by the capacitance of the sample-and-hold circuit in the A/D converter exceeds the current input via the input impedance ( $R_{in}$ ), an error will arise in the analog input pin voltage. Careful consideration is therefore required when deciding the circuit constants. Figure 15.7 Example of Analog Input Protection Circuit **Table 15.7 Analog Pin Specifications** | Item | Min | Max | Unit | |-------------------------------------|-----|-----|------| | Analog input capacitance | _ | 20 | pF | | Permissible signal source impedance | _ | 5* | kΩ | Note: \* When $V_{CC} = 2.7 \text{ V}$ to 3.6 V Figure 15.8 Analog Input Pin Equivalent Circuit **A/D Conversion Precision Definitions:** LSI A/D conversion precision definitions are given below. #### Resolution The number of A/D converter digital output codes #### Offset error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from the minimum voltage value B'0000000000 (H'000) to B'0000000001 (H'001) (see figure 15.10). #### Full-scale error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from B'1111111110 (H'3FE) to B'1111111111 (H'3FF) (see figure 15.10). #### Ouantization error The deviation inherent in the A/D converter, given by 1/2 LSB (see figure 15.9). ### • Nonlinearity error The error with respect to the ideal A/D conversion characteristic between the zero voltage and the full-scale voltage. Does not include the offset error, full-scale error, or quantization error. #### Absolute precision The deviation between the digital value and the analog input value. Includes the offset error, full-scale error, quantization error, and nonlinearity error. Figure 15.9 A/D Conversion Precision Definitions (1) Figure 15.10 A/D Conversion Precision Definitions (2) **Permissible Signal Source Impedance:** LSI analog input is designed so that conversion precision is guaranteed for an input signal for which the signal source impedance is $5 \text{ k}\Omega$ or less. This specification is provided to enable the A/D converter's sample-and-hold circuit input capacitance to be charged within the sampling time; if the sensor output impedance exceeds $5 \text{ k}\Omega$ , charging may be insufficient and it may not be possible to guarantee the A/D conversion precision. However, if a large capacitance is provided externally, the input load will essentially comprise only the internal input resistance of $10 \text{ k}\Omega$ , and the signal source impedance is ignored. However, since a low-pass filter effect is obtained in this case, it may not be possible to follow an analog signal with a large differential coefficient (e.g., $5 \text{ mV/}\mu\text{s}$ or greater). When converting a high-speed analog signal, a low-impedance buffer should be inserted. **Influences on Absolute Precision:** Adding capacitance results in coupling with GND, and therefore noise in GND may adversely affect absolute precision. Be sure to make the connection to an electrically stable GND such as $AV_{SS}$ . Care is also required to insure that filter circuits do not communicate with digital signals on the mounting board, so acting as antennas. Figure 15.11 Example of Analog Input Circuit RENESAS # Section 16 RAM ### 16.1 Overview The LSI has 16 kbytes of on-chip high-speed static RAM. The RAM is connected to the CPU by a 16-bit data bus, enabling one-state access by the CPU to both byte data and word data. This makes it possible to perform fast word data transfer. The on-chip RAM can be enabled or disabled by means of the RAM enable bit (RAME) in the system control register (SYSCR). ### 16.1.1 Block Diagram Figure 16.1 shows a block diagram of the on-chip RAM. Figure 16.1 Block Diagram of RAM ## 16.1.2 Register Configuration The on-chip RAM is controlled by SYSCR. Table 16.1 shows the address and initial value of SYSCR. Table 16.1 RAM Register | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------|--------------|-----|---------------|----------| | System control register | SYSCR | R/W | H'01 | H'FDE5 | Note: \* Lower 16 bits of the address. # 16.2 Register Descriptions ## 16.2.1 System Control Register (SYSCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|---|-------|-------|-------|-------|---|------| | | | _ | _ | INTM1 | INTM0 | NMIEG | MRESE | _ | RAME | | Initial value | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W | : | R/W | _ | R/W | R/W | R/W | R/W | _ | R/W | The on-chip RAM is enabled or disabled by the RAME bit in SYSCR. For details of other bits in SYSCR, see section 3.2.2, System Control Register (SYSCR). **Bit 0—RAM Enable (RAME):** Enables or disables the on-chip RAM. The RAME bit is initialized when the reset state is released. It is not initialized in software standby mode. Bit 0 | RAME | Description Description | | |------|-------------------------|-----------------| | 0 | On-chip RAM is disabled | | | 1 | On-chip RAM is enabled | (Initial value) | Note: When the DTC is used, the RAME bit must be set to 1. ## 16.3 Operation When the RAME bit is set to 1, accesses to addresses H'FFB000 to H'FFEFBF and H'FFFFC0 to H'FFFFFF in the LSI is directed to the on-chip RAM. When the RAME bit is cleared to 0, the off-chip address space is accessed. Since the on-chip RAM is connected to the CPU by an internal 16-bit data bus, it can be written to and read in byte or word units. Each type of access can be performed in one state. Even addresses use the upper 8 bits, and odd addresses use the lower 8 bits. Word data must start at an even address. ## 16.4 Usage Note DTC register information can be located in addresses H'FFEBC0 to H'FFEFBF. When the DTC is used, the RAME bit must not be cleared to 0. ## Section 17 ROM #### 17.1 Overview The LSI has 128 kbytes of on-chip ROM (flash memory). The ROM is connected to the CPU by a 16-bit data bus. The CPU accesses both byte data and word data in one state, making possible rapid instruction fetches and high-speed processing. The on-chip ROM is enabled or disabled by setting the mode pins (MD2, MD1, and MD0). The flash memory versions can be erased and programmed on-board as well as with a PROM programmer. #### 17.1.1 Block Diagram Figure 17.1 shows a block diagram of the on-chip ROM. Figure 17.1 Block Diagram of ROM ### 17.1.2 Register Configuration This LSI's on-chip ROM is controlled by the mode pins. The register configuration is shown in table 17.1. Table 17.1 ROM Register | Name | Abbreviation | R/W | Initial Value | Address* | |-----------------------|--------------|-----|---------------|----------| | Mode control register | MDCR | R/W | Undefined | H'FDE7 | Note: \* Lower 16 bits of the address. ## 17.2 Register Descriptions ### 17.2.1 Mode Control Register (MDCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|------|------|------| | | | _ | | | _ | _ | MDS2 | MDS1 | MDS0 | | Initial value | : | 1 | 0 | 0 | 0 | 0 | * | * | * | | R/W | : | _ | _ | _ | _ | _ | R | R | R | Note: \* Determined by pins MD2 to MD0. MDCR is an 8-bit read-only register that indicates the current operating mode of the LSI. Bit 7—Reserved: This bit cannot be modified and is always read as 1. Bits 6 to 3—Reserved: These bits cannot be modified and are always read as 0. **Bits 2 to 0—Mode Select 2 to 0 (MDS2 to MDS0):** These bits indicate the input levels at pins MD2 to MD0 (the current operating mode). Bits MDS2 to MDS0 correspond to pins MD2 to MD0. MDS2 to MDS0 are read-only bits, and cannot be written to. The mode pin (MD2 to MD0) input levels are latched into these bits when MDCR is read. These latches are canceled by a power-on reset. ## 17.3 Operation The on-chip ROM is connected to the CPU by a 16-bit data bus, and both byte and word data can be accessed in one state. Even addresses are connected to the upper 8 bits, and odd addresses to the lower 8 bits. Word data must start at an even address. The on-chip ROM is enabled and disabled by setting the mode pins (MD2, MD1, and MD0). These settings are shown in table 17.2. **Table 17.2 Operating Modes and ROM Area (F-ZTAT version)** | | | | IVIOU | le Fill | | | |-----------|-----------------------------------------------------------------------|-----|-------|---------|-----|------------------------| | Operating | g Mode | FWE | MD2 | MD1 | MD0 | On-Chip ROM | | Mode 0 | _ | 0 | 0 | 0 | 0 | _ | | Mode 1 | _ | | | | 1 | - | | Mode 2 | _ | | | 1 | 0 | - | | Mode 3 | _ | | | | 1 | - | | Mode 4 | Advanced expanded mode with on-chip ROM disabled | _ | 1 | 0 | 0 | Disabled | | Mode 5 | Advanced expanded mode with on-chip ROM disabled | _ | | | 1 | - | | Mode 6 | Advanced expanded mode with on-chip ROM enabled | _ | | 1 | 0 | Enabled (128 kbytes)*1 | | Mode 7 | Advanced single-chip mode | _ | | | 1 | Enabled (128 kbytes)*1 | | Mode 8 | _ | 1 | 0 | 0 | 0 | _ | | Mode 9 | _ | | | | 1 | - | | Mode 10 | Boot mode (advanced expanded mode with on-chip ROM enabled)*1 | _ | | 1 | 0 | Enabled (128 kbytes)*2 | | Mode 11 | Boot mode (advanced single-chip mode)*2 | _ | | | 1 | Enabled (128 kbytes)*2 | | Mode 12 | _ | = | 1 | 0 | 0 | _ | | Mode 13 | _ | | | | 1 | - | | Mode 14 | User program mode (advanced expanded mode with on-chip ROM enabled)*1 | _ | | 1 | 0 | Enabled (128 kbytes)*1 | | Mode 15 | User program mode (advanced single-chip mode)*2 | = | | | 1 | Enabled (128 kbytes)*1 | Mode Pin Notes: \*1 Apart from the fact that flash memory can be erased and programmed, operation is the same as in advanced expanded mode with on-chip ROM enabled. <sup>\*2</sup> Apart from the fact that flash memory can be erased and programmed, operation is the same as in advanced single-chip mode. ### 17.4 Overview of Flash Memory #### 17.4.1 Features The LSI has 128 kbytes of on-chip flash memory. The features of the flash memory are summarized below. - Four flash memory operating modes - Program mode - Erase mode - Program-verify mode - Erase-verify mode - Programming/erase methods The flash memory is programmed 128 bytes at a time. Block erase (in single-block units) can be performed. To erase multiple blocks, each block must be erased in turn. Block erasing can be performed as required on 1 kbyte, 8 kbytes, 16 kbytes, 28 kbytes, and 32 kbytes blocks. • Programming/erase times The flash memory programming time is 10 ms (typ.) for simultaneous 128-byte programming, equivalent approximately to 80 $\mu$ s (typ.) per byte, and the erase time is 100 ms (typ.). • Reprogramming capability The flash memory can be reprogrammed up to 100 times. On-board programming modes There are two modes in which flash memory can be programmed/erased/verified on-board: - Boot mode - User program mode - Automatic bit rate adjustment With data transfer in boot mode, the LSI's bit rate can be automatically adjusted to match the transfer bit rate of the host. • Flash memory emulation in RAM Flash memory programming can be emulated in real time by overlapping a part of RAM onto flash memory. · Protect modes There are three protect modes, hardware, software, and error protection, which allow protected status to be designated for flash memory program/erase/verify operations. • Programmer mode Flash memory can be programmed/erased in programmer mode, using a PROM programmer, as well as in on-board programming mode. ### 17.4.2 Block Diagram Figure 17.2 Block Diagram of Flash Memory #### 17.4.3 Mode Transitions When the mode pins and the FWE pin are set in the reset state and a reset-start is executed, the microcomputer enters an operating mode as shown in figure 17.3. In user mode, flash memory can be read but not programmed or erased. Transitions between user mode and user program mode should only be made when the CPU is not accessing the flash memory. The boot, user program and programmer modes are provided as modes to write and erase the flash memory. Figure 17.3 Flash Memory State Transitions #### 17.4.4 On-Board Programming Modes #### **Boot Mode** #### 1. Initial state The old program version or data remains written in the flash memory. The user should prepare the programming control program and new application program beforehand in the host. Flash memory initialization The erase program in the boot program area (in RAM) is executed, and the flash memory is initialized (to H'FF). In boot mode, total flash memory erasure is performed, without regard to blocks. Programming control program transfer When boot mode is entered, the boot program in the LSI (originally incorporated in the chip) is started and the programming control program in the host is transferred to RAM via SCI communication. The boot program required for flash memory erasing is automatically transferred to the RAM boot program area. Writing new application program The programming control program transferred from the host to RAM is executed, and the new application program in the host is written into the flash memory. Figure 17.4 Boot Mode #### **User Program Mode** 1. Initial state The FWE assessment program that confirms that user program mode has been entered, and the program that will transfer the programming/erase control program from flash memory to on-chip RAM should be written into the flash memory by the user beforehand. The programming/erase control program should be prepared in the host or in the flash memory. Flash memory initialization The programming/erase program in RAM is executed, and the flash memory is initialized (to H'FF). Erasing can be performed in block units, but not in byte units. Programming/erase control program transfer When user program mode is entered, user software confirms this fact, executes transfer program in the flash memory, and transfers the programming/erase control program to RAM. Writing new application program Next, the new application program in the host is written into the erased flash memory blocks. Do not write to unerased blocks. Figure 17.5 User Program Mode #### 17.4.5 Flash Memory Emulation in RAM Emulation should be performed in user mode or user program mode. When the emulation block set in RAMER is accessed while the emulation function is being executed, data written in the overlap RAM is read. Figure 17.6 Reading Overlap RAM Data in User Mode or User Program Mode When overlap RAM data is confirmed, the RAMS bit is cleared, RAM overlap is released, and writes should actually be performed to the flash memory. When the programming control program is transferred to RAM, ensure that the transfer destination and the overlap RAM do not overlap, as this will cause data in the overlap RAM to be rewritten. Figure 17.7 Writing Overlap RAM Data in User Program Mode ### 17.4.6 Differences between Boot Mode and User Program Mode Table 17.3 Differences between Boot Mode and User Program Mode | | <b>Boot Mode</b> | <b>User Program Mode</b> | | |------------------------------|------------------|--------------------------|--| | Total erase | Yes | Yes | | | Block erase | No | Yes | | | Programming control program* | (2) | (1) (2) (3) | | <sup>(1)</sup> Erase/erase-verify Note: \*To be provided by the user, in accordance with the recommended algorithm. <sup>(2)</sup> Program/program-verify <sup>(3)</sup> Emulation ### 17.4.7 Block Configuration The flash memory is divided into four 1 kbyte blocks, one 28 kbytes block, one 16 kbytes block, two 8 kbytes blocks, and two 32 kbytes blocks. Erasure is performed in this unit. Figure 17.8 Flash Memory Block Configuration # 17.5 Pin Configuration The flash memory is controlled by means of the pins shown in table 17.4. **Table 17.4** Pin Configuration | Pin Name | Abbreviation | I/O | Function | |--------------------|--------------|--------|---------------------------------------------------| | Reset | RES | Input | Reset | | Flash write enable | FWE | Input | Flash memory program/erase protection by hardware | | Mode 2 | MD2 | Input | Sets LSI operating mode | | Mode 1 | MD1 | Input | Sets LSI operating mode | | Mode 0 | MD0 | Input | Sets LSI operating mode | | Port F3 | PF3 | Input | Sets LSI operating mode when MD2 = MD1 = MD0 =0 | | Port F0 | PF0 | Input | Sets LSI operating mode when MD2 = MD1 = MD0 =0 | | Port 16 | P16 | Input | Sets LSI operating mode when MD2 = MD1 = MD0 =0 | | Port 14 | P14 | Input | Sets LSI operating mode when MD2 = MD1 = MD0 =0 | | Transmit data | TxD0 | Output | Serial transmit data output | | Receive data | RxD0 | Input | Serial receive data input | ## 17.6 Register Configuration The registers used to control the on-chip flash memory when enabled are shown in table 17.5. In order to access these registers, the FLSHE bit in SCRX must be set to 1 (except for RAMER, SCRX). **Table 17.5 Register Configuration** | Register Name | Abbreviation | R/W | Initial Value | Address*1 | |-------------------------------------|--------------|-------|--------------------|-----------| | Flash memory control register 1 | FLMCR1*5 | R/W*2 | H'00 <sup>*3</sup> | H'FFA8 | | Flash memory control register 2 | FLMCR2*5 | R*2 | H'00 | H'FFA9 | | Erase block register 1 | EBR1*5 | R/W*2 | H'00*4 | H'FFAA | | Erase block register 2 | EBR2*5 | R/W*2 | H'00 <sup>*4</sup> | H'FFAB | | RAM emulation register | RAMER*5 | R/W | H'00 | H'FEDB | | Flash memory power control register | FLPWCR*5 | R/W | H'00 | H'FFAC | | Serial control register X | SCRX | R/W | H'00 | H'FDB4 | Notes: \*1 Lower 16 bits of the address. - \*2 To access these registers, set the FLSHE bit to 1 in serial control register X. Even if FLSHE is set to 1, if the chip is in a mode in which the on-chip flash memory is disabled, a read will return H'00 and writes are invalid. Writes are also invalid when the FWF bit in FLMCR1 is not set to 1. - \*3 When a high level is input to the FWE pin, the initial value is H'80. - \*4 When a low level is input to the FWE pin, or if a high level is input and the SWE1 bit in FLMCR1 is not set, these registers are initialized to H'00. - \*5 FLMCR1, FLMCR2, EBR1, EBR2, RAMER, and FLPWCR are 8-bit registers. Only byte access can be used on these registers, with the access requiring two states. ## 17.7 Register Descriptions #### 17.7.1 Flash Memory Control Register 1 (FLMCR1) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|------|------|------|-----|-----|-----|-----| | | | FWE | SWE1 | ESU1 | PSU1 | EV1 | PV1 | E1 | P1 | | Initial value | : | * | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | R/W Note: \* Determined by the state of the FWE pin. FLMCR1 is an 8-bit register used for flash memory operating mode control. Program-verify mode or erase-verify mode for addresses H'00000 to H'1FFFF is entered by setting SWE1 bit to 1 when FWE = 1, then setting the PV1 or EV1 bit. Program mode for addresses H'00000 to H'1FFFF is entered by setting SWE1 bit to 1 when FWE = 1, then setting the PSU1 bit, and finally setting the P1 bit. Erase mode for addresses H'00000 to H'1FFFF is entered by setting SWE1 bit to 1 when FWE = 1, then setting the ESU1 bit, and finally setting the E1 bit. FLMCR1 is initialized by a power-on reset, and in hardware standby mode and software standby mode. Its initial value is H'80 when a high level is input to the FWE pin, and H'00 when a low level is input. When on-chip flash memory is disabled, a read will return H'00, and writes are invalid. Writes are enabled only in the following cases: Writes to bit SWE1 of FLMCR1 enabled when FWE = 1, to bits ESU1, PSU1, EV1, and PV1 when FWE = 1 and SWE1 = 1, to bit E1 when FWE = 1, SWE1 = 1 and ESU1 = 1, and to bit P1 when FWE = 1, SWE1 = 1, and ESU1 = 1. Bit 7—Flash Write Enable Bit (FWE): Sets hardware protection against flash memory programming/erasing. Bit 7 | FWE | Description | |-----|---------------------------------------------------------------------| | 0 | When a low level is input to the FWE pin (hardware-protected state) | | 1 | When a high level is input to the FWE pin | **Bit 6—Software Write Enable Bit 1 (SWE1):** Enables or disables flash memory programming and erasing. Set this bit when setting bits 5 to 0, bits 7 to 0 of EBR1, and bits 3 to 0 of EBR2. #### Bit 6 | SWE1 | <br>Description | | |------|---------------------|-----------------| | 0 | Writes disabled | (Initial value) | | 1 | Writes enabled | | | | [Setting condition] | | | | When FWE = 1 | | **Bit 5—Erase Setup Bit 1 (ESU1):** Prepares for a transition to erase mode. Set this bit to 1 before setting the E1 bit in FLMCR1 to 1. Do not set the SWE1, PSU1, EV1, PV1, E1, or P1 bit at the same time. #### Bit 5 | ESU1 | Description | | |------|---------------------------|-----------------| | 0 | Erase setup cleared | (Initial value) | | 1 | Erase setup | | | | [Setting condition] | | | | When FWE = 1 and SWE1 = 1 | | **Bit 4—Program Setup Bit 1 (PSU1):** Prepares for a transition to program mode. Set this bit to 1 before setting the P1 bit in FLMCR1 to 1. Do not set the SWE1, ESU1, EV1, PV1, E1, or P1 bit at the same time. Bit 4 | PSU1 | Description | | |------|---------------------------|-----------------| | 0 | Program setup cleared | (Initial value) | | 1 | Program setup | | | | [Setting condition] | | | | When FWE = 1 and SWE1 = 1 | | **Bit 3—Erase-Verify 1 (EV1):** Selects erase-verify mode transition or clearing. Do not set the SWE1, ESU1, PSU1, PV1, E1, or P1 bit at the same time. #### Bit 3 | EV1 | Description | | |-----|---------------------------------|-----------------| | 0 | Erase-verify mode cleared | (Initial value) | | 1 | Transition to erase-verify mode | | | | [Setting condition] | | | | When FWE = 1 and SWE1 = 1 | | **Bit 2—Program-Verify 1 (PV1):** Selects program-verify mode transition or clearing. Do not set the SWE1, ESU1, PSU1, EV1, E1, or P1 bit at the same time. #### Bit 2 | PV1 | Description | | |-----|-----------------------------------|-----------------| | 0 | Program-verify mode cleared | (Initial value) | | 1 | Transition to program-verify mode | | | | [Setting condition] | | | | When FWE = 1 and SWE1 = 1 | | **Bit 1—Erase 1 (E1):** Selects erase mode transition or clearing. Do not set the SWE1, ESU1, PSU1, EV1, PV1, or P1 bit at the same time. ### Bit 1 | E1 | Description | | |----|--------------------------------------|-----------------| | 0 | Erase mode cleared | (Initial value) | | 1 | Transition to erase mode | | | | [Setting condition] | | | | When FWE = 1, SWE1 = 1, and ESU1 = 1 | | **Bit 0—Program 1 (P1):** Selects program mode transition or clearing. Do not set the SWE1, PSU1, ESU1, EV1, PV1, or E1 bit at the same time. #### Bit 0 | P1 | Description | | |----|--------------------------------------|-----------------| | 0 | Program mode cleared | (Initial value) | | 1 | Transition to program mode | | | | [Setting condition] | | | | When FWE = 1, SWE1 = 1, and PSU1 = 1 | | #### 17.7.2 Flash Memory Control Register 2 (FLMCR2) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|---|---|---|---|---|---|---| | | | FLER | _ | _ | | _ | | _ | _ | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | R | R | R | R | R | R | R | Note: FLMCR2 is a read-only register, and should not be written to. FLMCR2 is an 8-bit register used for flash memory operating mode control. FLMCR2 is initialized to H'00 by a power-on reset, and in hardware standby mode and software standby mode. When on-chip flash memory is disabled, a read will return H'00. **Bit 7—Flash Memory Error (FLER):** Indicates that an error has occurred during an operation on flash memory (programming or erasing). When FLER is set to 1, flash memory goes to the error-protection state. Bit 7 | FLER | Description | | |------|----------------------------------------------------------------------|-----------------| | 0 | Flash memory is operating normally | (Initial value) | | | Flash memory program/erase protection (error protection) is disabled | I | | | [Clearing condition] | | | | Power-on reset or hardware standby mode | | | 1 | An error has occurred during flash memory programming/erasing | | | | Flash memory program/erase protection (error protection) is enabled | | | | [Setting condition] | | | | See 17.10.3 Error Protection | | **Bits 6 to 0—Reserved:** These bits always read 0. #### 17.7.3 Erase Block Register 1 (EBR1) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W EBR1 is an 8-bit register that specifies the flash memory erase area block by block. EBR1 is initialized to H'00 by a power-on reset, in hardware standby mode and software standby mode, when a low level is input to the FWE pin, and when a high level is input to the FWE pin and the SWE1 bit in FLMCR1 is not set. When a bit in EBR1 is set to 1, the corresponding block can be erased. Other blocks are erase-protected. Only one of the bits of EBR1 and EBR2 combined can be set. Do not set more than one bit, as this will cause all the bits in both EBR1 and EBR2 to be automatically cleared to 0. When on-chip flash memory is disabled, a read will return H'00, and writes are invalid. The flash memory block configuration is shown in table 17.6. ### 17.7.4 Erase Block Register 2 (EBR2) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | _ | | _ | _ | | _ | EB9 | EB8 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W EBR2 is an 8-bit register that specifies the flash memory erase area block by block. EBR2 is initialized to H'00 by a power-on reset, in hardware standby mode and software standby mode, when a low level is input to the FWE pin, and when a high level is input to the FWE pin and the SWE1 bit in FLMCR1 is not set. When a bit in EBR2 is set to 1, the corresponding block can be erased. Other blocks are erase-protected. Only one of the bits of EBR1 and EBR2 combined can be set. Do not set more than one bit, as this will cause all the bits in both EBR1 and EBR2 to be automatically cleared to 0. Bits 7 to 2 are reserved and must only be written with 0. When on-chip flash memory is disabled, a read will return H'00, and writes are invalid. The flash memory block configuration is shown in table 17.6. **Table 17.6 Flash Memory Erase Blocks** | Block (Size) | Addresses | |-----------------|-------------------| | EB0 (1 kbyte) | H'000000-H'0003FF | | EB1 (1 kbyte) | H'000400-H'0007FF | | EB2 (1 kbyte) | H'000800-H'000BFF | | EB3 (1 kbyte) | H'000C00-H'000FFF | | EB4 (28 kbytes) | H'001000-H'007FFF | | EB5 (16 kbytes) | H'008000-H'00BFFF | | EB6 (8 kbytes) | H'00C000-H'00DFFF | | EB7 (8 kbytes) | H'00E000-H'00FFFF | | EB8 (32 kbytes) | H'010000-H'017FFF | | EB9 (32 kbytes) | H'018000-H'01FFFF | ### 17.7.5 RAM Emulation Register (RAMER) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|-----|------|-----|------|------| | | | | _ | _ | | RAMS | _ | RAM1 | RAM0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | R | R | R/W | R/W | R/W | R/W | R/W | RAMER specifies the area of flash memory to be overlapped with part of RAM when emulating real-time flash memory programming. RAMER initialized to H'00 by a power-on reset and in hardware standby mode. It is not initialized in software standby mode. RAMER settings should be made in user mode or user program mode. Flash memory area divisions are shown in table 17.7. To ensure correct operation of the emulation function, the ROM for which RAM emulation is performed should not be accessed immediately after this register has been modified. Normal execution of an access immediately after register modification is not guaranteed. Bits 7 to 5—Reserved: These bits always read 0. Bits 4 and 2—Reserved: Only 0 may be written to these bits. **Bit 3—RAM Select (RAMS):** Specifies selection or non-selection of flash memory emulation in RAM. When RAMS = 1, all flash memory block are program/erase-protected. Bit 3 | RAMS | Description | | |------|-----------------------------------------------------------------|-----------------| | 0 | Emulation not selected | (Initial value) | | | Program/erase-protection of all flash memory blocks is disabled | | | 1 | Emulation selected | | | | Program/erase-protection of all flash memory blocks is enabled | | **Bits 1 and 0—Flash Memory Area Selection:** These bits are used together with bit 3 to select the flash memory area to be overlapped with RAM. (See table 17.7.) Table 17.7 Flash Memory Area Divisions | Addresses | Block Name | RAMS | RAM1 | RAM0 | |-------------------|------------------|------|------|------| | H'FFD000-H'FFD3FF | RAM area 1 kbyte | 0 | * | * | | H'000000-H'0003FF | EB0 (1 kbyte) | 1 | 0 | 0 | | H'000400-H'0007FF | EB1 (1 kbyte) | 1 | 0 | 1 | | H'000800-H'000BFF | EB2 (1 kbyte) | 1 | 1 | 0 | | H'000C00-H'000FFF | EB3 (1 kbyte) | 1 | 1 | 1 | \*: Don't care ### 17.7.6 Flash Memory Power Control Register (FLPWCR) | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|---|---|---|---|---|---|---| | | PDWND | _ | _ | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R | R | R | R | R | R | R | FLPWCR enables or disables a transition to the flash memory power-down mode when the LSI switches to subactive mode. FLPWCR is initialized to H'00 by a power-on reset, and in hardware standby mode and software standby mode. **Bit 7—Power-Down Disable (PDWND):** Enables or disables a transition to the flash memory power-down mode when the LSI switches to subactive mode. Bit 7 | PDWND | | | |-------|-----------------------------------------------------|-----------------| | 0 | Transition to flash memory power-down mode enabled | (Initial value) | | 1 | Transition to flash memory power-down mode disabled | | Note: PDWND is valid only when the LSI is in subactive mode or subsleep mode, and is invalid in other modes. Bits 6 to 0—Reserved: These bits always read 0. ### 17.7.7 Serial Control Register X (SCRX) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-------|-----|-----|-----| | | | _ | _ | _ | _ | FLSHE | _ | _ | _ | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W SCRX is an 8-bit readable/writable register that performs on-chip flash memory control. SCRX is initialized to H'00 by a reset and in hardware standby mode. Bits 7 to 4, 2 to 0—Reserved: Only 0 may be written to these bits. **Bit 3—Flash Memory Control Register Enable (FLSHE):** Controls CPU access to the flash memory control registers (FLMCR1, FLMCR2, EBR1, and EBR2). Setting the FLSHE bit to 1 enables read/write access to the flash memory control registers. If FLSHE is cleared to 0, the flash memory control registers are deselected. In this case, the flash memory control register contents are retained. Bit 3 | FLSHE | Description | | |-------|-----------------------------------------------------------------|-----------------| | 0 | Flash control registers deselected in area H'FFFFA8 to H'FFFFAC | (Initial value) | | 1 | Flash control registers selected in area H'FFFFA8 to H'FFFFAC | | ## 17.8 On-Board Programming Modes When pins are set to on-board programming mode and a reset-start is executed, a transition is made to the on-board programming state in which program/erase/verify operations can be performed on the on-chip flash memory. There are two on-board programming modes: boot mode and user program mode. The pin settings for transition to each of these modes are shown in table 17.8. For a diagram of the transitions to the various flash memory modes, see figure 17.3. **Table 17.8 Setting On-Board Programming Modes** | Mode | | FWE | MD2 | MD1 | MD0 | | |-------------------|------------------|-----|-----|-----|-----|--| | Boot mode | Expanded mode | 1 | 0 | 1 | 0 | | | | Single-chip mode | | 0 | 1 | 1 | | | User program mode | Expanded mode | 1 | 1 | 1 | 0 | | | | Single-chip mode | | 1 | 1 | 1 | | #### 17.8.1 **Boot Mode** When boot mode is used, the flash memory programming control program must be prepared in the host beforehand. The SCI channel to be used is set to asynchronous mode. When a reset-start is executed after the LSI's pins have been set to boot mode, the boot program built into the LSI is started and the programming control program prepared in the host is serially transmitted to the LSI via the SCI. In the LSI, the programming control program received via the SCI is written into the programming control program area in on-chip RAM. After the transfer is completed, control branches to the start address of the programming control program area and the programming control program execution state is entered (flash memory programming is performed). The transferred programming control program must therefore include coding that follows the programming algorithm given later. The system configuration in boot mode is shown in figure 17.9, and the boot mode execution procedure in figure 17.10. Figure 17.9 System Configuration in Boot Mode If a memory cell does not operate normally and cannot be erased, one H'FF byte is transmitted as an erase error indication, and the erase operation and subsequent operations are halted. When a transition is made to boot mode, or from boot mode to another mode, mode switching must be carried out by means of $\overline{RES}$ input. The states of ports with multiplexed address functions and bus control output signals ( $\overline{AS}$ , $\overline{RD}$ , $\overline{WR}$ ) change during the switchover period (while a low level is being input at the $\overline{RES}$ pin), and therefore these pins should not be used for output signals during this period. Figure 17.10 Boot Mode Execution Procedure ### **Automatic SCI Bit Rate Adjustment** Figure 17.11 Automatic SCI Bit Rate Adjustment When boot mode is initiated, the LSI measures the low period of the asynchronous SCI communication data (H'00) transmitted continuously from the host. The SCI transmit/receive format should be set as follows: 8-bit data, 1 stop bit, no parity. The LSI calculates the bit rate of the transmission from the host from the measured low period, and transmits one H'00 byte to the host to indicate the end of bit rate adjustment. The host should confirm that this adjustment end indication (H'00) has been received normally, and transmit one H'55 byte to the LSI. If reception cannot be performed normally, initiate boot mode again (reset), and repeat the above operations. Depending on the host's transmission bit rate and the LSI's system clock frequency, there will be a discrepancy between the bit rates of the host and the LSI. Set the host transfer bit rate at 4,800, 9,600, or 19,200 bps to operate the SCI properly. Table 17.9 shows host transfer bit rates and system clock frequencies for which automatic adjustment of the LSI bit rate is possible. The boot program should be executed within this system clock range. Table 17.9 System Clock Frequencies for which Automatic Adjustment of LSI Bit Rate is Possible | Host Bit Rate | System Clock Frequency for Which Automatic Adjustment of LSI Bit Rate is Possible | |---------------|-----------------------------------------------------------------------------------| | 4,800 bps | 2 MHz to 13.5 MHz | | 9,600 bps | 4 MHz to 13.5 MHz | | 19,200 bps | 8 MHz to 13.5 MHz | 545 **On-Chip RAM Area Divisions in Boot Mode:** In boot mode, the RAM area is divided into an area used by the boot program and an area to which the programming control program is transferred via the SCI, as shown in figure 17.12. The boot program area cannot be used until the execution state in boot mode switches to the programming control program transferred from the host. Figure 17.12 RAM Areas in Boot Mode #### Notes on Use of Boot Mode: - When the chip comes out of reset in boot mode, it measures the low-level period of the input at the SCI's RxD0 pin. The reset should end with RxD0 high. After the reset ends, it takes approximately 100 states before the chip is ready to measure the low-level period of the RxD0 pin. - In boot mode, if any data has been programmed into the flash memory (if all data is not 1), all flash memory blocks are erased. Boot mode is for use when user program mode is unavailable, such as the first time on-board programming is performed, or if the program activated in user program mode is accidentally erased. - Interrupts cannot be used while the flash memory is being programmed or erased. - The RxD0 and TxD0 pins should be pulled up on the board. - Before branching to the programming control program (RAM area H'FFC000), the chip terminates transmit and receive operations by the on-chip SCI (channel 0) (by clearing the RE and TE bits in SCR to 0), but the adjusted bit rate value remains set in BRR. The transmit data output pin, TxD0, goes to the high-level output state (P30DDR = 1, P30DR = 1). The contents of the CPU's internal general registers are undefined at this time, so these registers must be initialized immediately after branching to the programming control program. In particular, since the stack pointer (SP) is used implicitly in subroutine calls, etc., a stack area must be specified for use by the programming control program. Initial settings must also be made for all other on-chip registers. - Boot mode can be entered by making the pin settings shown in table 17.8 and executing a reset-start. - Boot mode can be cleared by driving the reset pin low, waiting at least 20 states, then setting the FWE pin and mode pins, and executing reset release\*<sup>1</sup>. Boot mode can also be cleared by a WDT overflow reset. - Do not change the mode pin input levels in boot mode, and do not drive the FWE pin low while the boot program is being executed or while flash memory is being programmed or erased\*<sup>2</sup>. - If the mode pin input levels are changed (for example, from low to high) during a reset, the state of ports with multiplexed address functions and bus control output pins (AS, RD, HWR) will change according to the change in the microcomputer's operating mode\*<sup>3</sup>. - Therefore, care must be taken to make pin settings to prevent these pins from becoming output signal pins during a reset, or to prevent collision with signals outside the microcomputer. - Notes: \*1 Mode pin and FWE pin input must satisfy the mode programming setup time ( $t_{MDS} = 200 \text{ ns}$ ) with respect to the reset release timing. - \*2 For further information on FWE application and disconnection, see section 17.15, Flash Memory Programming and Erasing Precautions. - \*3 See appendix D, Pin States. ### 17.8.2 User Program Mode When set to user program mode, the chip can program and erase its flash memory by executing a user program/erase control program. Therefore, on-board reprogramming of the on-chip flash memory can be carried out by providing on-board means of FWE control and supply of programming data, and storing a program/erase control program in part of the program area as necessary. To select user program mode, select a mode that enables the on-chip flash memory (mode 6 or 7), and apply a high level to the FWE pin. In this mode, on-chip supporting modules other than flash memory operate as they normally would in modes 6 and 7. The flash memory itself cannot be read while the SWE1 bit is set to 1 to perform programming or erasing, so the control program that performs programming and erasing should be run in on-chip RAM or external memory. Figure 17.13 shows the procedure for executing the program/erase control program when transferred to on-chip RAM. Figure 17.13 User Program Mode Execution Procedure ## 17.9 Programming/Erasing Flash Memory A software method, using the CPU, is employed to program and erase flash memory in the on-board programming modes. There are four flash memory operating modes: program mode, erase mode, program-verify mode, and erase-verify mode. Transitions to these modes are made by setting the PSU1, ESU1, P1, E1, PV1, and EV1 bits in FLMCR1 for addresses H'000000 to H'01FFFF. The flash memory cannot be read while it is being written or erased. Install the program to control flash memory programming and erasing (programming control program) in the on-chip RAM, in external memory, and execute the program from there. - Notes: 1. Operation is not guaranteed if bits SWE1, ESU1, PSU1, EV1, PV1, E1, and P1 of FLMCR1 are set/reset by a program in flash memory in the corresponding address areas. - 2. When programming or erasing, set FWE to 1 (programming/erasing will not be executed if FWE = 0). - 3. Programming should be performed in the erased state. Do not perform additional programming on previously programmed addresses. ### 17.9.1 Program Mode Follow the procedure shown in the program/program-verify flowchart in figure 17.14 to write data or programs to flash memory. Performing program operations according to this flowchart will enable data or programs to be written to flash memory without subjecting the device to voltage stress or sacrificing program data reliability. Programming should be carried out 128 bytes at a time. For the wait times ( $t_{sswe}$ , $t_{spsu}$ , $t_{sp10}$ , $t_{sp30}$ , $t_{sp200}$ , $t_{cp}$ , $t_{cpsu}$ , $t_{spv}$ , $t_{spv}$ , $t_{cpv}$ , $t_{cswe}$ ) after bits are set or cleared in flash memory control register 1 (FLMCR1) and the maximum number of programming operations (N), see 20.2.5, Flash Memory Characteristics. Following the elapse of (t<sub>sswe</sub>) µs or more after the SWE1 bit is set to 1 in flash memory control register 1 (FLMCR1), 128-byte data is stored in the program data area and reprogram data area, and the 128-byte data in the program data area in RAM is written consecutively to the write addresses. The lower 8 bits of the first address written to must be H'00 or H'80. 128 consecutive byte data transfers are performed. The program address and program data are latched in the flash memory. A 128-byte data transfer must be performed even if writing fewer than 128 bytes; in this case, H'FF data must be written to the extra addresses. Next, the watchdog timer is set to prevent overprogramming in the event of program runaway, etc. Set a value greater than $(t_{spsu} + t_{sp200} + t_{cp} + t_{cpsu})$ $\mu s$ as the WDT overflow period. After this, preparation for program mode (program setup) is carried out by setting the PSU1 bit in FLMCR1, and after the elapse of $(t_{spsu})$ $\mu s$ or more, the operating mode is switched to program mode by setting the P1 bit in FLMCR1. The time during which the P1 bit is set is the flash memory programming time. Set the programming time according to the table in the programming flowchart. ### 17.9.2 Program-Verify Mode In program-verify mode, the data written in program mode is read to check whether it has been correctly written in the flash memory. After the elapse of a given programming time, the programming mode is exited (the P1 bit in FLMCR1 is cleared, then the PSU1 bit is cleared at least $(t_{cp})$ $\mu s$ later). The watchdog timer is cleared after the elapse of $(t_{cpsu})$ $\mu s$ or more, and the operating mode is switched to program-verify mode by setting the PV1 bit in FLMCR1. Before reading in program-verify mode, a dummy write of H'FF data should be made to the addresses to be read. The dummy write should be executed after the elapse of $(t_{spv})$ $\mu s$ or more. When the flash memory is read in this state (verify data is read in 16-bit units), the data at the latched address is read. Wait at least $(t_{spvr})$ $\mu s$ after the dummy write before performing this read operation. Next, the originally written data is compared with the verify data, and reprogram data is computed (see figure 17.14) and transferred to the reprogram data area. After 128 bytes of data have been verified, exit program-verify mode, wait for at least $(t_{cpv})$ $\mu s$ , then clear the SWE1 bit in FLMCR1 to 0. If reprogramming is necessary, set program mode again, and repeat the program/program-verify sequence as before. However, ensure that the program/program-verify sequence is not repeated more than (N) times on the same bits. Figure 17.14 Program/Program-Verify Flowchart #### **17.9.3 Erase Mode** Flash memory erasing should be performed block by block following the procedure shown in the erase/erase-verify flowchart (single-block erase) shown in figure 17.15. For the wait times ( $t_{sswe}$ , $t_{sesu}$ , $t_{se}$ , $t_{ce}$ , $t_{cesu}$ , $t_{sev}$ , $t_{sevr}$ , $t_{cev}$ , $t_{cswe}$ ) after bits are set or cleared in flash memory control register 1 (FLMCR1) and the maximum number of erase operations (N), see 20.2.5, Flash Memory Characteristics. To perform data or program erasure, make a 1-bit setting for the flash memory area to be erased in erase block register 1 or 2 (EBR1 or EBR2) at least $(t_{sswe})$ $\mu s$ after setting the SWE1 bit to 1 in flash memory control register 1 (FLMCR1). Next, set up the watchdog timer to prevent overerasing in the event of program runaway, etc. Set a value greater than $(t_{sesu} + t_{se} + t_{ce} + t_{cesu})$ ms as the WDT overflow period. After this, preparation for erase mode (erase setup) is carried out by setting the ESU1 bit in FLMCR1, and after the elapse of $(t_{sesu})$ $\mu s$ or more, the operating mode is switched to erase mode by setting the E1 bit in FLMCR1. The time during which the E1 bit is set is the flash memory erase time. Ensure that the erase time does not exceed $(t_{se})$ ms. Note: With flash memory erasing, prewriting (setting all data in the memory to be erased to 0) is not necessary before starting the erase procedure. ### 17.9.4 Erase-Verify Mode In erase-verify mode, data is read after memory has been erased to check whether it has been correctly erased. After the elapse of the erase time, erase mode is exited (the E1 bit in FLMCR1 is cleared to 0, then the ESU1 bit is cleared to 0 at least ( $t_{ce}$ ) $\mu s$ later), the watchdog timer is cleared after the elapse of ( $t_{cesu}$ ) $\mu s$ or more, and the operating mode is switched to erase-verify mode by setting the EV1 bit in FLMCR1. Before reading in erase-verify mode, a dummy write of H'FF data should be made to the addresses to be read. The dummy write should be executed after the elapse of ( $t_{sev}$ ) $\mu s$ or more. When the flash memory is read in this state (verify data is read in 16-bit units), the data at the latched address is read. Wait at least ( $t_{sevr}$ ) $\mu s$ after the dummy write before performing this read operation. If the read data has been erased (all 1), execute a dummy write to the next address, and perform an erase-verify. If the read data has not been erased, set erase mode again and repeat the erase/erase-verify sequence as before. However, ensure that the erase/erase-verify sequence is not repeated more than (N) times. When verification is completed, exit erase-verify mode, and wait for at least ( $t_{cev}$ ) $\mu s$ . If erasure has been completed on all the erase blocks, clear the SWE1 bit in FLMCR1. If there are any unerased blocks, make a 1-bit setting for the flash memory block to be erased, and repeat the erase/erase-verify sequence as before. Figure 17.15 Erase/Erase-Verify Flowchart ### 17.10 Protection There are three kinds of flash memory program/erase protection: hardware protection, software protection, and error protection. #### 17.10.1 Hardware Protection Hardware protection refers to a state in which programming/erasing of flash memory is forcibly disabled or aborted. Hardware protection is reset by settings in flash memory control register 1 (FLMCR1), flash memory control register 2 (FLMCR2), erase block register 1 (EBR1), and erase block register 2 (EBR2). The FLMCR1, FLMCR2, EBR1, and EBR2 settings are retained in the error-protected state. (See table 17.10.) **Table 17.10 Hardware Protection** | | | Functions | | | |--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|--| | Item | Description | Program | Erase | | | FWE pin protection | <ul> <li>When a low level is input to the FWE pin,<br/>FLMCR1, FLMCR2, (except bit FLER)<br/>EBR1, and EBR2 are initialized, and the<br/>program/erase-protected state is entered.</li> </ul> | Yes | Yes | | | Reset/standby protection | <ul> <li>In a power-on reset (including a WDT<br/>power-on reset) and in standby mode,<br/>FLMCR1, FLMCR2, EBR1, and EBR2 are<br/>initialized, and the program/erase-<br/>protected state is entered.</li> </ul> | Yes | Yes | | | | In a reset via the RES pin, the reset state is not entered unless the RES pin is held low until oscillation stabilizes after powering on. In the case of a reset during operation, hold the RES pin low for the RES pulse width specified in the AC Characteristics section. | | | | #### 17.10.2 Software Protection Software protection can be implemented by setting the SWE1 bit in FLMCR1, erase block register 1 (EBR1), erase block register 2 (EBR2), and the RAMS bit in the RAM emulation register (RAMER). When software protection is in effect, setting the P1 or E1 bit in flash memory control register 1 (FLMCR1), does not cause a transition to program mode or erase mode. (See table 17.11.) **Table 17.11 Software Protection** | | | Functions | | | | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|--|--| | Item | Description | Program | Erase | | | | SWE bit protection | Setting bit SWE1 in FLMCR1 to 0 will<br>place area H'000000 to H'01FFFF in the<br>program/erase-protected state. (Execute<br>the program in the on-chip RAM, external<br>memory) | Yes | Yes | | | | Block specification protection | <ul> <li>Erase protection can be set for individual blocks by settings in erase block register 1 (EBR1) and erase block register 2 (EBR2).</li> <li>Setting EBR1 and EBR2 to H'00 places all blocks in the erase protected state.</li> </ul> | _ | Yes | | | | Emulation protection | Setting the RAMS bit to 1 in the RAM emulation register (RAMER) places all blocks in the program/erase-protected state. | Yes | Yes | | | 555 #### 17.10.3 Error Protection In error protection, an error is detected when LSI runaway occurs during flash memory programming/erasing, or operation is not performed in accordance with the program/erase algorithm, and the program/erase operation is aborted. Aborting the program/erase operation prevents damage to the flash memory due to overprogramming or overerasing. If the LSI malfunctions during flash memory programming/erasing, the FLER bit is set to 1 in FLMCR2 and the error protection state is entered. The FLMCR1, FLMCR2, EBR1, and EBR2 settings are retained, but program mode or erase mode is aborted at the point at which the error occurred. Program mode or erase mode cannot be re-entered by re-setting the P1 or E1 bit. However, PV1 and EV1 bit setting is enabled, and a transition can be made to verify mode. FLER bit setting conditions are as follows: - 1. When the flash memory of the relevant address area is read during programming/erasing (including vector read and instruction fetch) - 2. Immediately after exception handling (excluding a reset) during programming/erasing - 3. When a SLEEP instruction (including software standby) is executed during programming/erasing - 4. When the CPU releases the bus to the DTC during programming/erasing. Error protection is released only by a power-on reset and in hardware standby mode. Figure 17.16 shows the flash memory state transition diagram. Figure 17.16 Flash Memory State Transitions ## 17.11 Flash Memory Emulation in RAM Making a setting in the RAM emulation register (RAMER) enables part of RAM to be overlapped onto the flash memory area so that data to be written to flash memory can be emulated in RAM in real time. After the RAMER setting has been made, accesses can be made from the flash memory area or the RAM area overlapping flash memory. Emulation can be performed in user mode and user program mode. Figure 17.17 shows an example of emulation of real-time flash memory programming. Figure 17.17 Flowchart for Flash Memory Emulation in RAM Figure 17.18 Example of RAM Overlap Operation ## Example in which Flash Memory Block Area EB0 is Overlapped - 1. Set bits RAMS, RAM1, and RAM0 in RAMER to 1, 0, 0, to overlap part of RAM onto the area (EB0) for which real-time programming is required. - 2. Real-time programming is performed using the overlapping RAM. - 3. After the program data has been confirmed, the RAMS bit is cleared, releasing RAM overlap. - 4. The data written in the overlapping RAM is written into the flash memory space (EB0). - Notes: 1. When the RAMS bit is set to 1, program/erase protection is enabled for all blocks regardless of the value of RAM1 and RAM0 (emulation protection). In this state, setting the P1 or E1 bit in flash memory control register 1 (FLMCR1), will not cause a transition to program mode or erase mode. When actually programming or erasing a flash memory area, the RAMS bit should be cleared to 0. - 2. A RAM area cannot be erased by execution of software in accordance with the erase algorithm while flash memory emulation in RAM is being used. - 3. Block area EB0 contains the vector table. When performing RAM emulation, the vector table is needed in the overlap RAM. # 17.12 Interrupt Handling when Programming/Erasing Flash Memory All interrupts, including NMI interrupt is disabled when flash memory is being programmed or erased (when the P1 or E1 bit is set in FLMCR1), and while the boot program is executing in boot mode\*<sup>1</sup>, to give priority to the program or erase operation. There are three reasons for this: - 1. Interrupt during programming or erasing might cause a violation of the programming or erasing algorithm, with the result that normal operation could not be assured. - 2. In the interrupt exception handling sequence during programming or erasing, the vector would not be read correctly\*<sup>2</sup>, possibly resulting in MCU runaway. - 3. If interrupt occurred during boot program execution, it would not be possible to execute the normal boot mode sequence. For these reasons, in on-board programming mode alone there are conditions for disabling interrupt, as an exception to the general rule. However, this provision does not guarantee normal erasing and programming or MCU operation. All requests, including NMI interrupt, must therefore be restricted inside and outside the MCU when programming or erasing flash memory. NMI interrupt is also disabled in the error-protection state while the P1 or E1 bit remains set in FLMCR1. Notes: \*1 Interrupt requests must be disabled inside and outside the MCU until the programming control program has completed programming. - \*2 The vector may not be read correctly in this case for the following two reasons: - If flash memory is read while being programmed or erased (while the P1 or E1 bit is set in FLMCR1), correct read data will not be obtained (undetermined values will be returned). - If the interrupt entry in the vector table has not been programmed yet, interrupt exception handling will not be executed correctly. # 17.13 Flash Memory Programmer Mode Programs and data can be written and erased in programmer mode as well as in the on-board programming modes. In programmer mode, flash memory read mode, auto-program mode, auto-erase mode, and status read mode are supported. In auto-program mode, auto-erase mode, and status read mode, a status polling procedure is used, and in status read mode, detailed internal signals are output after execution of an auto-program or auto-erase operation. In programmer mode, set the mode pins to programmer mode (see table 17.12) and input a 12 MHz input clock. Table 17.12 shows the pin settings for programmer mode. For the pin names in programmer mode, see section 1.3.2, Pin Functions in Each Operating Mode. **Table 17.12 Programmer Mode Pin Settings** | Pin Names | Settings | |---------------------------------------|-----------------------------------------------------------------| | Mode pins: MD2, MD1, MD0 | Low level input to MD2, MD1, and MD0. | | Mode setting pins: PF3, PF0, P16, P14 | High level input to PF3 and PF0, low level input to P16 and P14 | | FWE pin | High level input (in auto-program and auto-erase modes) | | RES pin | Power-on reset circuit | | XTAL, EXTAL pins | Oscillator circuit | ### 17.13.1 Socket Adapter Pin Correspondence Diagram Connect the socket adapter to the chip as shown in figure 17.20. This will enable conversion to a 40-pin arrangement. The on-chip ROM memory map is shown in figure 17.19, and the socket adapter pin correspondence diagram in figure 17.20. Figure 17.19 On-Chip ROM Memory Map | LSI | | | HN27C409 | 6HG (40 Pins) | |----------------------------------------|-----------------|---------------------------------------------------------|-------------------------------|----------------------------------------| | Pin No.<br>TFP-100B,<br>TFP-100G | Pin Name | Socket Adapter<br>(Conversion to 40-Pin<br>Arrangement) | Pin No. | Pin Name | | 13 | A0 | | 21 | A0 | | 15 | A1 - | | - 22 | A1 | | 16 | A2 | 1 | 23 | A2 | | 17 | A3 | 1 | 24 | A3 | | 18 | A4 | 1 1 | 25 | A4 | | 19 | A5 | | 26 | A5 | | 20 | A6 | | 27 | A6 | | 21 | A7 | | 28 | A7 | | 22 | A8 | 1 | 29 | A8 | | 23 | A9 | 1 | 31 | A9 | | 24 | A10 | | 32 | A10 | | 25 | A11 | | 33 | A11 | | 26 | A12 | | 34 | A12 | | 27 | A13 | 1 1 | 35 | A13 | | 28 | A14 | | 36 | A14 | | 29 | A15 | | 37 | A15 | | 30 | A16 | 1 1 | 38 | A16 | | 31 | A17 | 1 1 | 39 | A17 | | 32 | A18 | | 10 | A18 | | 4 | D0 | | 19 | 1/00 | | 5 | D1 - | | 18 | I/O1 | | 6 | D2 | | 17 | 1/02 | | 7 | D3 - | 1 | 16 | I/O3 | | 8 | D4 - | 1 | 15 | I/O4 | | 9 | D5 | | 14 | I/O5 | | 10 | D6 - | | 13 | 1/06 | | 11 | D7 | 1 1 | 12 | 1/07 | | 3 | CE - | | 2 | CE | | 1 | ŌĒ - | | 20 | ŌĒ | | 2 | WE | | 3 | WE | | 66 | FWE - | 1 | 4 | FWE | | 12, 53, 54, 58, 60, | V <sub>CC</sub> | | 1,40 | V <sub>cc</sub> | | 61, 62, 72, 75, 99 | 100 | | 11,30 | V <sub>SS</sub> | | 14, 38, 40, 42, 55, 56,<br>64, 67, 100 | V <sub>SS</sub> | | 5,6,7 | NC<br>A20 | | 59 | RES | Power-on | 8 9 | A20<br>A19 | | 63 | XTAL - | reset circuit | Legend | Ais | | 65 | EXTAL | Oscillator circuit | FWE: Fla | sh write enable | | Other than the above | NC (OPEN) | | I/O7-I/O0: Dat<br>A18-A0: Add | ta input/output<br>dress input | | | 110 (01 211) | '' | CE: Chi | ip enable<br>tput enable<br>ite enable | Figure 17.20 Socket Adapter Pin Correspondence Diagram #### 17.13.2 Programmer Mode Operation Table 17.13 shows how the different operating modes are set when using programmer mode, and table 17.14 lists the commands used in programmer mode. Details of each mode are given below. ### Memory Read Mode Memory read mode supports byte reads. ### • Auto-Program Mode Auto-program mode supports programming of 128 bytes at a time. Status polling is used to confirm the end of auto-programming. #### • Auto-Erase Mode Auto-erase mode supports automatic erasing of the entire flash memory. Status polling is used to confirm the end of auto-programming. #### Status Read Mode Status polling is used for auto-programming and auto-erasing, and normal termination can be confirmed by reading the I/O6 signal. In status read mode, error information is output if an error occurs. **Table 17.13 Settings for Various Operating Modes In Programmer Mode** | | | Pin Names | | | | | | |----------------|--------|-----------|----|----|-------------|--------|--| | Mode | FWE | CE | ŌĒ | WE | I/O7- I/O0 | A18-A0 | | | Read | H or L | L | L | Н | Data output | Ain | | | Output disable | H or L | L | Н | Н | Hi-z | Χ | | | Command write | H or L | L | Н | L | Data input | *Ain | | | Chip disable | H or L | Н | Χ | Χ | Hi-z | Χ | | Notes: 1. Chip disable is not a standby state; internally, it is an operation state. - 2. \*Ain indicates that there is also address input in auto-program mode. - 3. For command writes in auto-program and auto-erase modes, input a high level to the FWE pin. **Table 17.14 Programmer Mode Commands** | | Number | 1st Cycle | | | 2nd Cycle | | | |---------------------|-----------|-----------|---------|------|-----------|---------|------| | <b>Command Name</b> | of Cycles | Mode | Address | Data | Mode | Address | Data | | Memory read mode | 1 + n | Write | Х | H'00 | Read | RA | Dout | | Auto-program mode | 129 | Write | Х | H'40 | Write | WA | Din | | Auto-erase mode | 2 | Write | Х | H'20 | Write | Х | H'20 | | Status read mode | 2 | Write | Х | H'71 | Write | X | H'71 | Notes: 1. In auto-program mode, 129 cycles are required for command writing by a simultaneous 128-byte write. 2. In memory read mode, the number of cycles depends on the number of address write cycles (n). #### 17.13.3 Memory Read Mode - After completion of auto-program/auto-erase/status read operations, a transition is made to the command wait state. When reading memory contents, a transition to memory read mode must first be made with a command write, after which the memory contents are read. - 2. In memory read mode, command writes can be performed in the same way as in the command wait state. - 3. Once memory read mode has been entered, consecutive reads can be performed. - 4. After powering on, memory read mode is entered. Table 17.15 AC Characteristics in Transition to Memory Read Mode (Conditions: $V_{CC}=3.3~V\pm0.3~V, V_{SS}=0~V, T_a=25^{\circ}C\pm5^{\circ}C$ ) | Item | Symbol | Min | Max | Unit | | |---------------------|-------------------|-----|-----|------|--| | Command write cycle | t <sub>nxtc</sub> | 20 | _ | μs | | | CE hold time | t <sub>ceh</sub> | 0 | _ | ns | | | CE setup time | t <sub>ces</sub> | 0 | _ | ns | | | Data hold time | t <sub>dh</sub> | 50 | _ | ns | | | Data setup time | t <sub>ds</sub> | 50 | _ | ns | | | Write pulse width | t <sub>wep</sub> | 70 | _ | ns | | | WE rise time | t <sub>r</sub> | _ | 30 | ns | | | WE fall time | t <sub>f</sub> | _ | 30 | ns | | Figure 17.21 Timing Waveforms for Memory Read after Memory Write Table 17.16 AC Characteristics in Transition from Memory Read Mode to Another Mode (Conditions: $V_{CC}=3.3~V~\pm0.3~V, V_{SS}=0~V, T_a=25^{\circ}C~\pm5^{\circ}C)$ | Item | Symbol | Min | Max | Unit | | |---------------------|-------------------|-----|-----|------|--| | Command write cycle | t <sub>nxtc</sub> | 20 | _ | μs | | | CE hold time | t <sub>ceh</sub> | 0 | _ | ns | | | CE setup time | t <sub>ces</sub> | 0 | _ | ns | | | Data hold time | t <sub>dh</sub> | 50 | _ | ns | | | Data setup time | t <sub>ds</sub> | 50 | _ | ns | | | Write pulse width | t <sub>wep</sub> | 70 | _ | ns | | | WE rise time | t, | _ | 30 | ns | | | WE fall time | t <sub>f</sub> | _ | 30 | ns | | Figure 17.22 Timing Waveforms in Transition from Memory Read Mode to Another Mode Table 17.17 AC Characteristics in Memory Read Mode (Conditions: $V_{CC}$ = 3.3 V $\pm$ 0.3 V, $V_{SS}$ = 0 V, $T_a$ = 25°C $\pm$ 5°C) | Item | Symbol | Min | Max | Unit | |---------------------------|------------------|-----|-------------|------| | Access time | t <sub>acc</sub> | _ | 20 | μs | | CE output delay time | t <sub>ce</sub> | _ | 150 | ns | | OE output delay time | t <sub>oe</sub> | _ | 150 | ns | | Output disable delay time | t <sub>df</sub> | _ | 100 | ns | | Data output hold time | t <sub>oh</sub> | 5 | <del></del> | ns | Figure 17.23 $\overline{\text{CE}}$ and $\overline{\text{OE}}$ Enable State Read Timing Waveforms Figure 17.24 $\overline{\text{CE}}$ and $\overline{\text{OE}}$ Clock System Read Timing Waveforms #### 17.13.4 Auto-Program Mode - 1. In auto-program mode, 128 bytes are programmed simultaneously. This should be carried out by executing 128 consecutive byte transfers. - 2. A 128-byte data transfer is necessary even when programming fewer than 128 bytes. In this case, H'FF data must be written to the extra addresses. - 3. The lower 7 bits of the transfer address must be low. If a value other than an effective address is input, processing will switch to a memory write operation but a write error will be flagged. - 4. Memory address transfer is performed in the second cycle (figure 17.25). Do not perform transfer after the third cycle. - 5. Do not perform a command write during a programming operation. - 6. Perform one auto-program operation for a 128-byte block for each address. Two or more additional programming operations cannot be performed on a previously programmed address block. - 7. Confirm normal end of auto-programming by checking I/O6. Alternatively, status read mode can also be used for this purpose (I/O7 status polling uses the auto-program operation end decision pin). - 8. Status polling I/O6 and I/O7 pin information is retained until the next command write. As long as the next command write has not been performed, reading is possible by enabling $\overline{\text{CE}}$ and $\overline{\text{OE}}$ . Table 17.18 AC Characteristics in Auto-Program Mode (Conditions: $V_{CC}$ = 3.3 V $\pm$ 0.3 V, $V_{SS}$ = 0 V, $T_a$ = 25°C $\pm$ 5°C) | Item | Symbol | Min | Max | Unit | | |----------------------------|--------------------|-----|------|------|--| | Command write cycle | t <sub>nxtc</sub> | 20 | _ | μs | | | CE hold time | t <sub>ceh</sub> | 0 | _ | ns | | | CE setup time | t <sub>ces</sub> | 0 | _ | ns | | | Data hold time | t <sub>dh</sub> | 50 | _ | ns | | | Data setup time | $t_{ds}$ | 50 | _ | ns | | | Write pulse width | t <sub>wep</sub> | 70 | _ | ns | | | Status polling start time | t <sub>wsts</sub> | 1 | _ | ms | | | Status polling access time | t <sub>spa</sub> | _ | 150 | ns | | | Address setup time | t <sub>as</sub> | 0 | _ | ns | | | Address hold time | t <sub>ah</sub> | 60 | _ | ns | | | Memory write time | t <sub>write</sub> | 1 | 3000 | ms | | | Write setup time | t <sub>pns</sub> | 100 | _ | ns | | | Write end setup time | t <sub>pnh</sub> | 100 | _ | ns | | | WE rise time | t <sub>r</sub> | _ | 30 | ns | | | WE fall time | t <sub>f</sub> | _ | 30 | ns | | Figure 17.25 Auto-Program Mode Timing Waveforms #### 17.13.5 Auto-Erase Mode - 1. Auto-erase mode supports only entire memory erasing. - 2. Do not perform a command write during auto-erasing. - 3. Confirm normal end of auto-erasing by checking I/O6. Alternatively, status read mode can also be used for this purpose (I/O7 status polling uses the auto-erase operation end decision pin). - Status polling I/O6 and I/O7 pin information is retained until the next command write. As long as the next command write has not been performed, reading is possible by enabling \(\overline{CE}\) and \(\overline{OE}\). Table 17.19 AC Characteristics in Auto-Erase Mode (Conditions: $V_{CC}$ = 3.3 V ±3.0 V, $V_{SS}$ = 0 V, $T_a$ = 25°C ±5°C) | Item | Symbol | Min | Max | Unit | |----------------------------|--------------------|-----|-------|------| | Command write cycle | t <sub>nxtc</sub> | 20 | _ | μs | | CE hold time | $t_{ceh}$ | 0 | _ | ns | | CE setup time | t <sub>ces</sub> | 0 | _ | ns | | Data hold time | t <sub>dh</sub> | 50 | _ | ns | | Data setup time | t <sub>ds</sub> | 50 | _ | ns | | Write pulse width | t <sub>wep</sub> | 70 | _ | ns | | Status polling start time | t <sub>ests</sub> | 1 | _ | ms | | Status polling access time | t <sub>spa</sub> | _ | 150 | ns | | Memory erase time | t <sub>erase</sub> | 100 | 40000 | ms | | Erase setup time | t <sub>ens</sub> | 100 | _ | ns | | Erase end setup time | $\mathbf{t}_{enh}$ | 100 | _ | ns | | WE rise time | t <sub>r</sub> | _ | 30 | ns | | WE fall time | t <sub>f</sub> | _ | 30 | ns | Figure 17.26 Auto-Erase Mode Timing Waveforms #### 17.13.6 Status Read Mode - 1. Status read mode is provided to identify the kind of abnormal end. Use this mode when an abnormal end occurs in auto-program mode or auto-erase mode. - 2. The return code is retained until a command write other than a status read mode command write is executed. Table 17.20 AC Characteristics in Status Read Mode (Conditions: $V_{CC}$ = 3.3 V $\pm$ 0.3 V, $V_{SS}$ = 0 V, $T_a$ = 25°C $\pm$ 5°C) | Item | Symbol | Min | Max | Unit | | |-------------------------------|-------------------|-----|-----|------|--| | Read time after command write | t <sub>nxtc</sub> | 20 | _ | μs | | | CE hold time | t <sub>ceh</sub> | 0 | _ | ns | | | CE setup time | $t_{ces}$ | 0 | _ | ns | | | Data hold time | t <sub>dh</sub> | 50 | _ | ns | | | Data setup time | t <sub>ds</sub> | 50 | _ | ns | | | Write pulse width | $t_{wep}$ | 70 | _ | ns | | | OE output delay time | t <sub>oe</sub> | _ | 150 | ns | | | Disable delay time | t <sub>df</sub> | _ | 100 | ns | | | CE output delay time | t <sub>ce</sub> | _ | 150 | ns | | | WE rise time | t <sub>r</sub> | _ | 30 | ns | | | WE fall time | t <sub>f</sub> | _ | 30 | ns | | Figure 17.27 Status Read Mode Timing Waveforms Table 17.21 Status Read Mode Return Commands | Pin Name | 1/07 | 1/06 | I/O5 | I/O4 | I/O3 | 1/02 | I/O1 | I/O0 | |---------------|---------------------------|------------------|------------------------|------------------|------|------|------------------------------------------------|-------------------------| | Attribute | Normal<br>end<br>decision | Command<br>error | Program-<br>ming error | Erase<br>error | _ | _ | Program-<br>ming or<br>erase count<br>exceeded | Effective address error | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Indications | Normal<br>end: 0 | Command error: 1 | Program-<br>ming | Erasing error: 1 | _ | _ | Count exceeded: 1 | Effective address | | | Abnormal | Otherwise: 0 | error: 1 | Otherwise: 0 | 1 | | Otherwise: 0 | error: 1 | | | end: 1 | | Otherwise: 0 | | | | | Otherwise: 0 | Note: I/O2 and I/O3 are undefined. ### 17.13.7 Status Polling - 1. The I/O7 status polling flag indicates the operating status in auto-program/auto-erase mode. - 2. The I/O6 status polling flag indicates a normal or abnormal end in auto-program/auto-erase mode. **Table 17.22 Status Polling Output Truth Table** | Pin Name | During Internal<br>Operation | Abnormal End | _ | Normal End | |-----------|------------------------------|--------------|---|------------| | I/O7 | 0 | 1 | 0 | 1 | | I/O6 | 0 | 0 | 1 | 1 | | I/O0–I/O5 | 0 | 0 | 0 | 0 | ## 17.13.8 Programmer Mode Transition Time Commands cannot be accepted during the oscillation stabilization period or the programmer mode setup period. After the programmer mode setup time, a transition is made to memory read mode. **Table 17.23 Stipulated Transition Times to Command Wait State** | Item | Symbol | Min | Max | Unit | | |--------------------------------------------------|--------------------|-----|-----|------|--| | Standby release (oscillation stabilization time) | t <sub>osc1</sub> | 30 | _ | ms | | | Programmer mode setup time | t <sub>bmv</sub> | 10 | _ | ms | | | V <sub>cc</sub> hold time | $\mathbf{t}_{dwn}$ | 0 | _ | ms | | Figure 17.28 Oscillation Stabilization Time, Boot Program Transfer Time, and Power-Down Sequence ### 17.13.9 Notes on Memory Programming - 1. When programming addresses which have previously been programmed, carry out autoerasing before auto-programming. - When performing programming using programmer mode on a chip that has been programmed/erased in an on-board programming mode, auto-erasing is recommended before carrying out auto-programming. - Notes: 1. The flash memory is initially in the erased state when the device is shipped by Hitachi. For other chips for which the erasure history is unknown, it is recommended that autoerasing be executed to check and supplement the initialization (erase) level. - Auto-programming should be performed once only on the same address block. Additional programming cannot be performed on previously programmed address blocks. ## 17.14 Flash Memory and Power-Down States In addition to its normal operating state, the flash memory has power-down states in which power consumption is reduced by halting part or all of the internal power supply circuitry. There are three flash memory operating states: - (1) Normal operating mode: The flash memory can be read and written to. - (2) Power-down mode: Part of the power supply circuitry is halted, and the flash memory can be read only when the LSI is operating on the subclock. - (3) Standby mode: All flash memory circuits are halted, and the flash memory cannot be read or written to. States (2) and (3) are flash memory power-down states. Table 17.24 shows the correspondence between the operating states of the LSI and the flash memory. **Table 17.24 Flash Memory Operating States** | LSI Operating State | Flash Memory Operating State | |-----------------------|---------------------------------------------| | High-speed mode | Normal mode (read/write) | | Medium-speed mode | | | Sleep mode | | | Subactive mode | When PDWND = 0: Power-down mode (read-only) | | Subsleep mode | When PDWND = 1: Normal mode (read-only) | | Watch mode | Standby mode | | Software standby mode | | | Hardware standby mode | | Note: PDWND is valid only when the LSI is in subactive mode or subsleep mode, and is invalid in other modes. #### 17.14.1 Note on Power-Down States When the flash memory is in a power-down state, part or all of the internal power supply circuitry is halted. Therefore, a power supply circuit stabilization period must be provided when returning to normal operation. When the flash memory returns to its normal operating state from a power-down state, bits STS2 to STS0 in SBYCR must be set to provide a wait time of at least 100 µs (power supply stabilization time), even if an oscillation stabilization period is not necessary. ## 17.15 Flash Memory Programming and Erasing Precautions Precautions concerning the use of on-board programming mode, the RAM emulation function, and PROM mode are summarized below. #### Use the specified voltages and timing for programming and erasing Applied voltages in excess of the rating can permanently damage the device. Use a PROM programmer that supports the Hitachi microcomputer device type with 128-kbyte on-chip flash memory (FZTAT128V3A). Do not select the HN27C101 or the HN28F101 setting for the PROM programmer, and only use the specified socket adapter. Failure to observe these points may result in damage to the device. #### Powering on and off (See figures 17.29 to 17.31) Do not apply a high level to the FWE pin until $V_{\text{CC}}$ has stabilized. Also, drive the FWE pin low before turning off $V_{\text{CC}}$ . When applying or disconnecting $V_{\text{CC}}$ power, fix the FWE pin low and place the flash memory in the hardware protection state. The power-on and power-off timing requirements should also be satisfied in the event of a power failure and subsequent recovery. #### FWE application/disconnection (See figures 17.29 to 17.31) FWE application should be carried out when MCU operation is in a stable condition. If MCU operation is not stable, fix the FWE pin low and set the protection state. The following points must be observed concerning FWE application and disconnection to prevent unintentional programming or erasing of flash memory: - Apply FWE when the V<sub>CC</sub> voltage has stabilized within its rated voltage range. - In boot mode, apply and disconnect FWE during a reset. - In user program mode, FWE can be switched between high and low level regardless of the reset state. FWE input can also be switched during execution of a program in flash memory. - Do not apply FWE if program runaway has occurred. - Disconnect FWE only when the SWE1, ESU1, PSU1, EV1, PV1, P1, and E1 bits in FLMCR1 are cleared. Make sure that the SWE1, ESU1, PSU1, EV1, PV1, P1, and E1 bits are not set by mistake when applying or disconnecting FWE. #### Do not apply a constant high level to the FWE pin Apply a high level to the FWE pin only when programming or erasing flash memory. A system configuration in which a high level is constantly applied to the FWE pin should be avoided. Also, while a high level is applied to the FWE pin, the watchdog timer should be activated to prevent overprogramming or overerasing due to program runaway, etc. #### Use the recommended algorithm when programming and erasing flash memory The recommended algorithm enables programming and erasing to be carried out without subjecting the device to voltage stress or sacrificing program data reliability. When setting the P1 or E1 bit in FLMCR1, the watchdog timer should be set beforehand as a precaution against program runaway, etc. ### Do not set or clear the SWE1 bit during execution of a program in flash memory Wait for at least 100 µs after clearing the SWE1 bit before executing a program or reading data in flash memory. When the SWE1 bit is set, data in flash memory can be rewritten, but access flash memory only for verify operations (verification during programming/erasing). Also, do not clear the SWE1 bit during programming, erasing, or verifying. Similarly, when using emulation by RAM with a high level applied to the FWE pin, the SWE1 bit should be cleared before executing a program or reading data in flash memory. However, read/write accesses can be performed in the RAM area overlapping the flash memory space regardless of whether the SWE1 bit is set or cleared. ## Do not use interrupts while flash memory is being programmed or erased All interrupt requests, including NMI, should be disabled during FWE application to give priority to program/erase operations. ## Do not perform additional programming. Erase the memory before reprogramming In on-board programming, perform only one programming operation on a 128-byte programming unit block. In programmer mode, too, perform only one programming operation on a 128-byte programming unit block. Programming should be carried out with the entire programming unit block erased. ## Before programming, check that the chip is correctly mounted in the PROM programmer Overcurrent damage to the device can result if the index marks on the PROM programmer socket, socket adapter, and chip are not correctly aligned. ## Do not touch the socket adapter or chip during programming Touching either of these can cause contact faults and write errors. ### The reset state must be entered after powering on Apply the reset signal for at least 100 µs during the oscillation setting period. ### When a reset is applied during operation, this should be done while the SWE1 pin is low. Wait at least 100 µs after clearing the SWE1 bit before applying the reset. Figure 17.29 Power-On/Off Timing (Boot Mode) Figure 17.30 Power-On/Off Timing (User Program Mode) Figure 17.31 Mode Transition Timing (Example: Boot Mode $\rightarrow$ User Mode $\leftrightarrow$ User Program Mode) ## Section 18 Clock Pulse Generator #### 18.1 Overview The LSI has a built-in clock pulse generator (CPG) that generates the system clock (Ø), the bus master clock, and internal clocks. The clock pulse generator consists of a system clock oscillator, duty adjustment circuit, clock selection circuit, medium-speed clock divider, bus master clock selection circuit, subclock oscillator, and waveform shaping circuit. #### 18.1.1 Block Diagram Figure 18.1 shows a block diagram of the clock pulse generator. Figure 18.1 Block Diagram of Clock Pulse Generator ## 18.1.2 Register Configuration The clock pulse generator is controlled by SCKCR and LPWRCR. Table 18.1 shows the register configuration. Table 18.1 Clock Pulse Generator Register | Name | Abbreviation | R/W | Initial Value | Address* | |-------------------------------|--------------|-----|---------------|----------| | System clock control register | SCKCR | R/W | H'00 | H'FDE6 | | Low-power control register | LPWRCR | R/W | H'00 | H'FDEC | Note:\* Lower 16 bits of the address. ## 18.2 Register Descriptions ### 18.2.1 System Clock Control Register (SCKCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------------|-------|-------|-----|-----|-----|-----|------|------|------|--| | | | PSTOP | _ | _ | _ | _ | SCK2 | SCK1 | SCK0 | | | Initial va | alue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | : | R/W | SCKCR is an 8-bit readable/writable register that performs ø clock output control and medium-speed mode control. SCKCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—ø Clock Output Disable (PSTOP): Controls ø output. | Bit 7 | Description | | | | | | |-------|------------------------------------------------------------------|------------|------------------------------------------------------------|--------------------------|--|--| | PSTOP | High-Speed Mode, Medium-Speed Mode, Subactive Mode Subsleep Mode | | Software Standby<br>Mode, Watch Mode,<br>Direct Transition | Hardware<br>Standby Mode | | | | 0 | ø output (initial value) | ø output | Fixed high | High impedance | | | | 1 | Fixed high | Fixed high | Fixed high | High impedance | | | Bits 6 to 3—Reserved: Only 0 should be written to these bits. Bits 2 to 0—System Clock Select 2 to 0 (SCK2 to SCK0): These bits select the bus master clock used in high-speed mode and medium-speed mode. In the case of transition to subactive mode or watch mode, bits SCK2 to SCK0 should all be cleared to 0. | Bit 2 | Bit 1 | Bit 0 | | | |-------|-------|-------|----------------------------------|-----------------| | SCK2 | SCK1 | SCK0 | <br>Description | | | 0 | 0 | 0 | Bus master is in high-speed mode | (Initial value) | | | | 1 | Medium-speed clock is ø/2 | | | | 1 | 0 | Medium-speed clock is ø/4 | | | | | 1 | Medium-speed clock is ø/8 | | | 1 | 0 | 0 | Medium-speed clock is ø/16 | | | | | 1 | Medium-speed clock is ø/32 | | | | 1 | _ | | | ### 18.2.2 Low-Power Control Register (LPWRCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|------|-------|--------|-------|-----|------|------| | | | DTON | LSON | NESEL | SUBSTP | RFCUT | _ | STC1 | STC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W LPWRCR is an 8-bit readable/writable register that performs power-down mode control. LPWRCR is initialized to H'00 by a power-on reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 7—Direct-Transfer On Flag (DTON):** Specifies whether a direct transition is made between high-speed mode or medium-speed mode and subactive mode when making a power-down transition by executing a SLEEP instruction. The operating mode to which the transition is made after SLEEP instruction execution is determined by a combination of other control bits. | Bit 7 | | |-------|--| |-------|--| | DTON | <br>Description | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | When a SLEEP instruction is executed in high-speed mode or medium-speed mode, a transition is made to sleep mode, software standby mode, or watch mode | | | <ul> <li>When a SLEEP instruction is executed in subactive mode, a transition is made to<br/>subsleep mode or watch mode (Initial value)</li> </ul> | | 1 | <ul> <li>When a SLEEP instruction is executed in high-speed mode or medium-speed<br/>mode, a transition is made directly to subactive mode*, or a transition is made to<br/>sleep mode or sofware standby mode</li> </ul> | | | <ul> <li>When a SLEEP instruction is executed in subactive mode, a transition is made<br/>directly to high-speed mode, or a transition is made to subsleep mode</li> </ul> | Note: \* In the case of a transition to watch mode or subactive mode, high-speed mode must be set. **Bit 6—Low-Speed On Flag (LSON):** Determines the operating mode in combination with other control bits when making a power-down transition by executing a SLEEP instruction. Also controls whether a transition is made to high-speed mode or medium-speed mode, or to subactive mode, when watch mode is cleared. Bit 6 | LSON | — Decement in the contract of | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LSUN | Description | | 0 | <ul> <li>When a SLEEP instruction is executed in high-speed mode or medium-speed<br/>mode, a transition is made to sleep mode, software standby mode, or watch mode</li> </ul> | | | <ul> <li>When a SLEEP instruction is executed in subactive mode, a transition is made to<br/>watch mode*, or directly to high-speed mode</li> </ul> | | | After watch mode is cleared, a transition is made to high-speed mode | | | (Initial value) | | 1 | <ul> <li>When a SLEEP instruction is executed in high-speed mode, a transition is made to<br/>watch mode or subactive mode</li> </ul> | | | <ul> <li>When a SLEEP instruction is executed in subactive mode, a transition is made to<br/>subsleep mode or watch mode</li> </ul> | | | After watch mode is cleared, a transition is made to subactive mode | Note: \* In the case of a transition to watch mode or subactive mode, high-speed mode must be set. Bit 5—Noise Elimination Sampling Frequency Select (NESEL): Selects the frequency at which the subclock ( $\emptyset$ SUB) generated by the subclock oscillator is sampled with the clock ( $\emptyset$ ) generated by the system clock oscillator. When $\emptyset = 5$ MHz or higher, this bit should be cleared to 0. #### Bit 5 | NESEL | Description Description | | |-------|----------------------------|-----------------| | 0 | Sampling at ø divided by 8 | (Initial value) | | 1 | Sampling at ø divided by 4 | | Bit 4—Subclock Oscillator Control (SUBSTP): Controls operation and stopping of the subclock oscillator Bit 4 | SUBSTP | <br>Description | | |--------|--------------------------------|-----------------| | 0 | Subclock oscillator operates | (Initial value) | | 1 | Subclock oscillator is stopped | | Note: When the subclock is not used, this bit should be set to 1. **Bit 3—Built-in Feedback Resistor Control (RFCUT):** Selects whether the oscillator's built-in feedback resistor and duty adjustment circuit are used with external clock input. Do not access this bit when a crystal oscillator is used. After this bit is set when using external clock input, a transition should intially be made to software standby mode, watch mode, or subactive mode. Switching between use and non-use of the oscillator's built-in feedback resistor and duty adjustment circuit is performed when the transition is made to software standby mode, watch mode, or subactive mode. Bit 3 | RFCUT | Description | | |-------|------------------------------------------------------------------------------------------------|-------------| | 0 | System clock oscillator's built-in feedback resistor and duty adjustment circuit are used (Ini | tial value) | | 1 | System clock oscillator's built-in feedback resistor and duty adjustment circu used | it are not | Bit 2—Reserved: This bit can be read or written to, but should only be written with 0. **Bits 1 and 0—Frequency Multiplication Factor (STC1, STC0):** The STC bits specify the frequency multiplication factor of the PLL circuit incorporated into the evaluation chip. The specified frequency multiplication factor is valid after a transition to software standby mode, watch mode, or subactive mode. With the LSI, STC1 and STC0 must both be set to 1. After a reset, STC1 and STC0 are both cleared to 0, and so must be set to 1. | Bit 1 | Bit 0 | | | | | | |-------|-------|-------------------------|-----------------|--|--|--| | STC1 | STC0 | Description | | | | | | 0 | 0 | x1 | (Initial value) | | | | | | 1 | x2 (Setting prohibited) | | | | | | 1 | 0 | x4 (Setting prohibited) | | | | | | | 1 | PLL is bypassed | | | | | # 18.3 System Clock Oscillator Clock pulses can be supplied by connecting a crystal resonator, or by input of an external clock. ### 18.3.1 Connecting a Crystal Resonator **Circuit Configuration:** A crystal resonator can be connected as shown in the example in figure 18.2. Select the damping resistance $R_d$ according to table 18.2. An AT-cut parallel-resonance crystal should be used. Figure 18.2 Connection of Crystal Resonator (Example) **Table 18.2 Damping Resistance Value** | Frequency (MHz) | 2 | 4 | 6 | 8 | 10 | 12 | |-----------------|-----|-----|-----|-----|-----|----| | $R_{d}(\Omega)$ | 1 k | 500 | 300 | 200 | 100 | 0 | **Crystal Resonator:** Figure 18.3 shows the equivalent circuit of the crystal resonator. Use a crystal resonator that has the characteristics shown in table 18.3 and the same resonance frequency as the system clock $(\emptyset)$ . Figure 18.3 Crystal Resonator Equivalent Circuit **Table 18.3 Crystal Resonator Parameters** | Frequency (MHz) | 2 | 4 | 6 | 8 | 10 | 12 | |-------------------------|-----|-----|-----|----|----|----| | $R_{s} \max (\Omega)$ | 500 | 120 | 100 | 80 | 60 | 60 | | C <sub>0</sub> max (pF) | 7 | 7 | 7 | 7 | 7 | 7 | 587 **Note on Board Design:** When a crystal resonator is connected, the following points should be noted: Other signal lines should be routed away from the oscillator circuit to prevent induction from interfering with correct oscillation. See figure 18.4. When designing the board, place the crystal resonator and its load capacitors as close as possible to the XTAL and EXTAL pins. Figure 18.4 Example of Incorrect Board Design #### 18.3.2 External Clock Input **Circuit Configuration:** An external clock signal can be input as shown in the examples in figure 18.5. If the XTAL pin is left open, make sure that stray capacitance is no more than 10 pF. In example (b), make sure that the external clock is held high in standby mode, subactive mode, subsleep mode, and watch mode. Figure 18.5 External Clock Input (Examples) **External Clock:** The external clock signal should have the same frequency as the system clock (\( \phi \)). Table 18.4 and figure 18.6 show the input conditions for the external clock. **Table 18.4 External Clock Input Conditions** | | | F-ZTAT Version $V_{cc} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | | | | |---------------------------------------|------------------|-----------------------------------------------------------|-----|------------------|-------------|-------------|--| | | | | | • | | | | | Item | Symbol | Min | Max | Unit | Conditions | | | | External clock input low pulse width | t <sub>EXL</sub> | 30 | _ | ns | Figure 18.6 | | | | External clock input high pulse width | t <sub>EXH</sub> | 30 | _ | ns | | | | | External clock rise time | t <sub>EXr</sub> | _ | 7 | ns | <del></del> | | | | External clock fall time | t <sub>EXf</sub> | _ | 7 | ns | | | | | Clock low pulse width level | t <sub>CL</sub> | 0.4 | 0.6 | t <sub>cyc</sub> | ø≥5 MHz | Figure 20.3 | | | | | 80 | _ | ns | ø < 5 MHz | - | | | Clock high pulse width level | t <sub>CH</sub> | 0.4 | 0.6 | t <sub>cyc</sub> | ø≥5 MHz | - | | | | | 80 | _ | ns | ø < 5 MHz | - | | The external clock input conditions when the duty adjustment circuit is not used are shown in table 18.5 and figure 18.6. When the duty adjustment circuit is not used, the ø output waveform depends on the external clock input waveform, and so no restrictions apply. Table 18.5 External Clock Input Conditions when the Duty Adjustment Circuit is not Used | | | F-ZT | AT Version | | | |---------------------------------------|------------------|--------------------------------------------|------------|------|--------------| | | | $V_{cc} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | | | Item | Symbol | Min | Max | Unit | Conditions | | External clock input low pulse width | t <sub>EXL</sub> | 37 | _ | ns | Figure 18.6 | | External clock input high pulse width | t <sub>EXH</sub> | 37 | _ | ns | | | External clock rise time | t <sub>EXr</sub> | _ | 7 | ns | <del></del> | | External clock fall time | t <sub>EXf</sub> | _ | 7 | ns | <del>_</del> | Note: When duty adjustment circuit is not used, the maximum frequency decreases according to the input waveform. (Example: When $t_{EXL} = t_{EXH} = 50$ ns, and $t_{EXr} = t_{EXf} = 10$ ns, clock cycle time = 120 ns; therefore, maximum operating frequency = 8.3 MHz) RENESAS 589 Figure 18.6 External Clock Input Timing #### (3) Note on Switchover of External Clock When two or more external clocks (e.g. 10 MHz and 2 MHz) are used as the system clock, switchover of the input clock should be carried out in software standby mode. An example of an external clock switching circuit is shown in figure 18.7, and an example of the external clock switchover timing in figure 18.8. Figure 18.7 Example of External Clock Switching Circuit Figure 18.8 Example of External Clock Switchover Timing ## 18.4 Duty Adjustment Circuit When the oscillator frequency is 5 MHz or higher, the duty adjustment circuit adjusts the duty cycle of the clock signal from the oscillator to generate the system clock ( $\emptyset$ ). ## 18.5 Medium-Speed Clock Divider The medium-speed clock divider divides the system clock to generate $\emptyset/2$ , $\emptyset/4$ , $\emptyset/8$ , $\emptyset/16$ , and $\emptyset/32$ . ## 18.6 Bus Master Clock Selection Circuit The bus master clock selection circuit selects the system clock ( $\emptyset$ ) or one of the medium-speed clocks ( $\emptyset$ /2, $\emptyset$ /4, or $\emptyset$ /8, $\emptyset$ /16, and $\emptyset$ /32) to be supplied to the bus master, according to the settings of the SCK2 to SCK0 bits in SCKCR. ## 18.7 Subclock Oscillator #### (1) Method of Connecting 76.8 kHz/160 kHz Crystal Resonator To supply a clock to the subclock oscillator, a 76.8 kHz/160 kHz crystal resonator should be connected as shown in figure 18.9. Cautions concerning the connection are as noted in section 18.3 (3), Notes on Board Design. Figure 18.9 Example of Connection of 76.8 kHz/160 kHz Crystal Resonator Figure 18.10 shows an equivalent circuit for the 76.8 kHz/160 kHz crystal resonator. Figure 18.10 76.8 kHz/160 kHz Crystal Resonator Equivalent Circuit Table 18.6 Reference of Subclock Oscillator | | | | | | Equivalent Circuit | | | | |-----------------------------------|-----------|--------------|------------------------------------|------------------------------|------------------------------|--|--|--| | Oscillation<br>Frequency<br>[kHz] | Type Code | Manufacturer | Load<br>Capacitance C1,<br>C2 [pF] | Shunt<br>Capacitance<br>[pF] | Series<br>Resistance<br>[kΩ] | | | | | 76.8 | T26-76.8 | MEC | 11 | 0.8 | 12 | | | | | 160.0 | TF26-160 | ILSI | 11 | 1.0 | 20 | | | | ## (2) Pin Handling When Subclock Is Not Needed When the subclock is not needed, connect the OSC1 pin to GND (Vss) and leave the OSC2 pin open as shown in figure 18.11, and the SUBSTP bit of LPWRCR should be set to 1. Figure 18.11 Pin Handling When Subclock Is Not Needed ## 18.8 Subclock Waveform Shaping Circuit To eliminate noise in the subclock input from the OSC1 pin, the signal is sampled using a clock scaled from the ø clock. The sampling frequency is set with the NESEL bit in LPWRCR. For details, see section 18.2.2, Low-Power Control Register (LPWRCR). Sampling is not performed in subactive mode, subsleep mode, or watch mode. ## 18.9 Note on Crystal Resonator Since various characteristics related to the crystal resonator are closely linked to the user's board design, thorough evaluation is necessary on the user's part, using the resonator connection examples shown in this section as a guide. As the resonator circuit ratings will depend on the floating capacitance of the resonator and the mounting circuit, the ratings should be determined in consultation with the resonator manufacturer. The design must ensure that a voltage exceeding the maximum rating is not applied to the oscillator pin. # Section 19 Power-Down Modes #### 19.1 Overview In addition to the normal program execution state, the LSI has power-down modes in which operation of the CPU and oscillator is halted and power dissipation is reduced. Low-power operation can be achieved by individually controlling the CPU, on-chip supporting modules, and so on. The LSI operating modes are as follows: - (1) High-speed mode - (2) Medium-speed mode - (3) Subactive mode - (4) Sleep mode - (5) Subsleep mode - (6) Watch mode - (7) Module stop mode - (8) Software standby mode - (9) Hardware standby mode Of these, (2) to (9) are power-down modes. Sleep mode and subsleep mode are CPU modes, medium-speed mode is a CPU and bus master mode, subactive mode is a CPU, bus master, and on-chip supporting module mode, and module stop mode is an on-chip supporting module mode (including bus masters other than the CPU). Certain combinations of these modes can be set. After a reset, the MCU is in high-speed mode. Table 19.1 shows the internal chip states in each mode, and table 19.2 shows the conditions for transition to the various modes. Figure 19.1 shows a mode transition diagram. Table 19.1 H8S/2276 Series Internal States in Each Mode | Function | | High-<br>Speed | Medium-<br>Speed | Sleep | Module<br>Stop | Watch | Subactive | Subsleep | Software<br>Standby | Hardware<br>Standby | |---------------------------|-------------------|-------------------------|-------------------------|-------------------------|---------------------------------------|----------------------|--------------------|----------------------|-------------------------|---------------------| | System clo<br>oscillator | ck | Function-<br>ing | Function-<br>ing | Function-<br>ing | Function-<br>ing | Halted | Halted | Halted | Halted | Halted | | Subclock o | scillator | Function-<br>ing/Halted | Function-<br>ing/Halted | Function-<br>ing/Halted | Function-<br>ing/Halted | Function-<br>ing | Function-<br>ing | Function-<br>ing | Function-<br>ing/Halted | Halted | | CPU operation | Instruc-<br>tions | Function-<br>ing | Medium-<br>speed | Halted | Function-<br>ing | Halted | Subclock operation | Halted | Halted | Halted | | | Registers | | | Retained | • | Retained | | Retained | Retained | Undefined | | RAM | | Function-<br>ing | Function-<br>ing | Function-<br>ing (DTC) | Function-<br>ing | Retained | Function-<br>ing | Retained | Retained | Retained | | I/O | | Function-<br>ing | Function-<br>ing | Function-<br>ing | Function-<br>ing | Retained | Function-<br>ing | Retained | Retained | High impedance | | External interrupts | | Function-<br>ing Halted | | On-chip supporting module | PBC | Function-<br>ing | Medium-<br>speed | Function-<br>ing | Function-<br>ing/halted<br>(retained) | Halted<br>(retained) | Subclock operation | Halted<br>(retained) | Halted<br>(retained) | Halted<br>(reset) | | operation | DTC | | | | | | Halted (retained) | - | | | | | WDT1 | | Function-<br>ing | - | Function-<br>ing | Subclock operation | Subclock operation | Subclock operation | | | | | WDT0 | • | | | | Halted | - | | | | | | TMR | | | | Functio-<br>ing/halted | (retained) | | | | | | | TPU | | | | (retained) | | Halted | Halted | | | | | SCI | | | | | | (retained) | (retained) | | | | | A/D | | | | Function-<br>ing/halted<br>(reset) | Halted<br>(reset) | Halted<br>(reset) | Halted<br>(reset) | Halted<br>(reset) | | Note: "Halted (retained)" means that internal register values are retained. The internal state is operation suspended. "Halted (reset)" means that internal register values and internal states are initialized. In module stop mode, only modules for which a stop setting has been made are halted (reset or retained). Subclock oscillation is halted when the SUBSTP bit is set to 1 and a stop setting is made. : Operating state Notes: \*1 NMI, IRQ0 to IRQ7, and WDT1 interrupts - \*2 NMI, IRQ0 to IRQ7, WDT0 interrupts, WDT1 interrupt, TMR0 and TMR1 interrupt - \*3 All interrupts - \*4 NMI, IRQ0 to IRQ7 - When a transition is made between modes by means of an interrupt, transition cannot be made on interrupt source generation alone. Ensure that interrupt handling is performed after accepting the interrupt request. - From any state except hardware standby mode, a transition to the power-on reset state occurs whenever RES goes low. - From any state, a transition to hardware standby mode occurs when STBY goes low. - When a transition is made to watch mode or subactive mode, high-speed mode must be set. Figure 19.1 Mode Transitions **Table 19.2 Power-Down Mode Transition Conditions** # Control Bit States at Time of Transition | State before<br>Transition | SSBY | PSS | LSON | DTON | State after Transition by SLEEP Instruction | State after Return by Interrupt | |-----------------------------|------|-----|------|------|---------------------------------------------|---------------------------------| | High-speed/<br>medium-speed | 0 | * | 0 | * | Sleep | High-speed/<br>medium-speed | | | 0 | * | 1 | * | _ | _ | | | 1 | 0 | 0 | * | Software standby | High-speed/<br>medium-speed | | | 1 | 0 | 1 | * | _ | _ | | | 1 | 1 | 0 | 0 | Watch | High-speed | | | 1 | 1 | 1 | 0 | Watch | Subactive | | | 1 | 1 | 0 | 1 | _ | _ | | | 1 | 1 | 1 | 1 | Subactive | _ | | Subactive | 0 | 0 | * | * | _ | _ | | | 0 | 1 | 0 | * | _ | _ | | | 0 | 1 | 1 | * | Subsleep | Subactive | | | 1 | 0 | * | * | _ | _ | | | 1 | 1 | 0 | 0 | Watch | High-speed | | | 1 | 1 | 1 | 0 | Watch | Subactive | | | 1 | 1 | 0 | 1 | High-speed | _ | | | 1 | 1 | 1 | 1 | _ | _ | <sup>\*:</sup> Don't care <sup>-:</sup> Don't set. ## 19.1.1 Register Configuration The power-down modes are controlled by the SBYCR, SCKCR, LPWRCR, TCSR (WDT1), and MSTPCR registers. Table 19.3 summarizes these registers. Table 19.3 Power-Down Mode Registers | Name | Abbreviation | R/W | Initial Value | Address* | |--------------------------------------|--------------|-----|---------------|----------| | Standby control register | SBYCR | R/W | H'08 | H'FDE4 | | System clock control register | SCKCR | R/W | H'00 | H'FDE6 | | Low-power control register | LPWRCR | R/W | H'00 | H'FDEC | | Timer control/status register (WDT1) | TCSR | R/W | H'00 | H'FFA2 | | Module stop control register | MSTPCRA | R/W | H'3F | H'FDE8 | | | MSTPCRB | R/W | H'FF | H'FDE9 | | | MSTPCRC | R/W | H'FF | H'FDEA | Note: \* Lower 16 bits of the address. ## 19.2 Register Descriptions ## 19.2.1 Standby Control Register (SBYCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|------|------|------|-----|---|---|---| | | | SSBY | STS2 | STS1 | STS0 | OPE | _ | _ | _ | | Initial value | : | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | R/W | : | R/W | R/W | R/W | R/W | R/W | _ | _ | _ | SBYCR is an 8-bit readable/writable register that performs power-down mode control. SBYCR is initialized to H'08 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 7—Software Standby (SSBY):** Determines the operating mode, in combination with other control bits, when a power-down mode transition is made by executing a SLEEP instruction. The SSBY setting is not changed by a mode transition due to an interrupt, etc. #### Bit 7 | SSBY | <br>Description | | |------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------| | 0 | Transition to sleep mode after execution of SLEEP instruction in high-speed mode or medium-speed mode (Initial | al value) | | | Transition to subsleep mode after execution of SLEEP instruction in subactive mode | | | 1 | Transition to software standby mode, subactive mode, or watch mode after exe of SLEEP instruction in high-speed mode or medium-speed mode | ecution | | | Transition to watch mode or high-speed mode after execution of SLEEP instruction subactive mode | ction in | **Bits 6 to 4—Standby Timer Select 2 to 0 (STS2 to STS0):** These bits select the time the MCU waits for the clock to stabilize when software standby mode, watch mode, or subactive mode is cleared and a transition is made to high-speed mode or medium-speed mode by means of a specific interrupt or instruction. With crystal oscillation, refer to table 19.5 and make a selection according to the operating frequency so that the standby time is at least 8 ms (the oscillation stabilization time). With an external clock, any selection\* can be made. Note: \* In the F-ZTAT version, a 16-state wait time cannot be used with an external clock. Use 8192 states or more. | Bit 6 | Bit 5 | Bit 4 | | | |-------|-------|-------|------------------------------|-----------------| | STS2 | STS1 | STS0 | Description | | | 0 | 0 | 0 | Standby time = 8192 states | (Initial value) | | | | 1 | Standby time = 16384 states | | | | 1 | 0 | Standby time = 32768 states | | | | | 1 | Standby time = 65536 states | | | 1 | 0 | 0 | Standby time = 131072 states | | | | | 1 | Standby time = 262144 states | | | | 1 | 0 | Reserved | | | | | 1 | Standby time = 16 states* | | Note: \* Not used on the F-ZTAT version. **Bit 2 to 0—Reserved:** These bits cannot be modified and is always read as 0. Bit 3—Output Port Enable (OPE): Specifies whether the address bus and bus control signals $(\overline{CS0}$ to $\overline{CS3}$ , $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ ) retain their output state or go to the high-impedance state in software standby mode and watch mode, and in a direct transition. #### Bit 3 | OPE | Description | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | In software standby mode, watch mode, and in a direct transition, address bus and bus control signals are high-impedance | | 1 | In software standby mode, watch mode, and in a direct transition, address bus and bus control signals retain their output state (Initial value) | ## 19.2.2 System Clock Control Register (SCKCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-----|-----|-----|-----|------|------|------| | | | PSTOP | _ | | | _ | SCK2 | SCK1 | SCK0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W SCKCR is an 8-bit readable/writable register that performs ø clock output control and medium-speed mode control. SCKCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. ## Bit 7—ø Clock Output Disable (PSTOP): Controls ø output. Bit 7 Description | PSTOP | High-Speed Mode,<br>Medium-Speed Mode,<br>Subactive Mode | Sleep Mode,<br>Subsleep Mode | Software Standby<br>Mode, Watch Mode,<br>Direct Transition | Hardware<br>Standby Mode | | |-------|----------------------------------------------------------|------------------------------|------------------------------------------------------------|--------------------------|--| | 0 | ø output (Initial value) | ø output | Fixed high | High impedance | | | 1 | Fixed high | Fixed high | Fixed high | High impedance | | Bits 6 to 3—Reserved: These bits should always be written with 0, and are always read as 0. Bits 2 to 0—System Clock Select 2 to 0 (SCK2 to SCK0): These bits select the clock for the bus master in high-speed mode and medium-speed mode. When operating the device after a transition to subactive mode or watch mode, bits SCK2 to SCK0 should all be cleared to 0. | Bit 2 | Bit 1 | Bit 0 | | | |-------|-------|-------|----------------------------------|-----------------| | SCK2 | SCK1 | SCK0 | <br>Description | | | 0 | 0 | 0 | Bus master is in high-speed mode | (Initial value) | | | | 1 | Medium-speed clock is ø/2 | | | | 1 | 0 | Medium-speed clock is ø/4 | | | | | 1 | Medium-speed clock is ø/8 | | | 1 | 0 | 0 | Medium-speed clock is ø/16 | | | | | 1 | Medium-speed clock is ø/32 | | | | 1 | _ | _ | | ## 19.2.3 Low-Power Control Register (LPWRCR) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|------|-------|--------|-------|-----|------|------| | | | DTON | LSON | NESEL | SUBSTP | RFCUT | _ | STC1 | STC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W LPWRCR is an 8-bit readable/writable register that performs power-down mode control. LPWRCR is initialized to H'00 by a power-on reset and in hardware standby mode. It is not initialized in software standby mode. Only bits 7 to 4 are described here; for details of the other bits, see section 18.2.2, Low-Power Control Register (LPWRCR). **Bit 7—Direct-Transfer On Flag (DTON):** Specifies whether a direct transition is made between high-speed mode, medium-speed mode, and subactive mode when making a power-down transition by executing a SLEEP instruction. The operating mode to which the transition is made after SLEEP instruction execution is determined by a combination of other control bits. | Bit 7 | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DTON | Description | | 0 | When a SLEEP instruction is executed in high-speed mode or medium-speed mode, a transition is made to sleep mode, software standby mode, or watch mode* | | | When a SLEEP instruction is executed in subactive mode, a transition is made to subsleep mode or watch mode (Initial value) | | 1 | When a SLEEP instruction is executed in high-speed mode or medium-speed mode, a transition is made directly to subactive mode*, or a transition is made to sleep mode or software standby mode | | | When a SLEEP instruction is executed in subactive mode, a transition is made directly to high-speed mode, or a transition is made to subsleep mode | Note: \* When a transition is made to watch mode or subactive mode, high-speed mode must be set. **Bit 6—Low-Speed On Flag (LSON):** Determines the operating mode in combination with other control bits when making a power-down transition by executing a SLEEP instruction. Also controls whether a transition is made to high-speed mode or medium-speed mode, or to subactive mode when watch mode is cleared. Bit 6 | Description | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | When a SLEEP instruction is executed in high-speed mode or medium-speed mode, a transition is made to sleep mode, software standby mode, or watch mode* | | | | | | When a SLEEP instruction is executed in subactive mode, a transition is made to watch mode, or directly to high-speed mode | | | | | | After watch mode is cleared, a transition is made to high-speed mode (Initial value) | | | | | | When a SLEEP instruction is executed in high-speed mode a transition is made to watch mode or subactive mode* | | | | | | When a SLEEP instruction is executed in subactive mode, a transition is made to subsleep mode or watch mode | | | | | | After watch mode is cleared, a transition is made to subactive mode | | | | | | | | | | | Note: \* When a transition is made to watch mode or subactive mode, high-speed mode must be set. Bit 5—Noise Elimination Sampling Frequency Select (NESEL): Selects the frequency at which the subclock ( $\emptyset$ SUB) generated by the subclock oscillator is sampled with the clock ( $\emptyset$ ) generated by the system clock oscillator. When $\emptyset = 5$ MHz or higher, clear this bit to 0. #### Bit 5 | NESEL | <br>Description | | |-------|----------------------------|-----------------| | 0 | Sampling at ø divided by 8 | (Initial value) | | 1 | Sampling at ø divided by 4 | | **Bit 4—Subclock Oscillator Control (SUBSTP):** Controls operation and stopping of the subclock oscillator #### Bit 4 | SUBSTP | | | |--------|--------------------------------|-----------------| | 0 | Subclock oscillator operates | (Initial value) | | 1 | Subclock oscillator is stopped | | Note: When the subclock is not used, this bit should be set to 1. ## 19.2.4 Timer Control/Status Register (TCSR) #### WDT1 TCSR | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|-------|-----|-----|---------|------|------|------| | | | OVF | WT/IT | TME | PSS | RST/NMI | CKS2 | CKS1 | CKS0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/(W)* | R/W | N ( * 0 ) | ^ | 1 144 | | | | | | | | Note: \* Only 0 can be written in bit 7, to clear the flag. TCSR is an 8-bit readable/writable register that performs selection of the WDT1 TCNT input clock, mode, etc. Only bit 4 is described here. For details of the other bits, see section 12.2.2, Timer Control/Status Register (TCSR). TCSR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 4—Prescaler Select (PSS): Selects the WDT1 TCNT input clock. This bit also controls the operation in a power-down mode transition. The operating mode to which a transition is made after execution of a SLEEP instruction is determined in combination with other control bits. For details, see the description of Clock Select 2 to 0 in section 12.2.2, Timer Control/Status Register (TCSR). Bit 4 | PSS | Description | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | TCNT counts ø-based prescaler (PSM) divided clock pulses | | | When a SLEEP instruction is executed in high-speed mode or medium-speed mode, a transition is made to sleep mode or software standby mode (Initial value) | | 1 | TCNT counts øSUB-based prescaler (PSS) divided clock pulses | | | When a SLEEP instruction is executed in high-speed mode or medium-speed mode, a transition is made to sleep mode, watch mode*, or subactive mode* | | | When a SLEEP instruction is executed in subactive mode, a transition is made to subsleep mode, watch mode, or high-speed mode | Note: \* When a transition is made to watch mode or subactive mode, high-speed mode must be set. ## 19.2.5 Module Stop Control Register (MSTPCR) #### **MSTPCRA** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial value | : | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | | | | | | | | | | | | MSTPCRB | | | | | | | | | | | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | | | | | | | | | | | | MSTPCRC | | | | | | | | | | | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W MSTPCRA, MSTPCRB, and MSTPCRC are 8-bit readable/writable registers that perform module stop mode control. MSTPCRA is initialized to H'3F by a reset and in hardware standby mode. MSTPCRB and MSTPCRC are initialized to H'FF. They are not initialized in software standby mode. MSTPCRA, MSTPCRB, and MSTPCRC Bits 7 to 0—Module Stop (MSTPA7 to MSTPA0, MSTPB7 to MSTPB0, and MSTPC7 to MSTPC0): These bits specify module stop mode. See table 19.4 for the method of selecting on-chip supporting modules. # MSTPCRA, MSTPCRB, and MSTPCRC Bits 7 to 0 | MSTPA7 to MSTPA0, MSTPB7 to MSTPB0, and MSTPC7 to MSTPC0 | Description | |----------------------------------------------------------|--------------------------------------------------------------------| | 0 | Module stop mode is cleared (Initial value of MSTPA7, MSTPA6) | | 1 | Module stop mode is set (Initial value of except MSTPA7 to MSTPA6) | # 19.3 Medium-Speed Mode When the SCK2 to SCK0 bits in SCKCR are set to 1 in high-speed mode, the operating mode changes to medium-speed mode at the end of the bus cycle. In medium-speed mode, the CPU operates on the operating clock ( $\emptyset/2$ , $\emptyset/4$ , $\emptyset/8$ , $\emptyset/16$ , or $\emptyset/32$ ) specified by the SCK2 to SCK0 bits. The bus master other than the CPU (the DTC) also operates in medium-speed mode. On-chip supporting modules other than the bus masters always operate on the high-speed clock ( $\emptyset$ ). In medium-speed mode, a bus access is executed in the specified number of states with respect to the bus master operating clock. For example, if $\phi/4$ is selected as the operating clock, on-chip memory is accessed in 4 states, and internal I/O registers in 8 states. Medium-speed mode is cleared by clearing all of bits SCK2 to SCK0 to 0. A transition is made to high-speed mode and medium-speed mode is cleared at the end of the current bus cycle. If a SLEEP instruction is executed when the SSBY bit in SBYCR and the LSON bit in LPWRCR are cleared to 0, a transition is made to sleep mode. When sleep mode is cleared by an interrupt, medium-speed mode is restored. If a SLEEP instruction is executed when the SSBY bit in SBYCR is set to 1, and the LSON bit in LPWRCR and the PSS bit in TCSR (WDT1) are both cleared to 0, a transition is made to software standby mode. When software standby mode is cleared by an external interrupt, medium-speed mode is restored. When the $\overline{RES}$ pin is driven low, a transition is made to the reset state, and medium-speed mode is cleared. The same applies in the case of a reset caused by overflow of the watchdog timer. When the STBY pin is driven low, a transition is made to hardware standby mode. Figure 19.2 shows the timing for transition to and clearance of medium-speed mode. Figure 19.2 Medium-Speed Mode Transition and Clearance Timing ## 19.4 Sleep Mode #### **19.4.1 Sleep Mode** If a SLEEP instruction is executed when the SSBY bit in SBYCR and the LSON bit in LPWRCR are both cleared to 0, the CPU enters sleep mode. In sleep mode, CPU operation stops but the contents of the CPU's internal registers are retained. Other supporting modules do not stop. # 19.4.2 Clearing Sleep Mode Sleep mode is cleared by all interrupts, or with the RES pin or STBY pin. **Clearing with an Interrupt:** When an interrupt request signal is input, sleep mode is cleared and interrupt exception handling is started. Sleep mode will not be cleared if interrupts are disabled, or if interrupts other than NMI have been masked by the CPU. Clearing with the $\overline{RES}$ Pin: When the $\overline{RES}$ pin is driven low, the reset state is entered. When the $\overline{RES}$ pin is driven high after the prescribed reset input period, the CPU begins reset exception handling. Clearing with the $\overline{STBY}$ Pin: When the $\overline{STBY}$ pin is driven low, a transition is made to hardware standby mode. ## 19.5 Module Stop Mode #### 19.5.1 Module Stop Mode Module stop mode can be set for individual on-chip supporting modules. When the corresponding MSTP bit in MSTPCR is set to 1, module operation stops at the end of the bus cycle and a transition is made to module stop mode. The CPU continues operating independently. Table 19.4 shows MSTP bits and the corresponding on-chip supporting modules. When the corresponding MSTP bit is cleared to 0, module stop mode is cleared and the module starts operating again at the end of the bus cycle. In module stop mode, the internal states of modules other than the A/D converter are retained. After reset release, all modules other than the DTC are in module stop mode. When an on-chip supporting module is in module stop mode, read/write access to its registers is disabled. When a transition is made to sleep mode with all modules stopped (MSTPCR = H'FFFFF), the bus controller and I/O ports also stop operating, enabling current dissipation to be further reduced. Table 19.4 MSTP Bits and Corresponding On-Chip Supporting Modules | Register | Bit | Module | |----------|--------|-----------------------------------------| | MSTPCRA | MSTPA7 | _* | | | MSTPA6 | Data transfer controller (DTC) | | | MSTPA5 | 16-bit timer pulse unit (TPU) | | | MSTPA4 | 8-bit timers (TMR0, TMR1) | | | MSTPA3 | _* | | | MSTPA2 | _* | | | MSTPA1 | A/D converter | | | MSTPA0 | * | | MSTPCRB | MSTPB7 | Serial communication interface 0 (SCI0) | | | MSTPB6 | Serial communication interface 1 (SCI1) | | | MSTPB5 | _* | | | MSTPB4 | _* | | | MSTPB3 | * | | | MSTPB2 | _* | | | MSTPB1 | _* | | | MSTPB0 | _* | | MSTPCRC | MSTPC7 | Serial communication interface 3 (SCI3) | | | MSTPC6 | _* | | | MSTPC5 | _* | | | MSTPC4 | PC break controller (PBC) | | | MSTPC3 | _* | | | MSTPC2 | * | | | MSTPC1 | * | | | MSTPC0 | _* | Note: \* Reserved. ## 19.5.2 Usage Note **DTC Module Stop Mode:** Depending on the operating status of the DTC, the MSTPA6 bit may not be set to 1. Setting of the DTC module stop mode should be carried out only when the DTC is not activated. For details, see section 8, Data Transfer Controller (DTC). **On-Chip Supporting Module Interrupts:** Relevant interrupt operations cannot be performed in module stop mode. Consequently, if module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or DTC activation source. Interrupts should therefore be disabled before setting module stop mode. Writing to MSTPCR: MSTPCR should be written to only by the CPU. # 19.6 Software Standby Mode #### 19.6.1 Software Standby Mode If a SLEEP instruction is executed when the SSBY bit in SBYCR is set to 1, the LSON bit in LPWRCR is cleared to 0, and the PSS bit in TCSR (WDT1) is cleared to 0, software standby mode is entered. In this mode, the CPU, on-chip supporting modules, and system clock oscillator all stop. However, the contents of the CPU's internal registers, RAM data, and the states of on-chip supporting module other than the A/D converter, and of the I/O ports, are retained. The address bus and bus control signals are placed in the high-impedance state. In this mode the oscillator stops, and therefore power dissipation is significantly reduced. #### 19.6.2 Clearing Software Standby Mode Software standby mode is cleared by an external interrupt (NMI pin, or pins $\overline{IRQ0}$ to $\overline{IRQ7}$ ), or by means of the $\overline{RES}$ pin or $\overline{STBY}$ pin. Clearing with an Interrupt: When an NMI or IRQ0 to IRQ7 interrupt request signal is input, clock oscillation starts, and after the elapse of the time set in bits STS2 to STS0 in SYSCR, stable clocks are supplied to the entire chip, software standby mode is cleared, and interrupt exception handling is started. When software standby mode is cleared with an IRQ0 to IRQ7 interrupt, set the corresponding enable bit to 1 and ensure that an interrupt of higher priority than interrupts IRQ0 to IRQ7 is not generated. Software standby mode cannot be cleared if the interrupt has been masked by the CPU side or has been designated as a DTC activation source. Clearing with the $\overline{RES}$ Pin: When the $\overline{RES}$ pin is driven low, clock oscillation is started. At the same time as clock oscillation starts, clocks are supplied to the entire chip. Note that the $\overline{RES}$ pin must be held low until clock oscillation stabilizes. When the $\overline{RES}$ pin goes high, the CPU begins reset exception handling. Clearing with the $\overline{STBY}$ Pin: When the $\overline{STBY}$ pin is driven low, a transition is made to hardware standby mode. #### 19.6.3 Setting Oscillation Stabilization Time after Clearing Software Standby Mode Bits STS2 to STS0 in SBYCR should be set as described below. **Using a Crystal Oscillator:** Set bits STS2 to STS0 so that the standby time is at least 8 ms (the oscillation stabilization time). Table 19.5 shows the standby times for different operating frequencies and settings of bits STS2 to STS0. **Table 19.5 Oscillation Stabilization Time Settings** | STS2 | STS1 | STS0 | Standby Time | 13<br>MHz | 10<br>MHz | 8<br>MHz | 6<br>MHz | 4<br>MHz | 2<br>MHz | Unit | |------|------|------|---------------|-----------|-----------|----------|----------|----------|----------|----------| | 0 | 0 | 0 | 8192 states | 0.6 | 0.8 | 1.0 | 1.3 | 2.0 | 4.1 | ms | | | | 1 | 16384 states | 1.3 | 1.6 | 2.0 | 2.7 | 4.1 | 8.2 | <u> </u> | | | 1 | 0 | 32768 states | 2.5 | 3.3 | 4.1 | 5.5 | 8.2 | 16.4 | _ | | | | 1 | 65536 states | 5.0 | 6.6 | 8.2 | 10.9 | 16.4 | 32.8 | _ | | 1 | 0 | 0 | 131072 states | 10.1 | 13.1 | 16.4 | 21.8 | 32.8 | 65.5 | _ | | | | 1 | 262144 states | 20.2 | 26.2 | 32.8 | 43.6 | 65.6 | 131.2 | | | | 1 | 0 | Reserved | _ | _ | _ | _ | _ | _ | _ | | | | 1 | 16 states | 1.2 | 1.6 | 2.0 | 1.7 | 4.0 | 8.0 | μs | : Recommended time setting **Using an External Clock:** Any value can be set. Normally, use of the minimum time is recommended. Note: A 16-state standby time cannot be used in the F-ZTAT version; a standby time of 8192 states or longer should be used. ## 19.6.4 Software Standby Mode Application Example Figure 19.3 shows an example in which a transition is made to software standby mode at the falling edge on the NMI pin, and software standby mode is cleared at the rising edge on the NMI pin. In this example, an NMI interrupt is accepted with the NMIEG bit in SYSCR cleared to 0 (falling edge specification), then the NMIEG bit is set to 1 (rising edge specification), the SSBY bit is set to 1, and a SLEEP instruction is executed, causing a transition to software standby mode. Software standby mode is then cleared at the rising edge on the NMI pin. Figure 19.3 Software Standby Mode Application Example # 19.6.5 Usage Notes **I/O Port States:** In software standby mode, I/O port states are retained. If the OPE bit is set to 1, the address bus and bus control signal output is also retained. Therefore, there is no reduction in current dissipation for the output current when a high-level signal is output. **Current Dissipation During the Oscillation Stabilization Wait Period:** Current dissipation increases during the oscillation stabilization wait period. # 19.7 Hardware Standby Mode # 19.7.1 Hardware Standby Mode When the STBY pin is driven low, a transition is made to hardware standby mode from any mode. In hardware standby mode, all functions enter the reset state and stop operation, resulting in a significant reduction in power dissipation. As long as the prescribed voltage is supplied, on-chip RAM data is retained. I/O ports are set to the high-impedance state. In order to retain on-chip RAM data, the RAME bit in SYSCR should be cleared to 0 before driving the $\overline{STBY}$ pin low. Do not change the state of the mode pins (MD2 to MD0) while the LSI is in hardware standby mode. Hardware standby mode is cleared by means of the $\overline{STBY}$ pin and the $\overline{RES}$ pin. When the $\overline{STBY}$ pin is driven high while the $\overline{RES}$ pin is low, the reset state is set and clock oscillation is started. Ensure that the $\overline{RES}$ pin is held low until the clock oscillation stabilizes (at least $t_{OSCI}$ —the oscillation stabilization time—when using a crystal oscillator). When the $\overline{RES}$ pin is subsequently driven high, a transition is made to the program execution state via the reset exception handling state. #### 19.7.2 Hardware Standby Mode Timing Figure 19.4 shows an example of hardware standby mode timing. When the $\overline{STBY}$ pin is driven low after the $\overline{RES}$ pin has been driven low, a transition is made to hardware standby mode. Hardware standby mode is cleared by driving the $\overline{STBY}$ pin high, waiting for the oscillation stabilization time, then changing the $\overline{RES}$ pin from low to high. Figure 19.4 Hardware Standby Mode Timing (Example) ## 19.8 Watch Mode #### 19.8.1 Watch Mode If a SLEEP instruction is executed in high-speed mode or subactive mode when the SSBY in SBYCR is set to 1, the DTON bit in LPWRCR is cleared to 0, and the PSS bit in TCSR (WDT1) is set to 1, the CPU makes a transition to watch mode. In this mode, the CPU, all on-chip supporting modules except WDT1 and system clock oscillator stop. The contents of CPU internal registers and on-chip RAM, and the states of the on-chip supporting functions (except the A/D converter) and I/O ports, are retained. The address bus and bus control signals go to the high-impedance state. When a transition is made to watch mode, bits SCK2 to SCK0 in SCKCR must all be cleared to 0. #### 19.8.2 Clearing Watch Mode Watch mode is cleared by an interrupt (WOVI1 interrupt, NMI pin, or pins $\overline{IRQ0}$ to $\overline{IRQ7}$ ), or by means of the $\overline{RES}$ pin or $\overline{STBY}$ pin. Clearing with an Interrupt: When an interrupt request signal is input, watch mode is cleared and a transition is made to high-speed mode or medium-speed mode if the LSON bit in LPWRCR is cleared to 0, or to subactive mode if the LSON bit is set to 1. When making a transition to high-speed mode, after the elapse of the time set in bits STS2 to STS0 in SBYCR, stable clocks are supplied to the entire chip, and interrupt exception handling is started. Watch mode cannot be cleared with an IRQ0 to IRQ7 interrupt if the corresponding enable bit has been cleared to 0, or with an on-chip supporting module interrupt if acceptance of the relevant interrupt has been disabled by the interrupt enable register or masked by the CPU. See section 19.6.3, Setting Oscillation Stabilization Time after Clearing Software Standby Mode, for the oscillation stabilization time setting when making a transition from watch mode to high-speed mode. Clearing with the $\overline{RES}$ Pin: See "Clearing with the $\overline{RES}$ Pin" in section 19.6.2, Clearing Software Standby Mode. Clearing with the $\overline{STBY}$ Pin: When the $\overline{STBY}$ pin is driven low, a transition is made to hardware standby mode. #### 19.8.3 Usage Notes **I/O Port States:** In watch mode, I/O port states are retained. If the OPE bit is set to 1, address bus and bus control signal output is also retained. Therefore, there is no reduction in current dissipation for the output current when a high-level signal is output. **Current Dissipation during the Oscillation Stabilization Wait Period:** Current dissipation increases during the oscillation stabilization wait period. ## 19.9 Subsleep Mode ## 19.9.1 Subsleep Mode If a SLEEP instruction is executed in subactive mode when the SSBY in SBYCR is cleared to 0, the LSON bit in LPWRCR is set to 1, and the PSS bit in TCSR (WDT1) is set to 1, the CPU makes a transition to subsleep mode. In this mode, the CPU, all on-chip supporting modules except TMR0, TMR1, WDT0, and WDT1 and system clock oscillator stop. The contents of CPU internal registers and on-chip RAM, and the states of the on-chip supporting functions (except the A/D converter) and I/O ports, are retained. #### 19.9.2 Clearing Subsleep Mode Subsleep mode is cleared by an interrupt (on-chip supporting module interrupt, NMI pin, or pin $\overline{IRQ0}$ to $\overline{IRQ7}$ ), or by means of the $\overline{RES}$ pin or $\overline{STBY}$ pin. Clearing with an Interrupt: When an interrupt request signal is input, subsleep mode is cleared and interrupt exception handling is started. Subsleep mode cannot be cleared with an IRQ0 to IRQ7 interrupt if the corresponding enable bit has been cleared to 0, or with an on-chip supporting module interrupt if acceptance of the relevant interrupt has been disabled by the interrupt enable register or masked by the CPU. Clearing with the $\overline{RES}$ Pin: See "Clearing with the $\overline{RES}$ Pin" in section 19.6.2, Clearing Software Standby Mode. Clearing with the $\overline{STBY}$ Pin: When the $\overline{STBY}$ pin is driven low, a transition is made to hardware standby mode. #### 19.10 Subactive Mode #### 19.10.1 Subactive Mode If a SLEEP instruction is executed in high-speed mode when the SSBY bit in SBYCR, the DTON bit in LPWRCR, and the PSS bit in TCSR (WDT1) are all set to 1, the CPU makes a transition to subactive mode. When an interrupt is generated in watch mode, if the LSON bit in LPWRCR is set to 1, a transition is made to subactive mode. When an interrupt is generated in subsleep mode, a transition is made to subactive mode. In subactive mode, the CPU performs sequential program execution at low speed on the subclock. In this mode, all on-chip supporting modules except PBC, TMR0, TMR1, WDT0, and WDT1, and system clock oscillator stop. When operating the device in subactive mode, bits SCK2 to SCK0 in SBYCR must all be cleared to 0. #### 19.10.2 Clearing Subactive Mode Subactive mode is cleared by a SLEEP instruction, or by means of the $\overline{RES}$ pin or $\overline{STBY}$ pin. Clearing with a SLEEP Instruction: When a SLEEP instruction is executed while the SSBY bit in SBYCR is set to 1, the DTON bit in LPWRCR is cleared to 0, and the PSS bit in TCSR (WDT1) is set to 1, subactive mode is cleared and a transition is made to watch mode. When a SLEEP instruction is executed while the SSBY bit in SBYCR is cleared to 0, the LSON bit in LPWRCR is set to 1, and the PSS bit in TCSR (WDT1) is set to 1, a transition is made to subsleep mode. When a SLEEP instruction is executed while the SSBY bit in SBYCR is set to 1, the DTON bit is set to 1 and the LSON bit is cleared to 0 in LPWRCR, and the PSS bit in TCSR (WDT1) is set to 1, a transition is made directly to high-speed mode (SCK0 to SCK2 all 0). Fort details of direct transition, see section 19.11, Direct Transition. Clearing with the $\overline{RES}$ Pin: See "Clearing with the $\overline{RES}$ Pin" in section 19.6.2, Clearing Software Standby Mode. Clearing with the $\overline{STBY}$ Pin: When the $\overline{STBY}$ pin is driven low, a transition is made to hardware standby mode ## 19.11 Direct Transition #### 19.11.1 Overview of Direct Transition There are three operating modes in which the CPU executes programs: high-speed mode, medium-speed mode, and subactive mode. A transition between high-speed mode and subactive mode without halting the program is called a direct transition. A direct transition can be carried out by setting the DTON bit in LPWRCR to 1 and executing a SLEEP instruction. After the transition, direct transition interrupt exception handling is started. **Direct Transition from High-Speed Mode to Subactive Mode:** If a SLEEP instruction is executed in high-speed mode while the SSBY bit in SBYCR, the LSON bit and DTON bit in LPWRCR, and the PSS bit in TSCR (WDT1) are all set to 1, a transition is made to subactive mode. **Direct Transition from Subactive Mode to High-Speed Mode:** If a SLEEP instruction is executed in subactive mode while the SSBY bit in SBYCR is set to 1, the LSON bit is cleared to 0 and the DTON bit is set to 1 in LPWRCR, and the PSS bit in TSCR (WDT1) is set to 1, after the elapse of the time set in bits STS2 to STS0 in SBYCR, a transition is made to directly to high-speed mode. # 19.12 ø Clock Output Disabling Function Output of the ø clock can be controlled by means of the PSTOP bit in SCKCR and the corresponding DDR bit. When the PSTOP bit is set to 1, the ø clock is stopped at the end of the bus cycle, and ø output goes high. Ø clock output is enabled when PSTOP bit is cleared to 0. When DDR for the corresponding port is cleared to 0, ø clock output is disabled and input port mode is set. Table 19.6 shows the state of the ø pin in each processing mode. Table 19.6 ø Pin State in Each Processing Mode | DDR | 0 | 1 | 1 | |------------------------------------------------------|----------------|----------------|----------------| | PSTOP | _ | 0 | 1 | | Hardware standby mode | High Impedance | High Impedance | High Impedance | | Software standby mode, watch mode, direct transition | High Impedance | Fixed high | Fixed high | | Sleep mode, subsleep mode | High Impedance | ø output | Fixed high | | High-speed mode, medium-speed mode, subactive mode | High Impedance | ø output | Fixed high | ## 19.13 Usage Notes #### 19.13.1 I/O Port Status In software standby mode and watch mode, I/O port states are retained. Therefore, there is no reduction in current dissipation for the output current when a high-level signal is output. #### 19.13.2 Current Dissipation during Oscillation Stabilization Wait Period Current dissipation increases during the oscillation stabilization wait period. #### 19.13.3 DTC Module Stop Depending on the operating status of the DTC, the MSTPA6 bit may not be set to 1. Setting of the DTC module stop mode should be carried out only when the respective module is not activated. For details, refer to section 8, Data Transfer Controller (DTC). #### 19.13.4 On-Chip Supporting Module Interrupt - Module stop mode - Relevant interrupt operations cannot be performed in module stop mode. Consequently, if module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DTC activation source. Interrupts should therefore be disabled before entering module stop mode. - Subactive mode/Watch mode - On-chip peripheral modules (DTC, TPU) that stop operation in subactive mode cannot clear interrupts in subactive mode. Therefore, if subactive mode is entered when an interrupt is requested, CPU interrupt factors cannot be cleared. - Interrupts should therefore be disabled before executing the SLEEP instruction and entering subactive or watch mode. # 19.13.5 Writing to MSTPCR MSTPCR should only be written to by the CPU. ## 19.13.6 Entering Subactive/Watch Mode and DTC Module Stop To enter subactive or watch mode, set DTC to module stop (write 1 to the MSTPA6 bit) and reading the MSTPA6 bit as 1 before transiting mode. After transiting from subactive mode to active mode, clear module stop. When DTC activation factor occurs in subactive mode, DTC is activated when module stop is cleared after active mode is entered. # Section 20 Electrical Characteristics # 20.1 Power Supply Voltage and Operating Frequency Range Power supply voltage and operating frequency ranges (shaded areas) are shown in figure 20.1. — Preliminary — Figure 20.1 Power Supply Voltage and Operating Ranges # **20.2** Electrical Characteristics # 20.2.1 Absolute Maximum Ratings Table 20.1 lists the absolute maximum ratings. **Table 20.1 Absolute Maximum Ratings** — Preliminary — | Item | Symbol | Value | Unit | |---------------------------------------------|------------------|-------------------------------|------| | Power supply voltage | V <sub>cc</sub> | -0.3 to +4.3 | V | | Input voltage (except port 4, TESTD, LOBAT) | V <sub>in</sub> | $-0.3$ to $V_{cc}$ +0.3 | V | | Input voltage (port 4, TESTD, LOBAT) | V <sub>in</sub> | -0.3 to AV <sub>cc</sub> +0.3 | V | | Reference power supply voltage | $V_{ref}$ | -0.3 to AV <sub>CC</sub> +0.3 | V | | Analog power supply voltage | $AV_CC$ | -0.3 to +4.3 | V | | Analog input voltage | V <sub>AN</sub> | -0.3 to AV <sub>CC</sub> +0.3 | V | | Operating temperature | $T_{opr}$ | -20 to +75 | °C | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | Caution: Permanent damage to the chip may result if absolute maximum ratings are exceeded. ## 20.2.2 DC Characteristics DC characteristics are shown in table 20.2 and permissible output currents in table 20.3. ## Table 20.2 DC Characteristics (1) — Preliminary — Conditions (F-ZTAT version): $$V_{CC}$$ = 2.7 V to 3.6 V, $AV_{CC}$ = 2.7 V to 3.6 V, $V_{ref}$ = 2.7 V to $AV_{CC}$ , $V_{SS}$ = $AV_{SS}$ = 0 V, $T_a$ = –20°C to +75°C\* | Item | | Symbol | Min | Тур | Max | Unit | Test<br>Conditions | |--------------------------|------------------------------------------------------------------------|--------------------------|-----------------------------|-----|----------------------------|------|---------------------------------------------------------| | Schmitt | IRQ0 to IRQ7 | VT <sup>-</sup> | $V_{\rm CC} \times 0.2$ | _ | _ | V | | | trigger input<br>voltage | | VT <sup>+</sup> | _ | _ | $V_{\text{CC}} \times 0.8$ | V | = | | | | $\overline{VT^+ - VT^-}$ | $V_{\text{CC}} \times 0.05$ | _ | _ | V | = | | Input high voltage | RES, STBY, NMI,<br>MD2 to MD0, FWE,<br>IFIN | V <sub>IH</sub> | $V_{\text{CC}} \times 0.9$ | _ | V <sub>cc</sub> + 0.3 | V | | | | EXTAL,<br>ports 1, 3, A to G,<br>EXTS0, EXTS1 | _ | $V_{CC} \times 0.8$ | _ | V <sub>CC</sub> + 0.3 | V | _ | | | Port 4, TESTD,<br>LOBAT | _ | $V_{\rm cc} \times 0.8$ | _ | AV <sub>cc</sub> + 0.3 | V | _ | | Input low<br>voltage | RES, STBY,<br>MD2 to MD0, FWE,<br>IFIN | V <sub>IL</sub> | -0.3 | _ | $V_{CC} \times 0.1$ | V | | | | NMI, EXTAL,<br>ports 1, 3, 4, A to G,<br>EXTS0, EXTS1,<br>TESTD, LOBAT | _ | -0.3 | _ | $V_{\text{CC}} \times 0.2$ | V | | | Output high voltage | All output pins | $V_{OH}$ | V <sub>cc</sub> - 0.5 | _ | _ | V | $I_{OH} = -200 \mu A$ | | | | | V <sub>CC</sub> - 1.0 | _ | _ | V | $I_{OH} = -1 \text{ mA}$ | | Output low voltage | All output pins | $V_{OL}$ | _ | _ | 0.4 | V | I <sub>OL</sub> = 0.4 mA | | | | | _ | _ | 0.4 | V | $I_{OL} = 0.8 \text{ mA}$ | | Input leakage<br>current | RES | I <sub>in</sub> | _ | _ | 1.0 | μΑ | $V_{in} = 0.2 \text{ to}$ | | | STBY, NMI,<br>MD2 to MD0, FWE,<br>IFIN, EXTS0, EXTS1 | -<br> | _ | _ | 1.0 | μΑ | V <sub>cc</sub> – 0.2 V | | | Port 4, TESTD,<br>LOBAT | _ | _ | _ | 1.0 | μΑ | $V_{in} = 0.2 \text{ to} $<br>$AV_{CC} - 0.2 \text{ V}$ | | Item | | Symbol | Min | Тур | Max | Unit | Test<br>Conditions | |----------------------------------------------|--------------------|------------------|-----|-----|-----|------|-------------------------------------------------------| | Three-state<br>leakage currer<br>(off state) | Ports 1, 3, A to G | I <sub>TSI</sub> | _ | _ | 1.0 | μΑ | $V_{in} = 0.2 \text{ to}$<br>$V_{CC} - 0.2 \text{ V}$ | | Input pull-up<br>MOS current | Ports A to E | -I <sub>P</sub> | 10 | _ | 300 | μΑ | $V_{in} = 0 V$ | Note: \*If the A/D converter is not used, do not leave the AV<sub>cc</sub>, V<sub>ref</sub> , and AV<sub>ss</sub> pins open. Apply a voltage between 2.0 V and 3.6 V to the AV<sub>cc</sub> and V<sub>ref</sub> pins by connecting them to $V_{cc}$ , for instance. Set $V_{ref} \le AV_{cc}$ . Conditions (F-ZTAT version): $$\begin{split} V_{CC} &= 2.7 \text{ V to } 3.6 \text{ V, } AV_{CC} = 2.7 \text{ V to } 3.6 \text{ V, } V_{ref} = 2.7 \text{ V to } AV_{CC}, \\ V_{SS} &= AV_{SS} = 0 \text{ V, } T_a = -20^{\circ}\text{C to } +75^{\circ}\text{C*}^{1} \end{split}$$ | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Conditions</b> | |-----------------------------------|---------------------------------|--------------------|-----|---------------------------------|-------------------------------|------|------------------------------------------------------------------| | Input capacitance | RES | C <sub>in</sub> | _ | _ | 30 | pF | $V_{in} = 0 V$ | | | NMI | = | _ | _ | 30 | pF | f = 1 MHz | | | All input pins except the above | - | _ | _ | 15 | pF | T <sub>a</sub> = 25°C | | Current dissipation* <sup>2</sup> | Normal operation | I <sub>CC</sub> *4 | | 13<br>V <sub>cc</sub> = 3.0 V | 26<br>V <sub>CC</sub> = 3.6 V | mA | f = 13.5 MHz | | | Sleep mode | - | _ | 9<br>V <sub>CC</sub> = 3.0 V | 20<br>V <sub>CC</sub> = 3.6 V | mA | f = 13.5 MHz | | | All modules stopped | | _ | 12 | _ | mA | f = 13.5 MHz,<br>$V_{CC} = 3.0 \text{ V}$<br>(reference values) | | | Medium-speed<br>mode (ø/32) | - | _ | 9 | _ | mA | f = 13.5 MHz,<br>$V_{cc} = 3.0 \text{ V}$<br>(reference values) | | | Subactive mode | - | _ | 150 | 280 | μΑ | Using 160 kHz<br>crystal resonator<br>V <sub>cc</sub> = 3.0 V | | | Subsleep mode | - | _ | 120 | 230 | μΑ | Using 160 kHz<br>crystal resonator<br>V <sub>CC</sub> = 3.0 V | | | Watch mode | - | _ | 50 | 90 | μΑ | Using 160 kHz<br>crystal resonator<br>V <sub>CC</sub> = 3.0 V | | | Standby mode* | 3 | _ | 0.01<br>V <sub>cc</sub> = 3.0 V | 10<br>V <sub>CC</sub> = 3.6 V | μΑ | T <sub>a</sub> ≤ 50°C not<br>using subclock | | | | | _ | | 50<br>V <sub>CC</sub> = 3.6 V | _ | 50°C < T <sub>a</sub> not using subclock | | Item | | Symbo | ol Min | Тур | Max | Unit | <b>Test Conditions</b> | |-----------------------------------------|-----------------------|------------------|--------|------|-----|------|---------------------------| | Analog<br>power<br>supply<br>current | During A/D conversion | Al <sub>cc</sub> | _ | 0.2 | 1.0 | mA | $AV_{cc} = 3.0 \text{ V}$ | | | Idle | | _ | 0.01 | 5.0 | μΑ | | | Reference<br>power<br>supply<br>current | During A/D conversion | Alcc | _ | 0.2 | 1.0 | mA | V <sub>ref</sub> = 3.0 V | | | Idle | <del></del> | _ | 0.01 | 5.0 | μΑ | | | RAM standby voltage | | $V_{RAM}$ | 2.0 | _ | _ | V | | Notes: \*1 If the A/D converters is not used, do not leave the AV<sub>cc</sub>, V<sub>ref</sub>, and AV<sub>ss</sub> pins open. Apply a voltage between 2.0 V and 3.6 V to the AV<sub>cc</sub> and V<sub>ref</sub> pins by connecting them to V<sub>cc</sub>, for instance. Set V<sub>ref</sub> $\leq$ AV<sub>cc</sub>. $I_{cc}$ max = 1.0 (mA) + 0.51 (mA/(MHz·V)) × $V_{cc}$ × f (normal operation) $I_{cc}$ max = 1.0 (mA) + 0.39 (mA/(MHz·V)) × $V_{cc}$ × f (sleep mode) <sup>\*2</sup> Current dissipation values are for $V_{IH \, min} = V_{CC} - 0.2 \, V$ and $V_{IL \, max} = 0.2 \, V$ with all output pins unloaded and all MOS input pull-ups in the off state. <sup>\*3</sup> The values are for $V_{RAM} \le V_{CC} < 2.7 \text{ V}$ , $V_{IH} \min = V_{CC} - 0.2$ , and $V_{IL} \max = 0.2 \text{ V}$ . <sup>\*4</sup> I<sub>cc</sub> depends on V<sub>cc</sub> and f as follows: Conditions (F-ZTAT version): $$V_{CC}$$ = 2.7 V to 3.6 V, $AV_{CC}$ = 2.7 V to 3.6 V, $V_{ref}$ = 2.7 V to $AV_{CC}$ , $V_{SS}$ = $AV_{SS}$ = 0 V, $T_a$ = $-20^{\circ}C$ to $+75^{\circ}C$ | Item | | Symbol | Min | Тур | Max | Unit | |------------------------------------------|--------------------------|-------------------------|-----|-----|-----|------| | Permissible output low current (per pin) | All output pins | I <sub>OL</sub> | _ | _ | 1.0 | mA | | Permissible output low current (total) | Total of all output pins | $\Sigma I_{OL}$ | _ | _ | 60 | mA | | Permissible outputhigh current (per pin) | All output pins | <b>–I</b> <sub>OH</sub> | _ | _ | 1.0 | mA | | Permissible outputhigh current (total) | Total of all output pins | Σ-I <sub>OH</sub> | _ | _ | 30 | mA | Note: To protect chip reliability, do not exceed the output current values in table 20.3. #### 20.2.3 AC Characteristics Figure 20.2 shows the AC test conditions. Figure 20.2 Output Load Circuit #### **Clock Timing** Table 20.4 shows the clock timing. #### Table 20.4 Clock Timing — Preliminary — Conditions (F-ZTAT version): $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}, \text{ AV}_{CC} = 2.7 \text{ V to } 3.6 \text{ V}, \text{ V}_{ref} = 2.7 \text{ V to AV}_{CC}, \text{ V}_{SS} = \text{AV}_{SS} = 0 \text{ V}, \\ \emptyset = 160 \text{ kHz}, 76.8 \text{ kHz}, 2 \text{ MHz to } 13.5 \text{ MHz}, \text{ T}_a = -20^{\circ}\text{C to } +75^{\circ}\text{C}$ | Item | Symbol | Min | Тур | Max | Unit | Test<br>Conditions | |-----------------------------------------------------------|-------------------|-----|---------------|-----|------|--------------------| | Clock cycle time | t <sub>cyc</sub> | 74 | _ | 500 | ns | Figure 20.3 | | Clock pulse high width | t <sub>CH</sub> | 25 | _ | _ | ns | | | Clock pulse low width | t <sub>CL</sub> | 25 | _ | _ | ns | | | Clock rise time | t <sub>Cr</sub> | _ | _ | 10 | ns | _ | | Clock fall time | t <sub>Cf</sub> | _ | _ | 10 | ns | <del>-</del> | | Reset oscillation stabilization time (crystal) | t <sub>osc1</sub> | 20 | _ | _ | ms | Figure 20.4 | | Software standby oscillation stabilization time (crystal) | t <sub>osc2</sub> | 8 | _ | _ | ms | Figure 19.3 | | External clock output stabilization delay time | t <sub>DEXT</sub> | 500 | _ | _ | μs | Figure 20.4 | | Subclock oscillation stabilization time | t <sub>osc3</sub> | _ | _ | 2 | S | | | Subclock oscillator frequency | f <sub>SUB</sub> | _ | 160,<br>76.8 | | kHz | | | Subclock (Ø <sub>SUB</sub> ) cycle time | t <sub>SUB</sub> | _ | 6.25,<br>13.0 | _ | μs | | #### **Control Signal Timing** Table 20.5 shows the control signal timing. #### **Table 20.5 Control Signal Timing** —Preliminary— Conditions (F-ZTAT version): $$V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}, \text{ AV}_{CC} = 2.7 \text{ V to } 3.6 \text{ V}, \text{ V}_{ref} = 2.7 \text{ V to AV}_{CC}, \text{ V}_{SS} = \text{AV}_{SS} = 0 \text{ V}, \\ \emptyset = 160 \text{ kHz}, 76.8 \text{ kHz}, 2 \text{ MHz to } 13.5 \text{ MHz}, \text{ T}_a = -20^{\circ}\text{C to } +75^{\circ}\text{C}$$ | Item | Symbol | Min | Max | Unit | Test<br>Conditions | |----------------------------------------------------------|-------------------|-----|-----|------------------|--------------------| | RES setup time | t <sub>RESS</sub> | 250 | _ | ns | Figure 20.5 | | RES pulse width | t <sub>RESW</sub> | 20 | _ | t <sub>cyc</sub> | | | NMI setup time | t <sub>NMIS</sub> | 250 | _ | ns | Figure 20.6 | | NMI hold time | t <sub>NMIH</sub> | 10 | _ | <del></del> | | | NMI pulse width (in recovery from software standby mode) | t <sub>NMIW</sub> | 200 | _ | | | | IRQ setup time | t <sub>IRQS</sub> | 250 | _ | ns | | | IRQ hold time | t <sub>IRQH</sub> | 10 | _ | <del></del> | | | IRQ pulse width (in recovery from software standby mode) | t <sub>IRQW</sub> | 200 | _ | | | Table 20.6 shows the bus timing. #### Table 20.6 Bus Timing — Preliminary — Test Conditions (F-ZTAT version): $V_{CC}$ = 2.7 V to 3.6 V, $AV_{CC}$ = 2.7 V to 3.6 V, $V_{ref}$ = 2.7 V to $AV_{CC}$ , $V_{SS}$ = $AV_{SS}$ = 0 V, $\emptyset$ = 2 MHz to 13.5 MHz, $T_a$ = $-20^{\circ}C$ to $+75^{\circ}C$ | Item | Symbol | Min | Max | Unit | Test<br>Conditions | |-------------------------|-------------------|----------------------------------|----------------------------------|------|--------------------| | Address delay time | t <sub>AD</sub> | _ | 50 | ns | Figure 20.7 to | | Address setup time | t <sub>AS</sub> | $0.5 \times t_{\text{cyc}} - 30$ | _ | ns | Figure 20.11 | | Address hold time | t <sub>AH</sub> | $0.5 \times t_{\text{cyc}} - 15$ | _ | ns | | | CS delay time | t <sub>CSD</sub> | _ | 50 | ns | | | AS delay time | t <sub>ASD</sub> | _ | 50 | ns | | | RD delay time 1 | t <sub>RSD1</sub> | _ | 50 | ns | | | RD delay time 2 | t <sub>RSD2</sub> | _ | 50 | ns | | | Read data setup time | t <sub>RDS</sub> | 30 | _ | ns | | | Read data hold time | t <sub>RDH</sub> | 0 | _ | ns | | | Read data access time 1 | t <sub>ACC1</sub> | _ | $1.0 \times t_{\text{cyc}} - 65$ | ns | | | Read data access time 2 | t <sub>ACC2</sub> | _ | $1.5 \times t_{\text{cyc}} - 65$ | ns | | | Read data access time 3 | t <sub>ACC3</sub> | _ | $2.0 \times t_{\text{cyc}} - 65$ | ns | | | Read data access time 4 | t <sub>ACC4</sub> | _ | $2.5 \times t_{\text{cyc}} - 65$ | ns | | | Read data access time 5 | t <sub>ACC5</sub> | _ | $3.0 \times t_{\text{cyc}} - 65$ | ns | | | WR delay time 1 | t <sub>WRD1</sub> | _ | 50 | ns | Figure 20.7 | | WR delay time 2 | t <sub>WRD2</sub> | _ | 50 | ns | Figure 20.8 | | WR pulse width 1 | t <sub>wsw1</sub> | $1.0 \times t_{\text{cyc}} - 30$ | _ | ns | | | WR pulse width 2 | t <sub>wsw2</sub> | $1.5 \times t_{\text{cyc}} - 30$ | _ | ns | | | Write data delay time | $t_{\text{WDD}}$ | _ | 70 | ns | | | Write data setup time | t <sub>wds</sub> | $0.5 \times t_{\text{cyc}} - 37$ | _ | ns | | | Write data hold time | $t_{\text{WDH}}$ | $0.5 \times t_{\text{cyc}} - 15$ | _ | ns | | | WAIT setup time | t <sub>wts</sub> | 50 | _ | ns | Figure 20.9 | | WAIT hold time | t <sub>wth</sub> | 10 | _ | ns | | | BREQ setup time | t <sub>BRQS</sub> | 50 | _ | ns | Figure 20.12 | | BACK delay time | t <sub>BACD</sub> | _ | 50 | ns | | | Bus floating time | t <sub>BZD</sub> | _ | 80 | ns | | #### **Timing of On-Chip Supporting Modules** Table 20.7 shows the timing of the on-chip supporting modules. #### Table 20.7 Timing of On-Chip Supporting Modules — Preliminary — Conditions (F-ZTAT version): $V_{CC} = 2.7 \text{ V}$ to 3.6 V, $AV_{CC} = 2.7 \text{ V}$ to 3.6 V, $V_{ref} = 2.7 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $\emptyset = 160 \text{ kHz}$ , 76.8 kHz, 2 MHz to 13.5 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ | Item | | | Symbol | Min | Max | Unit | Test<br>Conditions | |------------------|---------------------------------|----------------|--------------------|-----|-----|-------------------|--------------------| | I/O ports | Output data de | lay time | t <sub>PWD</sub> | _ | 100 | ns | Figure 20.13 | | | Input data setu | p time | t <sub>PRS</sub> | 50 | _ | | | | | Input data hold | time | t <sub>PRH</sub> | 50 | _ | | | | TPU | Timer output de | elay time | t <sub>TOCD</sub> | _ | 100 | ns | Figure 20.14 | | | Timer input set | up time | t <sub>TICS</sub> | 40 | _ | | | | | Timer clock inp | out setup time | t <sub>TCKS</sub> | 40 | _ | ns | Figure 20.15 | | | Timer clock | Single-edge | t <sub>TCKWH</sub> | 1.5 | _ | t <sub>cyc</sub> | = | | | pulse width | Both-edge | t <sub>TCKWL</sub> | 2.5 | _ | | | | WDT1 | BUZZ output d | elay time | t <sub>BUZD</sub> | _ | 100 | ns | Figure 20.16 | | SCI | Input clock | Asynchronous | t <sub>Scyc</sub> | 4 | _ | t <sub>cyc</sub> | Figure 20.17 | | | cycle | Synchronous | = | 6 | _ | | | | | Input clock puls | se width | t <sub>sckw</sub> | 0.4 | 0.6 | t <sub>scyc</sub> | = | | | Input clock rise | time | t <sub>SCKr</sub> | _ | 1.5 | t <sub>cyc</sub> | = | | | Input clock fall | time | t <sub>SCKf</sub> | _ | 1.5 | | | | | Transmit data | delay time | t <sub>TXD</sub> | _ | 100 | ns | Figure 20.18 | | | Receive data s<br>(synchronous) | etup time | t <sub>RXS</sub> | 75 | _ | ns | _ | | | Receive data h<br>(synchronous) | old time | t <sub>RXH</sub> | 75 | _ | ns | _ | | A/D<br>converter | Trigger input se | etup time | t <sub>TRGS</sub> | 40 | _ | ns | Figure 20.19 | #### 20.2.4 A/D Conversion Characteristics Table 20.8 shows the A/D conversion characteristics. #### **Table 20.8** A/D Conversion Characteristics — Preliminary — Conditions (F-ZTAT version): $$V_{CC}$$ = 2.7 V to 3.6 V, $AV_{CC}$ = 2.7 V to 3.6 V, $V_{ref}$ = 2.7 V to $AV_{CC}$ , $V_{SS}$ = $AV_{SS}$ = 0 V, $\emptyset$ = 2 MHz to 13.5 MHz, $T_a$ = $-20^{\circ}C$ to $+75^{\circ}C$ | Item | Min | Тур | Max | Unit | |-------------------------------------|-----|-----|------|------| | Resolution | 10 | 10 | 10 | Bit | | Conversion time | 9.9 | _ | _ | μs | | Analog input capacitance | _ | _ | 20 | pF | | Permissible signal source impedance | _ | _ | 5 | kΩ | | Nonlinearity error | _ | _ | ±6.0 | LSB | | Offset error | _ | _ | ±4.0 | LSB | | Full-scale error | _ | _ | ±4.0 | LSB | | Quantization error | _ | _ | ±0.5 | LSB | | Absolute accuracy | _ | _ | ±8.0 | LSB | #### **Flash Memory Characteristics** 20.2.5 Table 20.9 shows the flash memory characteristics. #### **Table 20.9 Flash Memory Characteristics** — Preliminary — Conditions: $V_{CC} = 2.7 \text{ V}$ to 3.6 V, $AV_{CC} = 2.7 \text{ V}$ to 3.6 V, $V_{ref} = 2.7 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 4.7 \text{ V}$ 0 V, $V_{CC} = 3.0 \text{ V}$ to 3.6 V (program/erase operating voltage range), $T_a = -20^{\circ}\text{C}$ to +75°C (program/erase operating temperature range) | Item | | Symbol | Min | Тур | Max | Unit | Test<br>Conditions | |-----------------|--------------------------------------|--------------------|-----|-----|----------|------------------|--------------------| | Programming | time* <sup>1, *2, *4</sup> | t <sub>P</sub> | _ | 10 | 200 | ms/<br>128 bytes | | | Erase time*1, * | :3, *5 | t <sub>E</sub> | _ | 100 | 1200 | ms/block | | | Rewrite times | | $N_{\text{WEC}}$ | _ | _ | 100 | Times | _ | | Programming | Wait time after SWE1 bit setting*1 | t <sub>sswe</sub> | 1 | 1 | _ | μs | | | | Wait time after PSU1 bit setting*1 | t <sub>spsu</sub> | 50 | 50 | _ | μs | _ | | | Wait time after P1 bit setting*1, *4 | t <sub>sp10</sub> | 8 | 10 | 12 | μs | | | | | t <sub>sp30</sub> | 28 | 30 | 32 | μs | $1 \le n \le 6$ | | | | t <sub>sp200</sub> | 198 | 200 | 202 | μs | 7 ≤ n ≤ 1000 | | | Wait time after P1 bit clearing*1 | t <sub>cp</sub> | 5 | 5 | _ | μs | | | | Wait time after PSU1 bit clearing*1 | t <sub>cpsu</sub> | 5 | 5 | _ | μs | | | | Wait time after PV1 bit setting*1 | t <sub>spv</sub> | 4 | 4 | _ | μs | | | | Wait time after H'FF dummy write*1 | t <sub>spvr</sub> | 2 | 2 | _ | μs | | | | Wait time after PV1 bit clearing*1 | t <sub>cpv</sub> | 2 | 2 | _ | μs | | | | Wait time after SWE1 bit clearing*1 | t <sub>cswe</sub> | 100 | 100 | _ | μs | | | | Maximum number of programming | N1 | _ | _ | $6^{*4}$ | Times | _ | | | operations *1, *4 | N2 | _ | _ | 994*4 | | | | Erasing | Wait time after SWE1 bit setting*1 | t <sub>sswe</sub> | 1 | 1 | _ | μs | | | | Wait time after ESU1 bit setting*1 | t <sub>sesu</sub> | 100 | 100 | _ | μs | _ | | | Wait time after E1 bit setting*1, *5 | t <sub>se</sub> | 10 | 10 | 100 | ms | | | | Wait time after E1 bit clearing*1 | t <sub>ce</sub> | 10 | 10 | _ | μs | | | | Wait time after ESU1 bit clearing*1 | t <sub>cesu</sub> | 10 | 10 | _ | μs | | | | Wait time after EV1 bit setting*1 | t <sub>sev</sub> | 20 | 20 | _ | μs | | | | Wait time after H'FF dummy write*1 | t <sub>sevr</sub> | 2 | 2 | _ | μs | | | | Wait time after EV1 bit clearing*1 | t <sub>cev</sub> | 4 | 4 | _ | μs | | | | Wait time after SWE1 bit clearing | t <sub>cswe</sub> | 100 | 100 | _ | μs | | | | Maximum number of erases*1, *5 | N | _ | _ | 100 | Times | | Notes: \*1 Follow the program/erase algorithms when making the time settings. <sup>\*2</sup> Programming time per 128 bytes. (Indicates the total time during which the P1 bit is set in flash memory control register 1 (FLMCR1). Does not include the program-verify time.) - \*3 Time to erase one block. (Indicates the time during which the E1 bit is set in FLMCR1. Does not include the erase-verify time.) - \*4 Maximum programming time $(t_p(max) = Wait time after P1 bit setting <math>(t_{sp}) \times maximum number of writes (N))$ $(t_{sp30} + t_{sp10}) \times 6 + (t_{sp200}) \times 994$ - \*5 For the maximum erase time ( $t_{\rm e}$ (max)), the following relationship applies between the wait time after E1 bit setting ( $t_{\rm se}$ ) and the maximum number of erases (N): $t_{E}(max)$ = Wait time after E1 bit setting $(t_{se}) \times maximum$ number of erases (N) # **20.3** Operational Timing This section shows timing diagrams. #### 20.3.1 Clock Timing Clock timing diagrams are shown below. #### **System Clock Timing** Figure 20.3 shows the system clock timing. Figure 20.3 System Clock Timing ### **Oscillation Stabilization Timing** Figure 20.4 shows the oscillation stabilization timing. Figure 20.4 Oscillation Stabilization Timing #### 20.3.2 Control Signal Timing Control signal timing diagrams are shown below. #### **Reset Input Timing** Figure 20.5 shows the reset input timing. Figure 20.5 Reset Input Timing #### **Interrupt Input Timing** Figure 20.6 shows the timing of NMI and $\overline{IRQ}$ interrupt input. Figure 20.6 Interrupt Input Timing #### 20.3.3 Bus Timing The following bus timing diagrams are shown here. # **Basic Bus Timing: Two-State Access** Figure 20.7 shows the timing of external two-state access. Figure 20.7 Basic Bus Timing (Two-State Access) #### **Basic Bus Timing: Three-State Access** Figure 20.8 shows the timing of external three-state access. Figure 20.8 Basic Bus Timing (Three-State Access) #### **Basic Bus Timing: Three-State Access with One Wait** Figure 20.9 shows the timing of external three-state access with one wait inserted. Figure 20.9 Basic Bus Timing (Three-State Access with One Wait State) #### **Burst ROM Access Timing: Two-State** Figure 20.10 shows the timing of burst ROM two-state access. Figure 20.10 Burst ROM Access Timing (Two-State Access) # **Burst ROM Access Timing: One-State** Figure 20.11 shows the timing of burst ROM one-state access. Figure 20.11 Burst ROM Access Timing (One-State Access) #### **External Bus Release Timing** Figure 20.12 shows the timing of external bus release. Figure 20.12 External Bus Release Timing # 20.3.4 Timing of On-Chip Supporting Modules Figures 20.13 to 20.19 show the timing of the on-chip supporting modules. Figure 20.13 I/O Port Input/Output Timing Figure 20.14 TPU Input/Output Timing Figure 20.15 TPU Clock Input Timing Figure 20.16 WDT1 Output Timing Figure 20.17 SCK Clock Input Timing Figure 20.18 SCI Input/Output Timing (Clock Synchronous Mode) Figure 20.19 A/D Converter External Trigger Input Timing # Appendix A Instruction Set # A.1 Instruction List # **Operand Notation** | Rd | General register (destination)*1 | |----------------|---------------------------------------------------------------------------------------------------------------------------------------| | Rs | General register (source)*1 | | Rn | General register*1 | | ERn | General register (32-bit register) | | MAC | Multiply-and-accumulate register (32-bit register)*2 | | (EAd) | Destination operand | | (EAs) | Source operand | | EXR | Extended control register | | CCR | Condition-code register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Add | | _ | Subtract | | × | Multiply | | ÷ | Divide | | ^ | Logical AND | | <u> </u> | Logical OR | | <b>⊕</b> | Logical exclusive OR | | $\rightarrow$ | Transfer from the operand on the left to the operand on the right, or transition from the state on the left to the state on the right | | 7 | Logical NOT (logical complement) | | ( ) <> | Contents of operand | | :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length | | | | Notes: \*1 General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit registers (ER0 to ER7). <sup>\*2</sup> The MAC register cannot be used in the LSI. # **Condition Code Notation** # Symbol | <b>\( \)</b> | Changes according to the result of instruction | |--------------|------------------------------------------------| | * | Undetermined (no guaranteed value) | | 0 | Always cleared to 0 | | 1 | Always set to 1 | | _ | Not affected by execution of the instruction | Table A-1 Instruction Set (1) Data Transfer Instructions | | | | nst | Addressing Mode/<br>Instruction Length (Bytes) | Addressing Mode/<br>ruction Length (By | sing<br>Len | g¥<br>JM | de/<br> By | rtes) | | | | | | | | | |-----|-----------------------|------------|-----|------------------------------------------------|----------------------------------------|-------------|------------|-------------|-------|-------------|------------------------|----------|-------------------|-------------------|-----------------|---|-----------------| | | | erand Size | | ug | (nA∃,t | +uN3@/uN3 | 9 | (Ja, | 999 | Ι | | Ç | Condition Code | 9 | Po <sub>2</sub> | | No. of States*¹ | | | Mnemonic | | XX# | ®E<br>gu | | | <b>@</b> 9 | | ) (D) | | Operation | <b>-</b> | z | Z | > | ပ | Advanced | | MOV | MOV.B #xx:8,Rd | 8 | 7 | | | | | | | #xx:8→Rd8 | d8 | H | $\leftrightarrow$ | $\leftrightarrow$ | 0 | I | - | | | MOV.B Rs,Rd | В | ••• | 2 | | | | | | Rs8→Rd8 | 18 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | ı | - | | | MOV.B @ERs,Rd | В | | 2 | 0. | | | | | @ERs→Rd8 | Rd8 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 2 | | | MOV.B @(d:16,ERs),Rd | В | | | 4 | | | | | @(d:16,E | @(d:16,ERs)→Rd8 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Τ | ဇ | | | MOV.B @(d:32,ERs),Rd | В | | | 8 | | | | | @(d:32,E | @(d:32,ERs)→Rd8 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Т | 5 | | | MOV.B @ERs+,Rd | В | | | | 2 | | | | @ERs→ | @ERs→Rd8,ERs32+1→ERs32 | | < <u></u> | $\leftrightarrow$ | 0 | Τ | 3 | | | MOV.B @aa:8,Rd | В | | | | | 2 | | | @aa:8→Rd8 | .Rd8 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 2 | | | MOV.B @aa:16,Rd | В | | | | | 4 | | | @aa:16→Rd8 | →Rd8 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 3 | | | MOV.B @aa:32,Rd | В | | | | | 9 | | | @aa:32→Rd8 | →Rd8 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | I | 4 | | | MOV.B Rs, @ERd | В | | 2 | <u> </u> | | | | | Rs8→@ERd | ERd | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | T | 2 | | | MOV.B Rs, @(d:16,ERd) | В | | | 4 | | | | | Rs8→@( | Rs8→@(d:16,ERd) | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Т | ဇ | | | MOV.B Rs, @(d:32,ERd) | В | | | 8 | | | | | Rs8→@( | Rs8→@(d:32,ERd) | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 2 | | | MOV.B Rs, @-ERd | В | | | | 2 | | | | ERd32-1 | ERd32-1→ERd32,Rs8→@ERd | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 3 | | | MOV.B Rs, @aa:8 | В | | | | | 2 | | | Rs8→@aa:8 | aa:8 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Ι | 2 | | | MOV.B Rs,@aa:16 | В | | | | | 4 | | | Rs8→@aa:16 | aa:16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | П | 3 | | | MOV.B Rs, @aa:32 | В | | | | | 9 | | | Rs8→@aa:32 | aa:32 | <u> </u> | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Τ | 4 | | | MOV.W #xx:16,Rd | W | 4 | | | | | | | #xx:16→Rd16 | Rd16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Т | 2 | | | MOV.W Rs,Rd | 8 | - 1 | 2 | | | | | | Rs16→Rd16 | kd16 | <u> </u> | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Т | 1 | | | MOV.W @ERs,Rd | > | | 2 | | | | | | @ERs→Rd16 | Rd16 | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | Т | 2 | | | | _ | nsti | Add | resion | sing<br>Len | Addressing Mode/<br>Instruction Length (Bytes) | de/<br>Byt | (se | | | | | | | | | |-----|-----------------------|------------|------|-----|--------|-------------|------------------------------------------------|------------|-----|--------------------------|---|-----|-------------------|-------------------|----------------|-----------|-----------------------------| | | | erand Size | | uы | d,ERn) | +uŊ∃@/uŊ∃ | | d,PC) | nne | | ن | puo | ij | S | Condition Code | | No. of States* <sup>1</sup> | | | Mnemonic | | HXX | | | -@ | 6.00<br>(0.00 | | _ | Operation | _ | I | z | 7 | > | ပ | Advanced | | MOV | MOV.W @(d:16,ERs),Rd | > | | | 4 | | | | | @(d:16,ERs)→Rd16 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 3 | | | MOV.W @(d:32,ERs),Rd | ≥ | | | 8 | | | | | @(d:32,ERs)→Rd16 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 2 | | | MOV.W @ERs+,Rd | ≥ | | | | 7 | | | | @ERs→Rd16,ERs32+2→ERs32 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 3 | | | MOV.W @aa:16,Rd | ≥ | | | | | 4 | | | @aa:16→Rd16 | 1 | ١ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 3 | | | MOV.W @aa:32,Rd | > | | | | | 9 | | | @aa:32→Rd16 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 4 | | | MOV.W Rs,@ERd | ≥ | | 7 | | | | | | Rs16→@ERd | | - | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 2 | | | MOV.W Rs,@(d:16,ERd) | 8 | | | 4 | | | | | Rs16→@(d:16,ERd) | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 3 | | | MOV.W Rs,@(d:32,ERd) | > | | | 8 | | | | | Rs16→@(d:32,ERd) | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 2 | | | MOV.W Rs,@-ERd | 8 | | | | 2 | | | | ERd32-2→ERd32,Rs16→@ERd | _ | | $\leftrightarrow$ | $\leftrightarrow$ | - 0 | | 3 | | | MOV.W Rs,@aa:16 | 8 | | | | | 4 | | | Rs16→@aa:16 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 3 | | | MOV.W Rs,@aa:32 | 8 | | | | | 9 | | | Rs16→@aa:32 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 4 | | | MOV.L #xx:32,ERd | - F | 9 | | | | | | | #xx:32→ERd32 | _ | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | 3 | | | MOV.L ERS, ERd | _ | 2 | | | | | | | ERs32→ERd32 | | | $\leftrightarrow$ | $\leftrightarrow$ | - 0 | _ | 1 | | | MOV.L @ERS,ERd | _ | | 4 | | | | | | @ERs→ERd32 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 4 | | | MOV.L @(d:16,ERs),ERd | _ | | | 9 | | | | | @(d:16,ERs)→ERd32 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 2 | | | MOV.L @(d:32,ERs),ERd | _ | | | 10 | | | | | @(d:32,ERs)→ERd32 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 7 | | | MOV.L @ERs+,ERd | ٦ | | | | 4 | | | | @ERs→ERd32,ERs32+4→ERs32 | | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | | 2 | | | MOV.L @aa:16,ERd | _ | | | | | 9 | | | @aa:16→ERd32 | - | | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 1 | 2 | | | MOV.L @aa:32,ERd | _ | | _ | | | 8 | | | @aa:32→ERd32 | | - | $\leftrightarrow$ | $\leftrightarrow$ | 0 | $\exists$ | 9 | | | | | l s | Addressing Mode/<br>Instruction Length (Bytes) | dre | Addressing Mode/<br>ruction Length (By | ng N | P 104 | e/ | (s) | | | | | | | |--------|-------------------------|------------|------|------------------------------------------------|--------|----------------------------------------|------|-------|-----|-----|-------------------------------------|----------------|-------------------|----|----------|-----------------| | | | erand Size | | ~a. | A EBD) | ERn/@ERn+ | | ()aʻr | 999 | | 3 | Condition Code | ö | కి | <u>ə</u> | No. of States*1 | | | Mnemonic | | XX# | Вn | | | @ g | | 0 | _ | Operation | I | N | > | ပ | Advanced | | MOV | MOV.L ERs, @ERd | _ | | <u> </u> | 4 | | | | | | ERs32→@ERd — | <> <br> | $\leftrightarrow$ | 0 | 1 | 4 | | | MOV.L ERs, @(d:16, ERd) | _ | | | 9 | | | | | | ERs32→@(d:16,ERd) — | <> <br> | $\leftrightarrow$ | 0 | | 5 | | | MOV.L ERs, @(d:32, ERd) | _ | | | Ť | 10 | | | | | ERs32→@(d:32,ERd) — | <> | $\leftrightarrow$ | 0 | 1 | 7 | | | MOV.L ERs, @-ERd | _ | | | | 4 | | | | | ERd32-4→ERd32,ERs32→@ERd — | <> <br> | $\leftrightarrow$ | 0 | | 5 | | | MOV.L ERs, @aa:16 | _ | | | | | 9 | | | | ERs32→@aa:16 — | <b>↔</b> | $\leftrightarrow$ | 0 | - | 5 | | | MOV.L ERs, @aa:32 | ٦ | | | | | 8 | | | | ERs32→@aa:32 — | <b>↔</b> — | $\leftrightarrow$ | 0 | - | 9 | | POP | POP.W Rn | ≥ | | | | | | | | 2 | @SP→Rn16,SP+2→SP — | <> | $\leftrightarrow$ | 0 | ı | 3 | | | POP.L ERn | _ | | | | | | | | 4 | @SP→ERn32,SP+4→SP | <> <br> | $\leftrightarrow$ | 0 | | 5 | | PUSH | PUSH.W Rn | ≥ | | | _ | | | | | 2 | SP-2→SP,Rn16→@SP | <> <br> | $\leftrightarrow$ | 0 | | 8 | | | PUSH.L ERn | _ | | | | | | | | 4 | SP-4→SP,ERn32→@SP — | <b>↔</b> | $\leftrightarrow$ | 0 | ı | 5 | | LDM | LDM @SP+,(ERm-ERn) | _ | | | | | | | | 4 | (@SP→ERn32,SP+4→SP) — | | | | I | 7/9/11 [1] | | | | | | | | | | | | | Repeated for each register restored | | | | | | | STM | STM (ERm-ERn),@-SP | _ | | | _ | | | | | 4 | (SP-4→SP,ERn32→@SP) — | | H | 1 | | 7/9/11 [1] | | | | | | | | | | | | | Repeated for each register saved | | | | | | | MOVFPE | MOVFPE @aa:16,Rd | Car | Juot | Cannot be used in the LSI | nse | d<br>i | the | IS | | | | | | | | [2] | | MOVTPE | MOVTPE Rs,@aa:16 | Car | not | Cannot be used in the LSI | nse | d in | the | LSI | | | | | | | | [2] | (2) Arithmetic Instructions | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | Addressing Mode/<br>ruction Length (By | ssin | g M | ode<br>(B) | /<br>rtes | | | | | | | | | |------|------------------|------------|------|------------------------------------------------|----------------------------------------|-----------|-----|------------|-----------|------------------------|--------|----------|-------------------|-------------------|--------------------------------------------------|-------------------|-----------------| | | | erand Size | | uы | ny=th | ERn/@ERn+ | 9 | ()a'r | ) aa | | | ပိ | ipu | tion | Condition Code | <u>ə</u> | No. of States*¹ | | | Mnemonic | | XX# | ωE<br>©E | | | ®9 | | 0 (0) | Operation | tion | _ | I | z | ><br>2 | ပ | Advanced | | ADD | ADD.B #xx:8,Rd | В | 2 | | | | | | | Rd8+#xx:8→Rd8 | | Т | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | ADD.B Rs,Rd | В | - | 2 | | | | | | Rd8+Rs8→Rd8 | - | Т | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | ADD.W #xx:16,Rd | M | 4 | | | | | | | Rd16+#xx:16→Rd16 | d16 | <u> </u> | [3] | $\leftrightarrow$ | $\overset{\longleftrightarrow}{\leftrightarrow}$ | $\leftrightarrow$ | 2 | | | ADD.W Rs,Rd | ≥ | ' | 7 | | | | | | Rd16+Rs16→Rd16 | 16 | Ī | <u>E</u> | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | <b>F</b> | | | ADD.L #xx:32,ERd | - | 9 | | | | | | | ERd32+#xx:32→ERd32 | ERd32 | Ī | [4] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 3 | | | ADD.L ERs,ERd | Г | - 1 | 2 | | | | | | ERd32+ERs32→ERd32 | ERd32 | _ | [4] | $\leftrightarrow$ | $\overset{\longleftrightarrow}{\leftrightarrow}$ | $\leftrightarrow$ | 1 | | ADDX | ADDX #xx:8,Rd | В | 7 | | | | | | | Rd8+#xx:8+C→Rd8 | sq8 | Τ | $\leftrightarrow$ | $\leftrightarrow$ | <b>⇔</b> [2] | $\leftrightarrow$ | - | | | ADDX Rs,Rd | В | | 2 | | | | | | Rd8+Rs8+C→Rd8 | 81 | Т | $\leftrightarrow$ | 1 0 | 0 (2) | $\leftrightarrow$ | 1 | | ADDS | ADDS #1,ERd | _ | - 1 | 2 | | | | | | ERd32+1→ERd32 | 2 | † | İ | Ė | <u> </u> | I | 1 | | | ADDS #2,ERd | ٦ | | 2 | | | | | | ERd32+2→ERd32 | 2 | T | Ė | | | Ι | 1 | | | ADDS #4,ERd | Г | | 2 | | | | | | ERd32+4→ERd32 | 2 | Η | Ħ | $\vdash$ | $\perp$ | Τ | 1 | | INC | INC.B Rd | В | | 2 | | | | | | Rd8+1→Rd8 | - | | Ħ | $\leftrightarrow$ | $\overset{\Diamond}{\Rightarrow}$ | Ι | 1 | | | INC.W #1,Rd | ≥ | - 1 | 2 | | | | | | Rd16+1→Rd16 | • | i | İ | $\leftrightarrow$ | $\leftrightarrow$ | I | 1 | | | INC.W #2,Rd | 8 | | 2 | | | | | | Rd16+2→Rd16 | • | Ħ | Ė | $\leftrightarrow$ | $\leftrightarrow$ | Ι | 1 | | | INC.L #1,ERd | Г | - 1 | 2 | | | | | | ERd32+1→ERd32 | 2 | T | Ė | $\leftrightarrow$ | $\leftrightarrow$ | Ι | 1 | | | INC.L #2,ERd | _ | - 1 | 7 | | | | | | ERd32+2→ERd32 | 2 | İ | Ī | $\leftrightarrow$ | $\leftrightarrow$ | Ι | - | | DAA | DAA Rd | В | | 2 | | | | | | Rd8 decimal adjust→Rd8 | st→Rd8 | Т | * | $\leftrightarrow$ | * | $\leftrightarrow$ | 1 | | SUB | SUB.B Rs,Rd | В | - | 7 | | | | | | Rd8-Rs8→Rd8 | | Т | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SUB.W #xx:16,Rd | 8 | 4 | | | | | | | Rd16-#xx:16→Rd16 | 116 | ī | [3] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 2 | | | | | lns | Addressing Mode/<br>Instruction Length (Bytes) | dres | ssin | Addressing Mode/<br>ruction Length (By | de/<br>(By | tes | | | | | | | | | |-------|------------------|------------|----------|------------------------------------------------|--------|-----------|----------------------------------------|------------|------|----------------------------------------|--------|----|-------------------|-------------------------------------|-------------------|-------------------|-----------------| | | | eziS bnare | | uЯ | (nA3-t | +uA∃@/uA∃ | 9 | (Daʻr | 66.0 | | | ပိ | يَّ<br>ق | Condition Code | ပိ | e<br>e | No. of States*1 | | | Mnemonic | | XX# | ®E<br>Bu | | | <b>@</b> 9 | | ത ത | Operation | | - | Ī | Z | > | ပ | Advanced | | SUB | SUB.W Rs,Rd | > | H | 7 | | | | | | Rd16-Rs16→Rd16 | | Ī | [3] | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | SUB.L #xx:32,ERd | _ | 9 | | | | | | | ERd32-#xx:32→ERd32 | | Ī | 4 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 3 | | | SUB.L ERS,ERd | _ | <u> </u> | 7 | | | | | | ERd32-ERs32→ERd32 | | Ī | 4 | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | _ | | SUBX | SUBX #xx:8,Rd | В | 2 | | | | | | | Rd8-#xx:8-C→Rd8 | | Τ | $\leftrightarrow$ | <u>\$</u> | \$ [5] | $\leftrightarrow$ | _ | | | SUBX Rs,Rd | В | ., | 7 | | | | | | Rd8-Rs8-C→Rd8 | | I | $\leftrightarrow$ | <b>⊕</b> | 0 (2) | $\leftrightarrow$ | 1 | | SAUS | SUBS #1,ERd | ٦ | - 1 | 2 | | | | | | ERd32-1→ERd32 | | Ī | - | <u> </u><br> - | | | 1 | | | SUBS #2,ERd | _ | - 1 | 2 | | | | | | ERd32-2→ERd32 | | Ī | | <br> | | | 1 | | | SUBS #4,ERd | _ | - 1 | 2 | | | | | | ERd32-4→ERd32 | | İ | H | | | | 1 | | DEC | DEC.B Rd | В | | 2 | | | | | | Rd8-1→Rd8 | | İ | T | $\leftrightarrow$ | $\leftrightarrow$ | | 1 | | | DEC.W #1,Rd | 8 | | 2 | | | | | | Rd16-1→Rd16 | | Ť | Ť | $\leftrightarrow$ | $\leftrightarrow$ | - | _ | | | DEC.W #2,Rd | Μ | - 1 | 2 | | | | | | Rd16-2→Rd16 | | Ť | Ī | $\leftrightarrow$ | $\leftrightarrow$ | - | 1 | | | DEC.L #1,ERd | ٦ | - 1 | 2 | | | | | | ERd32-1→ERd32 | | Ī | Ī | $\leftrightarrow$ $\leftrightarrow$ | $\leftrightarrow$ | - | 1 | | | DEC.L #2,ERd | _ | - 1 | 2 | | | | | | ERd32-2→ERd32 | | Ī | Ī | $\leftrightarrow$ | $\leftrightarrow$ | - | 1 | | DAS | DAS Rd | В | - 1 | 7 | | | | | | Rd8 decimal adjust→Rd8 | | Τ | * | $\leftrightarrow$ | * | 1 | _ | | MULXU | MULXU.B Rs,Rd | m | <u> </u> | 7 | | | | | | Rd8×Rs8→Rd16 (unsigned multiplication) | ation) | İ | H | | | 1 | 12 | | | MULXU.W Rs,ERd | ≥ | - | 7 | | | | | | Rd16×Rs16→ERd32 | | İ | H | | | 1 | 20 | | | | | | | | | | | | (unsigned multiplication) | | | | | | | | | SXTNW | MULXS.B Rs,Rd | В | _ | 4 | | | | | | Rd8×Rs8→Rd16 (signed multiplication) | tion) | Ħ | Ì | $\leftrightarrow$ $\leftrightarrow$ | | | 13 | | | MULXS.W Rs,ERd | > | _ | 4 | | | | | | Rd16×Rs16→ERd32 | | Ī | Ī | $\leftrightarrow$ | 1 | | 21 | | | | | | | | | | | | (signed multiplication) | | | | | | | | | | | | | | | | | | | | | | l | | | | | | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | dres<br>ion | sinç<br>Len | Addressing Mode/<br>ruction Length (By | de/<br>(Byt | es) | | | | | |-------|------------------|------------|------|------------------------------------------------|-------------|-------------|----------------------------------------|-------------|-----|-----------------------------------------------------------------------|-------------------|-------------------|-----------------------------| | | | erand Size | , | นษา | (uЯ∃ʻp | ERn/@ERn+ | | д'ЬС) | | Conditi | Condition Code | | No. of States* <sup>1</sup> | | | Mnemonic | | XX# | ©E<br>Bu | | | 00<br>03 | | _ | Operation I H N | > Z | ပ | Advanced | | DIVXU | DIVXU.B Rs,Rd | В | - 1 | 7 | | | | | | Rd16÷Rs8→Rd16 (RdH: remainder, — [6] | [6][7] — | 1 | 12 | | | | | | | | | | | | RdL: quotient) (unsigned division) | | | | | | DIVXU.W Rs,ERd | ≥ | - | 7 | | | | | | ERd32÷Rs16→ERd32 (Ed: remainder, — [6] | [6] [7] — | | 20 | | | | | | | | | | | | Rd: quotient) (unsigned division) | | | | | DIVXS | DIVXS.B Rs,Rd | В | 7 | 4 | | | | | | Rd16÷Rs8→Rd16 (RdH: remainder, — [8] | [8][7] — | - | 13 | | | | | | | | | | | | RdL: quotient) (signed division) | | | | | | DIVXS.W Rs, ERd | ≥ | _ | 4 | | | | | | ERd32÷Rs16→ERd32 (Ed: remainder, — [8] | [8][7] — | I | 21 | | | | | | | | | | | | Rd: quotient) (signed division) | | | | | CMP | CMP.B #xx:8,Rd | В | 2 | | | | | | | Rd8-#xx:8 $-$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | CMP.B Rs,Rd | В | | 2 | | | | | | Rd8-Rs8 $ \updownarrow$ $\updownarrow$ | <b>*</b> | $\leftrightarrow$ | 1 | | | CMP.W #xx:16,Rd | 8 | 4 | | | | | | | Rd16-#xx:16 $-$ [3] $\updownarrow$ | <b>*</b> | $\leftrightarrow$ | 2 | | | CMP.W Rs,Rd | > | ., | 2 | | | | | | Rd16-Rs16 $-$ [3] $\updownarrow$ | <b>*</b> | $\leftrightarrow$ | 1 | | | CMP.L #xx:32,ERd | _ | 9 | | | | | | | ERd32-#xx:32 $-$ [4] $\updownarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | က | | | CMP.L ERS,ERd | _ | | 2 | | | | | | ERd32-ERs32 $-$ [4] $\updownarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | NEG | NEG.B Rd | В | | 2 | | | | | | 0-Rd8 $\rightarrow$ Rd8 $\qquad \qquad \bigcirc$ | <b>*</b> | $\leftrightarrow$ | 1 | | | NEG.W Rd | > | ., | 2 | | | | | | 0-Rd16 $\rightarrow$ Rd16 $\rightarrow$ | <b>*</b> | $\leftrightarrow$ | 1 | | | NEG.L ERd | _ | | 7 | | | | | | 0-ERd32→ERd32 $ \updownarrow$ $\updownarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | EXTU | EXTU.W Rd | ≥ | | 7 | | | | | | $0\rightarrow$ ( <a href="eq:cbit 15">bit 15</a> to 8> of Rd16) — — 0 | 0 0 | П | _ | | | EXTU.L ERd | _ | | 2 | | | | | | $0 \rightarrow ($ < bit 31 to 16> of ERd32) $-$ 0 | 0 \$ 0 | 1 | _ | | | | | | | | | | | | | | | | | | | | Inst | Ad<br>truc | dre | ssin<br>Le | Addressing Mode/<br>Instruction Length (Bytes) | ode<br>(B | ytes | | | | | | | | |--------|------------------|------------|---------------------------|------------|-------------------------|------------|------------------------------------------------|------------|------|-------------------------------------------|----|----------------|-------------------|--------|---|-----------------| | | | erand Size | | | лЯ <u>=</u> ,<br>а,ЕRn) | -ERn/@ERn+ | ខេ | (Ja'p | @ 99 | | ဒိ | Condition Code | <u>ië</u> | Š | | No. of States*1 | | | Mnemonic | | KX# | nЯ<br>@E | | <u>_</u> @ | <b>@</b> | <b>@</b> ( | 00 | Operation | = | I | Z | 2<br>V | ပ | Advanced | | EXTS | EXTS.W Rd | 8 | | 2 | | | | | | ( <bit 7=""> of Rd16)→</bit> | İ | $\overline{}$ | $\leftrightarrow$ | 0 | ١ | ٢ | | | | | | | | | | | | ( <bit 15="" 8="" to=""> of Rd16)</bit> | | | | | | | | | EXTS.L ERd | _ | <u> </u> | 2 | | | | | | ( <bit 15=""> of ERd32)→</bit> | İ | $\Box$ | $\leftrightarrow$ | 0 | Ι | ₽ | | | | | | | | | | | | ( <bit 16="" 31="" to=""> of ERd32)</bit> | | | | | | | | TAS | TAS @ERd *2 | В | | 7 | 4 | | | | | @ERd-0→CCR set, (1)→ | İ | <del> </del> | $\leftrightarrow$ | 0 | I | 4 | | | | | | | | | | | | ( <bit 7=""> of @ERd)</bit> | | | | | | | | MAC | MAC @ERn+, @ERm+ | Sa | Cannot be used in the LSI | pe | nse | 교 | the | <u></u> | 1 | | | | | | | [2] | | CLRMAC | CLRMAC | | | | | | | | | | | | | | | | | LDMAC | LDMAC ERS,MACH | | | | | | | | | | | | | | | | | | LDMAC ERS,MACL | | | | | | | | | | | | | | | | | STMAC | STMAC MACH, ERd | | | | | | | | | | | | | | | | | | STMAC MACL, ERd | | | | | | | | | | | | | | | | (3) Logical Instructions | | | | | A | dre. | ssin | Addressing Mode/ | ode | _ | | | | | | | | | |-----|------------------|------------|------------|----------------------------|--------------|-----------|------------------|-----------------|-------------|----------|--------------------|----|--------|-------------------|-------------------|----------------|-----------------| | | | | <u>lus</u> | Instruction Length (Bytes) | 흕 | F | ag | 9 | λŧ | <u>@</u> | | | | | | | | | | | erand Size | | ч <b>а</b> : | ду<br>(иЫЭ,6 | ERn/@ERn+ | | ( <b>ɔ</b> -d'p | <b>B</b> B8 | | | ပိ | 'nď | iţi | ទ័ | Condition Code | No. of States*1 | | | Mnemonic | | XX# | uŊ<br>Bu | | | @ <b>9</b> | <b>)</b> @ | 0 0 | _ | Operation | _ | I | z | 7 × | ပ<br>` | Advanced | | AND | AND.B #xx:8,Rd | В | 2 | | | | | | | æ | Rd8∧#xx:8→Rd8 | İ | Т | $\leftrightarrow$ | <b>→</b> | <u> </u> | 7 | | | AND.B Rs,Rd | В | - | 2 | | | | | | αŽ | Rd8∧Rs8→Rd8 | İ | Т | $\leftrightarrow$ | <b>)</b> | <u> </u> | 7 | | | AND.W #xx:16,Rd | 8 | 4 | | | | | | | αŽ | Rd16∧#xx:16→Rd16 | İ | | $\leftrightarrow$ | <b>)</b> | <u> </u> | 2 | | | AND.W Rs,Rd | ≥ | <b>—</b> | 7 | | | | | | Ř | Rd16∧Rs16→Rd16 | İ | Т | $\leftrightarrow$ | $\leftrightarrow$ | 0 | - | | | AND.L #xx:32,ERd | _ | 9 | | | | | | | □ | ERd32∧#xx:32→ERd32 | İ | Т | $\leftrightarrow$ | $\leftrightarrow$ | 0 | ဇ | | | AND.L ERS,ERd | _ | Ť | 4 | | | | | | □ | ERd32∧ERs32→ERd32 | İ | Т | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 2 | | OR | OR.B #xx:8,Rd | В | 2 | | | | | | | αŽ | Rd8∨#xx:8→Rd8 | İ | Т | $\leftrightarrow$ | ) | <u> </u> | 7 | | | OR.B Rs,Rd | В | - 1 | 7 | | | | | | Ř | Rd8∨Rs8→Rd8 | İ | Τ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | _ | | | OR.W #xx:16,Rd | > | 4 | | | | | | | Ř | Rd16∨#xx:16→Rd16 | İ | Τ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 2 | | | OR.W Rs,Rd | > | - | 2 | | | | | | œ | Rd16∨Rs16→Rd16 | İ | Т | $\leftrightarrow$ | <b>)</b> | <u> </u> | 1 | | | OR.L #xx:32,ERd | Γ | 9 | | | | | | | 亩 | ERd32∨#xx:32→ERd32 | İ | Т | $\leftrightarrow$ | <b>)</b> | 0 | 3 | | | OR.L ERS,ERd | 7 | _ | 4 | | | | | | □ | ERd32∨ERs32→ERd32 | İ | Т | $\leftrightarrow$ | <b>→</b> | <u> </u> | 2 | | XOR | XOR.B #xx:8,Rd | В | 2 | | | | | | | αŽ | Rd8⊕#xx:8→Rd8 | İ | | $\leftrightarrow$ | ) | <u> </u> | 1 | | | XOR.B Rs,Rd | В | - 1 | 7 | _ | | | | | œ | Rd8⊕Rs8→Rd8 | İ | П | $\leftrightarrow$ | $\leftrightarrow$ | 0 | 7 | | | XOR.W #xx:16,Rd | > | 4 | | | | | | | Ř | Rd16⊕#xx:16→Rd16 | İ | Т | $\leftrightarrow$ | $\leftrightarrow$ | <u> </u> | 2 | | | XOR.W Rs,Rd | > | - 1 | 2 | | | | | | æ | Rd16⊕Rs16→Rd16 | İ | Т | $\leftrightarrow$ | <b>)</b> | 0 | 1 | | | XOR.L #xx:32,ERd | _ | 9 | | | | | | | Ш | ERd32⊕#xx:32→ERd32 | İ | Τ | $\leftrightarrow$ | $\leftrightarrow$ | 0 | က | | | XOR.L ERs, ERd | ٦ | _ | 4 | | | | | | 田 | ERd32⊕ERs32→ERd32 | İ | - | $\leftrightarrow$ | <b>)</b> | <u> </u> | 2 | | NOT | NOT.B Rd | В | - 1 | 2 | | | | | | Γ | ¬ Rd8→Rd8 | İ | Τ | $\leftrightarrow$ | ) | 0 | 1 | | | NOT.W Rd | ≥ | - | 7 | | | | | | Г | ¬ Rd16→Rd16 | İ | П | $\leftrightarrow$ | $\leftrightarrow$ | 0 | - | | | NOT.L ERd | _ | | 7 | $\dashv$ | _ | | | | Γ | ¬ ERd32→ERd32 | İ | $\top$ | $\leftrightarrow$ | <b>)</b> | 0 | 1 | (4) Shift Instructions | | | | <br> ust | Ad | dres<br>tion | sin<br>Ler | Addressing Mode/<br>ruction Length (By | g g | Addressing Mode/<br>Instruction Length (Bytes) | | | | | | | | |------|---------------|------------|----------|----------|--------------|------------|----------------------------------------|-----------|------------------------------------------------|-------------|-----|----------|-------------------|-------------------|-------------------|-----------------| | | | erand Size | ; | นษา | (nЯ∃,b | +uN∃@/uN∃ | 8 | (Ja'p | 86 ( | | | Con | di. | on O | Condition Code | No. of States*1 | | | Mnemonic | | XX# | ©E<br>⊔N | | -@ | @ <b>9</b> | | _<br>00 | Operation | | <u> </u> | z | Z | <b>၁</b> | Advanced | | SHAL | SHAL.B Rd | В | <u> </u> | 2 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | ~ | | | SHAL.B #2,Rd | В | • • | 2 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SHAL.W Rd | 8 | - " | 2 | | | | | | <b>†</b> | 0 | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SHAL.W #2,Rd | 8 | - 1 | 2 | | | | | | C MSB → LSB | | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SHAL.L ERd | _ | - 1 | 2 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | | SHAL.L #2,ERd | ٦ | - 1 | 2 | | | | | | | | | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | SHAR | SHAR.B Rd | В | - 1 | 2 | | | | | | | | <u> </u> | $\leftrightarrow$ | $\leftrightarrow$ | <b>♦</b> | 1 | | | SHAR.B #2,Rd | В | • • | 7 | | | | | | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <><br>0 | 1 | | | SHAR.W Rd | ≥ | • | 7 | | | | $\exists$ | _ | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <br> | _ | | | SHAR.W #2,Rd | 8 | - 1 | 2 | | | | | | MSB - LSB C | ၂ ပ | | $\leftrightarrow$ | $\leftrightarrow$ | <b>♦</b> 0 | 1 | | | SHAR.L ERd | _ | - 1 | 2 | | | | | | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | 0 ⇔ | 1 | | | SHAR.L #2,ERd | _ | - 1 | 7 | | | | | | | | <br> | $\leftrightarrow$ | $\leftrightarrow$ | <b>⇔</b> 0 | _ | | SHLL | SHLL.B Rd | В | • • | 7 | | | | | _ | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <br> | _ | | | SHLL.B #2,Rd | Ф | • • | 7 | | | | - | | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <> 0 | - | | | SHLL.W Rd | ≥ | . • | 7 | | | | | | | 0 | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <br> | _ | | | SHLL.W #2,Rd | ≥ | •• | 7 | | | | $\dashv$ | | C MSB ← LSB | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <> 0 | - | | | SHLL.L ERd | _ | ••• | 7 | | | | | | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <br> | 1 | | | SHLL.L #2,ERd | | | 7 | | | | | | | | 1 | $\leftrightarrow$ | $\leftrightarrow$ | <b>↔</b> 0 | - | | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | dre | Sin | Addressing Mode/<br>ruction Length (By | B de | /<br>rtes | | | | | |-------|----------------|------------|-----------|------------------------------------------------|--------|-----------|----------------------------------------|-----------|--------------|-------------|---------------------|-------------------|-----------------| | | | erand Size | ; | นษา | n,ERn) | ERn/@ERn+ | 9 | (Ja'p | <b>1</b> 999 | | Condition Code | <u>ə</u> | No. of States*1 | | | Mnemonic | | XX# | @E<br> | | | @ <b>9</b> | | )<br>(0) | Operation | > Z N H - | ပ | Advanced | | SHLR | SHLR.B Rd | a | <u>'</u> | 7 | | | | | | | 0 | $\leftrightarrow$ | _ | | | SHLR.B #2,Rd | В | <b>``</b> | 7 | | | | | | | 0 | $\leftrightarrow$ | _ | | | SHLR.W Rd | ≥ | <u></u> | 2 | | | | | | 100 | 0 \$ 0 — | $\leftrightarrow$ | _ | | | SHLR.W #2,Rd | 8 | - • | 2 | | | | | | MSB | 0 \$\psi\$ 0 | $\leftrightarrow$ | 1 | | | SHLR.L ERd | ٦ | • | 2 | | | | | | | 0 \$\( 0 \) | $\leftrightarrow$ | 1 | | | SHLR.L #2,ERd | _ | - 1 | 2 | | | | | | | 0 \$ 0 | $\leftrightarrow$ | 1 | | ROTXL | ROTXL.B Rd | В | <b>``</b> | 7 | | | | | | | 0 | $\leftrightarrow$ | _ | | | ROTXL.B #2,Rd | В | | 2 | | | | | | | 0 \$ \$ - - | $\leftrightarrow$ | 1 | | | ROTXL.W Rd | 8 | - 1 | 2 | | | | | | | 0 \$ \$ - - | $\leftrightarrow$ | 1 | | | ROTXL.W #2,Rd | 8 | • | 2 | | | | | | WSB WSB | 0 \$ \$ - - | $\leftrightarrow$ | 1 | | | ROTXL.L ERd | _ | - 1 | 2 | | | | | | | 0 \$ \$ - - | $\leftrightarrow$ | 1 | | | ROTXL.L #2,ERd | ٦ | - 1 | 2 | | | | | | | — ↑ ↑ 0 | $\leftrightarrow$ | 1 | | ROTXR | ROTXR.B Rd | В | | 2 | | | | | | | 0 | $\leftrightarrow$ | _ | | | ROTXR.B #2,Rd | В | - 1 | 2 | | | | | | | 0 | $\leftrightarrow$ | 1 | | | ROTXR.W Rd | ≥ | - 1 | 7 | | | | | | | 0 | $\leftrightarrow$ | 1 | | | ROTXR.W #2,Rd | ≥ | • • | 7 | | | | $\exists$ | | MSB — LSB C | 0 | $\leftrightarrow$ | 1 | | | ROTXR.L ERd | ٦ | • • | 2 | | | | | | | 0 \$ \$ - - | $\leftrightarrow$ | 1 | | | ROTXR.L #2,ERd | | | 2 | | | | | | | 0 | $\leftrightarrow$ | 7 | | | | | Inst | Addressing Mode/<br>Instruction Length (Bytes) | dres | Addressing Mode/<br>ruction Length (By | J Mo | de/<br>(By | tes) | | | | |------|---------------|------------|------|------------------------------------------------|--------|----------------------------------------|-------------|------------|-------|-------------|----------------|-----------------| | | | erand Size | 7 | иЯ | (nЯ∃,b | +uЯ∃@\nЯ∃ | | (Ja,bC) | 999 | | Condition Code | No. of States*¹ | | | Mnemonic | | XX# | @E<br>Bu | | <b>@</b> | 6<br>6<br>8 | | _<br> | Operation | I H N Z V C | Advanced | | ROTL | ROTL.B Rd | В | 2 | | | | | | | | | 1 | | | ROTL.B #2,Rd | В | 2 | ٥. | | | | | | | | <b>F</b> | | | ROTL.W Rd | 8 | 2 | <u> </u> | | | | | | | | 1 | | | ROTL.W #2,Rd | ≥ | 7 | ٥. | | | | | | C MSB - LSB | | - | | | ROTL.L ERd | ٦ | 2 | | | | | | | | | 1 | | | ROTL.L #2,ERd | _ | 7 | <u> </u> | | | | | | | | - | | ROTR | ROTR.B Rd | В | 2 | <u> </u> | | | | | | | | 1 | | | ROTR.B #2,Rd | В | 2 | <u> </u> | | | | | | | | - | | | ROTR.W Rd | ≥ | 2 | | | | | _ | | | | F | | | ROTR.W #2,Rd | 8 | 2 | | | | | | | MSB — LSB C | | - | | | ROTR.L ERd | _ | 7 | <u> </u> | | | | | | | | - | | | ROTR.L #2,ERd | Г | 2 | | | | | | | | | 1 | (5) Bit-Manipulation Instructions | | | | l su | # A | dre | ssii<br>n Le | Addressing Mode/<br>ruction Length (By | 1 od 1 | Addressing Mode/<br>Instruction Length (Bytes) | <u> </u> | | | | | | | | |------|--------------------|------------|----------|----------|----------|--------------|----------------------------------------|--------|------------------------------------------------|----------|---------------------|----------------|----|-----|------------|----------|-----------------| | | | erand Size | | | (4 EB D) | -ERn/@ERn+ | 99 | (a,PC) | @99 | | J | Condition Code | Ē | ن ا | oge<br> | | No. of States*1 | | | Mnemonic | | X# | иЯ | _ | | | | | - | Operation | I | z | Z | > | ပ | Advanced | | BSET | BSET #xx:3,Rd | В | | 2 | | | | | | | (#xx:3 of Rd8)←1 | 1 | i | İ | 1 | <u> </u> | 1 | | | BSET #xx:3, @ERd | В | | <b>–</b> | 4 | | | | | | (#xx:3 of @ERd)←1 | Ì | Ϊ́ | ΙĖ | H | | 4 | | | BSET #xx:3,@aa:8 | В | | | | | 4 | | | | (#xx:3 of @aa:8)←1 | | İ | Ť | | | 4 | | | BSET #xx:3,@aa:16 | В | | | | | 9 | | | | (#xx:3 of @aa:16)←1 | | İ | İ | | I | 5 | | | BSET #xx:3, @aa:32 | В | | | | | 8 | | | | (#xx:3 of @aa:32)←1 | | İ | Ť | | | 9 | | | BSET Rn,Rd | В | | 7 | | | | | | | (Rn8 of Rd8)←1 | | İ | Ť | 1 | 1 | _ | | | BSET Rn, @ERd | В | | 7 | 4 | | | | | | (Rn8 of @ERd)←1 | | İ | Η̈́ | H | | 4 | | | BSET Rn, @aa:8 | В | | | | | 4 | | | | (Rn8 of @aa:8)←1 | | İ | İ | | I | 4 | | | BSET Rn, @aa:16 | В | | | | | 9 | | | | (Rn8 of @aa:16)←1 | _ | İ | Ť | | | 5 | | | BSET Rn, @aa:32 | В | | | | | 8 | | | | (Rn8 of @aa:32)←1 | | İ | Ť | | _ | 9 | | BCLR | BCLR #xx:3,Rd | В | - 1 | 2 | | | | | | | (#xx:3 of Rd8)←0 | | İ | Ť | | _ | 1 | | | BCLR #xx:3, @ERd | В | | 7 | 4 | | | | | | (#xx:3 of @ERd)←0 | _ | İ | Ť | | _ | 4 | | | BCLR #xx:3, @aa:8 | В | | | | _ | 4 | | | | (#xx:3 of @aa:8)←0 | Ţ | Ť | Ħ | $^{+}$ | $\dashv$ | 4 | | | BCLR #xx:3, @aa:16 | В | $\dashv$ | | $\dashv$ | $\dashv$ | 9 | | | | (#xx:3 of @aa:16)←0 | - | i | Ħ | 1 | $\dashv$ | 2 | | | BCLR #xx:3, @aa:32 | В | | | | | 8 | | | | (#xx:3 of @aa:32)←0 | | İ | Ť | | | 9 | | | BCLR Rn,Rd | В | - 1 | 2 | | | | | | | (Rn8 of Rd8)←0 | | İ | İ | | | 1 | | | BCLR Rn, @ERd | В | | 7 | 4 | | Ш | | | | (Rn8 of @ERd)←0 | Ţ | Ħ | Ħ | $^{\perp}$ | | 4 | | | BCLR Rn, @aa:8 | В | | | | | 4 | | | | (Rn8 of @aa:8)←0 | 1 | İ | Ť | 1 | _ | 4 | | | BCLR Rn, @aa:16 | В | | | | | 9 | | | | (Rn8 of @aa:16)←0 | 1 | Ť | İ | 1 | _ | 5 | | | | | Inst | Adc<br>ruct | lres<br>ion | sin(<br>Len | Addressing Mode/<br>Instruction Length (Bytes) | (B, de | tes | | | | | |------|-------------------|------------|--------------|-------------|-------------|-------------|------------------------------------------------|--------|----------|-----------------------------------------|-------------------|----------------|-----------------| | | | erand Size | , | นษา | d,ERn) | +u为3@/u为3 | | ()a'h | | Condi | Condition Code | ode | No. of States*¹ | | | Mnemonic | | ua<br>#xx | @E<br>Bu | | | 6 @ | | <br>0 | Operation I H | N | <b>o</b> | Advanced | | BCLR | BCLR Rn,@aa:32 | В | | | | | 8 | | | (Rn8 of @aa:32)←0 | | <u> </u><br> - | 9 | | BNOT | BNOT #xx:3,Rd | В | 7 | <u>.</u> | | | | | | (#xx:3 of Rd8)←[¬ (#xx:3 of Rd8)] — — | 1 | | - | | | BNOT #xx:3,@ERd | В | | 4 | | | | | | (#xx:3 of @ERd)← | 1 | | 4 | | | | | | | | | | | | [¬ (#xx:3 of @ERd)] | | | | | | BNOT #xx:3,@aa:8 | В | | | | | 4 | | | (#xx:3 of @aa:8)← | | <u> </u><br> | 4 | | | | | | | | | | | | [¬ (#xx:3 of @aa:8)] | | | | | | BNOT #xx:3,@aa:16 | В | | | | | 9 | | | (#xx:3 of @aa:16)← | | <u> </u><br> - | 5 | | | | | | | | | | | | [\( (#xx:3 of @aa:16)] | | | | | | BNOT #xx:3,@aa:32 | В | | | | | 8 | | | (#xx:3 of @aa:32)← | | <u> </u><br> | 9 | | | | | | _ | | | | | | [¬ (#xx:3 of @aa:32)] | | | | | | BNOT Rn,Rd | В | 2 | | | | | | | (Rn8 of Rd8)←[¬ (Rn8 of Rd8)] —— | | <u> </u><br> | 1 | | | BNOT Rn, @ERd | В | | 4 | | | | | | (Rn8 of @ERd)←[¬ (Rn8 of @ERd)] — - | | <u> </u> | 4 | | | BNOT Rn,@aa:8 | В | | | | | 4 | | | (Rn8 of @aa:8)←[¬ (Rn8 of @aa:8)] — - | | <u> </u><br> - | 4 | | | BNOT Rn,@aa:16 | В | | | | | 9 | | | (Rn8 of @aa:16)← | | <u> </u><br> | 2 | | | | | | _ | | | | | | [¬ (Rn8 of @aa:16)] | | | | | | BNOT Rn,@aa:32 | В | | | | | 8 | | | (Rn8 of @aa:32)← | | <br> | 9 | | | | | | | | | | | | [¬ (Rn8 of @aa:32)] | | | | | BTST | BTST #xx:3,Rd | В | 7 | | | | | | | ¬ (#xx:3 of Rd8)→Z | $\leftrightarrow$ | 1 | - | | | BTST #xx:3,@ERd | В | | 4 | | | | | | ¬ (#xx:3 of @ERd)→Z | $\leftrightarrow$ | <u> </u><br> | 8 | | | BTST #xx:3,@aa:8 | В | $\dashv$ | - | | | 4 | | $\dashv$ | ¬ (#xx:3 of @aa:8)→Z | $\leftrightarrow$ | 1 | က | | | BTST #xx:3,@aa:16 | В | | | | | 9 | | | - — — — — — — — — — — — — — — — — — — — | $\leftrightarrow$ | <u> </u><br> | 4 | | | | | $\mathbf{I}$ | 1 | - | | 1 | 1 | l | | | 1 | | | | | | Inst | F Ad | dre | ssir<br>1 Le | Addressing Mode/<br>ruction Length (By | ode<br>A (B | Addressing Mode/<br>Instruction Length (Bytes) | | | | | | | | | |------|-------------------|------------|------|----------|-------|--------------|----------------------------------------|-------------|------------------------------------------------|--------------|-----------------------|---|-----|-----|-------------------|-------------------|-----------------| | | | erand Size | , | | HEBD) | EKn/@EKn+ | | (Ja'p | 999 | | | ŏ | ond | iţi | ŭ | Condition Code | No. of States*¹ | | | Mnemonic | | XX# | uy<br>Ku | | | @ g | | 0 0 | _ | Operation | _ | I | z | | ပ<br>> | Advanced | | BTST | BTST #xx:3,@aa:32 | В | | | | | ∞ | | | Г | ¬ (#xx:3 of @aa:32)→Z | I | İ | Т | $\leftrightarrow$ | 1 | 5 | | | BTST Rn,Rd | В | | 7 | | | | | | Г | ¬ (Rn8 of Rd8)→Z | I | İ | 1 | $\leftrightarrow$ | 1 | 7 | | | BTST Rn, @ERd | В | | | 4 | _ | | | | Г | ¬ (Rn8 of @ERd)→Z | Ī | Ì | Τ | $\leftrightarrow$ | | 8 | | | BTST Rn, @aa:8 | m | | | | | 4 | | | <sup>[</sup> | ¬ (Rn8 of @aa:8)→Z | Ī | İ | Т | $\leftrightarrow$ | 1 | က | | | BTST Rn, @aa:16 | В | | | | _ | 9 | | | Г | ¬ (Rn8 of @aa:16)→Z | Ī | Ì | T | $\leftrightarrow$ | <u> </u> | 4 | | | BTST Rn, @aa:32 | Ф | | | | | ∞ | | | Г | ¬ (Rn8 of @aa:32)→Z | I | İ | I | $\leftrightarrow$ | 1 | 5 | | BLD | BLD #xx:3,Rd | В | | 2 | | | | | | ت | (#xx:3 of Rd8)→C | I | Ì | İ | | $\leftrightarrow$ | 1 | | | BLD #xx:3, @ERd | В | | _ | 4 | | | | | ت | (#xx:3 of @ERd)→C | I | İ | İ | | $\leftrightarrow$ | 8 | | | BLD #xx:3, @aa:8 | В | | | | | 4 | | | ت | (#xx:3 of @aa:8)→C | I | İ | İ | | $\leftrightarrow$ | ဇ | | | BLD #xx:3, @aa:16 | В | | | | | 9 | | | ۳ | (#xx:3 of @aa:16)→C | Ī | Ì | Ħ | H | $\leftrightarrow$ | 4 | | | BLD #xx:3, @aa:32 | В | | | | _ | 8 | | | ت | (#xx:3 of @aa:32)→C | Ī | İ | Ħ | H | $\leftrightarrow$ | 2 | | BILD | BILD #xx:3,Rd | В | | 2 | | | | | | Г | ←(#xx:3 of Rd8) | I | Ì | Ħ | $\dot{\top}$ | <b>↔</b> – | 1 | | | BILD #xx:3,@ERd | В | | 7 | 4 | | | | | Г | ¬ (#xx:3 of @ERd)→C | Ī | İ | İ | <u> </u> | <b>↔</b><br>- | ε | | | BILD #xx:3,@aa:8 | В | | | | | 4 | | | Г | ¬ (#xx:3 of @aa:8)→C | I | İ | Ī | | $\leftrightarrow$ | 3 | | | BILD #xx:3,@aa:16 | В | | | | | 9 | | | Г | ¬ (#xx:3 of @aa:16)→C | | İ | İ | $\vdash$ | <b>↔</b> | 4 | | | BILD #xx:3,@aa:32 | В | | | | | 8 | | | ſ | ¬ (#xx:3 of @aa:32)→C | | Ī | Ť | $\dot{\top}$ | <b>↔</b> – | 5 | | BST | BST #xx:3,Rd | В | ., | 2 | | | | | | ) | C→(#xx:3 of Rd8) | | Ť | Ť | $\dot{\top}$ | _ | 1 | | | BST #xx:3, @ERd | В | | ~ | 4 | | | | | J | C→(#xx:3 of @ERd) | Ι | Ī | İ | + | 1 | 4 | | | BST #xx:3, @aa:8 | В | | | | | 4 | | | | C→(#xx:3 of @aa:8) | I | İ | Ť | ÷ | <u> </u> | 4 | | | | | Inst | Adc | dres | Sin | Addressing Mode/<br>Instruction Length (Bytes) | By de | tes | | | i | 1 | | | | |-------|--------------------|------------|-----------|----------|--------|-----------|------------------------------------------------|----------|----------|---------------------------|---|------|-------|----------------|-------------------|-----------------| | | | erand Size | , | นษ | (nЯ∃,b | +uA∃@/uA∃ | | (Ja,h | 999 | | | Šonc | ditio | Condition Code | e<br>e | No. of States*¹ | | | Mnemonic | | ua<br>xx# | ®E<br>Bu | _ | | 6<br>6 | | <u> </u> | Operation | _ | н | N | ۲ م | J | Advanced | | BST | BST #xx:3,@aa:16 | В | | | | | 9 | | | C→(#xx:3 of @aa:16) | | | Ī | 1 | Ţ | 2 | | | BST #xx:3,@aa:32 | В | | | | | 8 | | | C→(#xx:3 of @aa:32) | | 1 | Ī | I | _ | 9 | | BIST | BIST #xx:3,Rd | В | ., | 2 | | | | | | ¬ C→(#xx:3 of Rd8) | | | Ι | <u> </u><br> | | 1 | | | BIST #xx:3,@ERd | В | | 4 | | | | | | ¬ C→(#xx:3 of @ERd) | | | I | <u> </u><br> | 1 | 4 | | | BIST #xx:3,@aa:8 | В | | | | | 4 | | | ¬ С→(#xx:3 of @aa:8) | | | Ī | 1 | I | 4 | | | BIST #xx:3,@aa:16 | В | | | | | 9 | | | ¬ C→(#xx:3 of @aa:16) | | | Ī | <u> </u> | | 5 | | | BIST #xx:3,@aa:32 | В | | | | | 8 | | | ¬ С→(#xx:3 of @aa:32) | | 1 | Ī | <u> </u><br> | Ţ | 9 | | BAND | BAND #xx:3,Rd | В | ., | 2 | | | | | | C∧(#xx:3 of Rd8)→C | | 1 | Ι | <u> </u><br> | $\leftrightarrow$ | 1 | | | BAND #xx:3,@ERd | В | | 4 | | | | | | C∧(#xx:3 of @ERd)→C | | | Ι | <u> </u><br> | $\leftrightarrow$ | 3 | | | BAND #xx:3,@aa:8 | В | | | | | 4 | | | C∧(#xx:3 of @aa:8)→C | | | Ī | I | $\leftrightarrow$ | 3 | | | BAND #xx:3,@aa:16 | В | | | | | 9 | | | C∧(#xx:3 of @aa:16)→C | | | Ī | <u> </u> | $\leftrightarrow$ | 4 | | | BAND #xx:3,@aa:32 | В | | | | | 8 | | | C∧(#xx:3 of @aa:32)→C | | | | 1 | $\leftrightarrow$ | 5 | | BIAND | BIAND #xx:3,Rd | В | | 2 | | | | | | C^[¬ (#xx:3 of Rd8)]→C | | | | <u> </u> | $\leftrightarrow$ | 1 | | | BIAND #xx:3,@ERd | В | | 4 | | | | | | C∧[¬ (#xx:3 of @ERd)]→C | | | Ι | <u> </u><br> | $\leftrightarrow$ | 3 | | | BIAND #xx:3,@aa:8 | В | | | | | 4 | | | C∧[¬ (#xx:3 of @aa:8)]→C | - | 1 | | <br> | $\leftrightarrow$ | 3 | | | BIAND #xx:3,@aa:16 | В | | | | | 9 | $\dashv$ | - | C∧[¬ (#xx:3 of @aa:16)]→C | 1 | | | 1 | $\leftrightarrow$ | 4 | | | BIAND #xx:3,@aa:32 | Ф | | | | | ω | | - | C∧[¬ (#xx:3 of @aa:32)]→C | 1 | | Π | 1 | $\leftrightarrow$ | 5 | | BOR | BOR #xx:3,Rd | В | ., | 2 | | | | | | C√(#xx:3 of Rd8)→C | | | | | $\leftrightarrow$ | 1 | | | BOR #xx:3,@ERd | В | | 4 | | | $\dashv$ | $\dashv$ | - | C√(#xx:3 of @ERd)→C | | | | <u> </u><br> | $\leftrightarrow$ | 3 | | | | | Inst | Adc | Addressing Mode/<br>Instruction Length (Bytes) | sinç<br>Len | g th | (By | tes) | | | | | | | |-------|---------------------|------------|------|----------|------------------------------------------------|-------------|-------------------|-------|------|---------------------------|---|------|----------------------|-------------------|-----------------| | | | erand Size | , | uЯ | d,ERn) | +uN3@/uN3 | | (Ja,b | 86 @ | | ŭ | ondi | Condition Code | | No. of States*¹ | | | Mnemonic | | XX# | @Е<br>Ви | | -@ | 7 (0<br>12 (0) 13 | | _ | Operation | - | I | > Z | ပ | Advanced | | BOR | BOR #xx:3,@aa:8 | В | | | | | 4 | | | C√(#xx:3 of @aa:8)→C | Τ | i | <br> | $\leftrightarrow$ | 3 | | | BOR #xx:3,@aa:16 | В | | | | | 9 | | | C√(#xx:3 of @aa:16)→C | | İ | <u> </u><br> -<br> - | $\leftrightarrow$ | 4 | | | BOR #xx:3,@aa:32 | В | | | | | 8 | | | C∨(#xx:3 of @aa:32)→C | | İ | <br> | $\leftrightarrow$ | 5 | | BIOR | BIOR #xx:3,Rd | В | - 1 | 7 | | | | | | C∨[¬ (#xx:3 of Rd8)]→C | Τ | i | 1 | $\leftrightarrow$ | <b>-</b> | | | BIOR #xx:3,@ERd | В | | 4 | | | | | | C∨[¬ (#xx:3 of @ERd)]→C | Τ | İ | <br> | $\leftrightarrow$ | 3 | | | BIOR #xx:3,@aa:8 | В | | | | | 4 | | | C√[¬ (#xx:3 of @aa:8)]→C | Ι | İ | 1 | $\leftrightarrow$ | 3 | | | BIOR #xx:3,@aa:16 | В | | | | | 9 | | | C√[¬ (#xx:3 of @aa:16)]→C | Ι | İ | <br> | $\leftrightarrow$ | 4 | | | BIOR #xx:3,@aa:32 | В | | | | | 8 | | | C∨[¬ (#xx:3 of @aa:32)]→C | Τ | İ | | $\leftrightarrow$ | 5 | | BXOR | BXOR #xx:3,Rd | В | - 1 | 7 | | | | | | C⊕(#xx:3 of Rd8)→C | Τ | i | 1 | $\leftrightarrow$ | <b>-</b> | | | BXOR #xx:3,@ERd | В | | 4 | | | | | | C⊕(#xx:3 of @ERd)→C | Τ | İ | <br> | $\leftrightarrow$ | 8 | | | BXOR #xx:3,@aa:8 | В | | | | | 4 | | | C⊕(#xx:3 of @aa:8)→C | Τ | İ | <br> <br> <br> <br> | $\leftrightarrow$ | က | | | BXOR #xx:3,@aa:16 | В | | | | | 9 | | | C⊕(#xx:3 of @aa:16)→C | Τ | İ | | $\leftrightarrow$ | 4 | | | BXOR #xx:3,@aa:32 | В | | | | | 8 | | | C⊕(#xx:3 of @aa:32)→C | Ι | İ | 1 | $\leftrightarrow$ | 5 | | BIXOR | BIXOR #xx:3,Rd | В | - 1 | 7 | | | | | | C⊕[¬ (#xx:3 of Rd8)]→C | Τ | i | 1 | $\leftrightarrow$ | <b>-</b> | | | BIXOR #xx:3, @ERd | В | | 4 | | | | | | C⊕[¬ (#xx:3 of @ERd)]→C | Τ | İ | <br> <br> <br> | $\leftrightarrow$ | က | | | BIXOR #xx:3, @aa:8 | В | | | | | 4 | | | C⊕[¬ (#xx:3 of @aa:8)]→C | Τ | İ | | $\leftrightarrow$ | 3 | | | BIXOR #xx:3, @aa:16 | В | | | | | 9 | | | C⊕[¬ (#xx:3 of @aa:16)]→C | Τ | İ | <br> <br> <br> | $\leftrightarrow$ | 4 | | | BIXOR #xx:3, @aa:32 | В | | | | | - & | | | C⊕[¬ (#xx:3 of @aa:32)]→C | Ι | İ | | $\leftrightarrow$ | 5 | (6) Branch Instructions | | | _ | nstr | Addr | Addressing Mode/<br>Instruction Length (Bytes) | ig Mc<br>ngth | ode/<br>(By | tes) | | | | | | | | |-----|--------------------|---------|------|------|------------------------------------------------|---------------|---------------|------------------|----------------------------------|------------------------|-----|----------|----------------|---|-----------------| | | | əziS bu | | | u)@EKn+ | | | p | Operation | | Con | ditio | Condition Code | | No. of States*¹ | | | Mnemonic | | HXX | @EBr | a,b)@<br>g=ER | @99 | <b>q,b)</b> @ | <u>—</u><br>@@99 | | Branching<br>Condition | | z | > z | ပ | Advanced | | Bcc | BRA d:8(BT d:8) | | | | | | 2 | | if condition is true then Always | Always | | | | | 2 | | | BRA d:16(BT d:16) | I | | | | | 4 | | PC←PC+d | | | Ţ | | T | 3 | | | BRN d:8(BF d:8) | Ι | | | | | 2 | | else next; | Never | | Ţ | | Τ | 2 | | | BRN d:16(BF d:16) | | | | | | 4 | | | | | | | Ι | 3 | | | BHI d:8 | Π | | | | | 2 | | | C~Z=0 | | <u> </u> | | Ι | 2 | | | BHI d:16 | I | | | | | 4 | | | | | 1 | <br> | Ι | ဇ | | | BLS d:8 | Ι | | | | | 2 | | | C∨Z=1 | | Ţ | | Τ | 2 | | | BLS d:16 | П | | | | | 4 | | | | | Ţ | <u> </u> | Τ | ဇ | | | BCC d:8(BHS d:8) | | | | | | 2 | | | C=0 | | <u> </u> | _ - | Ι | 2 | | | BCC d:16(BHS d:16) | ı | | | | | 4 | | | | | | | Τ | 3 | | | BCS d:8(BLO d:8) | 1 | | | | | 2 | | | C=1 | | _ | | | 2 | | | BCS d:16(BLO d:16) | П | | | | | 4 | | | | | Ţ | <u> </u> | Ι | ဇ | | | BNE d:8 | | | | | | 2 | | | Z=0 | | - | _ - | Ι | 2 | | | BNE d:16 | I | | | | | 4 | | | | | Ţ | | T | 3 | | | BEQ d:8 | 1 | | | | | 2 | | | Z=1 | | _ | | | 2 | | | BEQ d:16 | 1 | | | | | 4 | | | | | Ţ | | | 3 | | | BVC d:8 | Ι | | | | | 7 | | | V=0 | | Ţ | <u> </u> | Τ | 2 | | | BVC d:16 | 1 | | | | | 4 | | | | | ļ | | Ι | 3 | | | | _ | nst | Adc | dres | sin(<br>Ler | Addressing Mode/<br>ruction Length (By | g g | Addressing Mode/<br>Instruction Length (Bytes) | | | | | | | | | |-----|----------|---------|-----|------------|-------|-------------|----------------------------------------|---------------|------------------------------------------------|-----------|------------------------|----------|------|---------------|----------------|---|-----------------------------| | | | əzi2 bu | | ι | | +uЯ∃@/u | | | 9 | Operation | | Š | ndii | ion | Condition Code | | No. of States* <sup>1</sup> | | | Mnemonic | | XX# | Rn<br>©ERr | ∃,b)@ | | @99 | <b>q,b)</b> @ | @ @ s | | Branching<br>Condition | = | I | N<br>Z | > | ပ | Advanced | | Bcc | BVS d:8 | | | | | | | 2 | | | V=1 | + | H | 1 | 1 | ı | 2 | | | BVS d:16 | T | | | | | | 4 | | | | † | + | | 1 | Ţ | က | | | BPL d:8 | Τ | | | | | | 2 | | | 0=N | H | H | $\perp$ | I | T | 2 | | | BPL d:16 | 1 | | | | | | 4 | | | | H | H | $\perp$ | I | T | 8 | | | BMI d:8 | Τ | | | | | | 2 | | | N=1 | + | | <u> </u> | Ι | 1 | 2 | | | BMI d:16 | Т | | | | | | 4 | | | | <u> </u> | | <u> </u><br> | - | 1 | 3 | | | BGE d:8 | I | | | | | | 7 | | | N⊕V=0 | H | + | | | T | 2 | | | BGE d:16 | Τ | | | | | | 4 | | | | H | H | + | - | Ţ | က | | | BLT d:8 | Ι | | | | | | 2 | | | N⊕V=1 | H | H | $\frac{1}{1}$ | Ţ | T | 2 | | | BLT d:16 | | | | | | | 4 | | | | H | H | + | I | T | 3 | | | BGT d:8 | Т | | | | | | 2 | | | Z~(N⊕V)=0 | + | | <u> </u><br> | - | Ι | 2 | | | BGT d:16 | Т | | | | | | 4 | | | | <u> </u> | | <u> </u><br> | - | 1 | 3 | | | BLE d:8 | - | | | | | | 7 | | - | Z~(N⊕V)=1 | i | + | | - | 1 | 2 | | | BLE d:16 | Ι | | | | | | 4 | | | | i | H | | | Τ | 3 | | | | | l su | Ac | Idre | Addressing Mode/<br>Instruction Length (Bytes) | ig M<br>ngt | lode<br>ا A | yte | (S) | | | | | | | | |-----|------------|------------|------|----|---------------|------------------------------------------------|-------------|--------------|-----|-----|--------------------|----|------|--------------|----------|----------------------------------------------|-----------------| | | | erand Size | | | ля:<br>d,ERn) | +RRn/@ERn+ | | ( <b>)</b> 4 | 999 | | | ပိ | ndii | tion | ပ္ခို | Condition Code | No. of States*1 | | | Mnemonic | dΟ | XX# | иŊ | | | <b>@</b> 9 | | | _ | Operation | _ | I | Z | <b>Z</b> | v C | Advanced | | JMP | JMP @ERn | Ι | | | 2 | | | | | | PC←ERn | İ | H | <u> </u><br> | 1 | | 2 | | | JMP @aa:24 | - | | | | | 4 | | | | PC←aa:24 | | 1 | <u> </u><br> | <br> | | 3 | | | JMP @@aa:8 | - | | | | | | | 7 | | PC←@aa:8 | İ | H | <u> </u> | | <u> </u> | 2 | | BSR | BSR d:8 | 1 | | | | | | 7 | | | PC→@-SP,PC←PC+d:8 | İ | İ | I | 1 | 1 | 4 | | | BSR d:16 | - | | | | | | 4 | | | PC→@-SP,PC←PC+d:16 | | 1 | I | I | 1 | 5 | | JSR | JSR @ERn | 1 | | | 7 | | | | | | PC→@-SP,PC←ERn | | 1 | | | 1 | 4 | | | JSR @aa:24 | - | | | | | 4 | | | | PC→@-SP,PC←aa:24 | İ | H | H | | + | 2 | | | JSR @@aa:8 | - | | | | | | | 2 | | PC→@-SP,PC←@aa:8 | İ | ÷ | <u> </u> | 1 | | 9 | | RTS | RTS | - | | | | | | | | 7 | PC←@SP+ | I | 1 | I | I | 1 | 5 | (7) System Control Instructions | Detail of Length (Bytes) (B | | | | | Ad | dre. | Sing | Addressing Mode/ | de/ | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|---|------|------|----------|------|------------------|-----|-----|--------------------------------|-------------------|-----|-------------------|---------|-------------------------------------|-------------------|-----------------| | Mnemonic Operation Oper | | | | lns. | truc | tion | Le | gt | 9 | (sə | | | | | | | | | | Mnemonic Ö ¼ x ç w Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø | | | | | ча | | | | | | | - 0 | òno | Hitio | ءِ<br>ن | ode | | No. of States*1 | | PC→@·SP,CCR→@·SP, RTE RTE LDC #xx:8,CCR B 2 | | Mnemonic | | | | | | | | _ | Operation | <b>–</b> | I | z | | > | ပ | Advanced | | RTE | TRAPA | TRAPA #xx:2 | Ι | | | | | | | | PC→@-SP,CCR→@-SP, | _ | Ī | | İ | H | | 8 [9] | | PTE | | | | | | | | | | | EXR→@-SP, <vector>→PC</vector> | | | | | | | | | SLEEP | RTE | RTE | I | | | | | | | | EXR←@SP+,CCR←@SP+, | $\leftrightarrow$ | | $\leftrightarrow$ | | $\leftrightarrow$ | $\leftrightarrow$ | [6] 9 | | EP Transition to power-down state — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — < | | | | | | | | | | | PC←@SP+ | | | | | | | | | LDC #xx:8,CCR B 2 #xx:8→CCR ↑ ↑ ↑ ↑ LDC #xx:3,EXR B 4 #xx:8→EXR LDC Rs,CCR B 2 RS8→CCR ↑ ↑ ↑ ↑ LDC Rs,CCR W 4 RS8→EXR LDC @ERs,EXR W 4 @ERs→EXR LDC @(d:16,ERs),CCR W 4 @(d:16,ERs)→CCR ↑ ↑ ↑ ↑ LDC @(d:16,ERs),CCR W 6 @(d:16,ERs)→CCR ↑ ↑ ↑ ↑ LDC @(d:32,ERs),CCR W 10 @(d:32,ERs)→CCR ↑ ↑ ↑ ↑ LDC @(d:32,ERs),CCR W 10 @(d:32,ERs)→EXR LDC @(ERs+,CCR) W 10 @(d:32,ERs)→EXR LDC @ERs+,CCR W 10 @(d:32,ERs)→EXR LDC @ERs+,EXR W 4 @(d:32,ERs)→EXR LDC @ers+,EXR W 4 @(d:32,ERs)→EXR LDC @aa:16,CCR W 4 @(d:32,ERs)→EXR | SLEEP | SLEEP | Ι | | | | | | | | Transition to power-down state | | | | Ħ | $^{+}$ | | 2 | | B 4 #xx:8→EXR ———————————————————————————————————— | LDC | LDC #xx:8,CCR | В | 2 | | | | | | | #xx:8→CCR | $\leftrightarrow$ | | $\leftrightarrow$ | | <b>1</b> | $\leftrightarrow$ | 1 | | B 2 | | LDC #xx:8,EXR | В | 4 | | | | | | | #xx:8→EXR | | Д | | Ť | $\dagger$ | | 2 | | B 2 RS8→EXR ————— W 4 (GERS→CCR) ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ | | LDC Rs,CCR | В | | 7 | | | | | | Rs8→CCR | $\leftrightarrow$ | _ | $\leftrightarrow$ | _ | $\leftrightarrow$ | $\leftrightarrow$ | 1 | | W 4 @ERS→CCR ↑ ↑ ↑ ↑ CCR W 4 ○ ©ERS→EXR — — — — — — — — — — — — — — — — — — — | | LDC Rs, EXR | В | | 7 | | | | | | Rs8→EXR | 1 | Д | | Ħ | $\dagger$ | $\dashv$ | _ | | CCR W 4 @ERS→EXR ———— EXR W 6 @(d:16,ERs)→CCR ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ EXR W 10 @(d:32,ERs)→EXR ———— ———— EXR W 10 @(d:32,ERs)→EXR ———— ———— W 4 @ERS→CCR,ERs32+2→ERs32 ↑ ↑ ↑ ↑ ↑ ↑ ↑ W 4 @ERS→CCR,ERs32+2→ERs32 ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ | | LDC @ERS,CCR | > | | 4 | | | | | | @ERs→CCR | $\leftrightarrow$ | | $\leftrightarrow$ | | $\leftrightarrow$ | $\leftrightarrow$ | 3 | | CCR W 6 @ (d:16,ERs)→CCR ↑ ↑ ↑ EXR W 10 @ (d:36,ERs)→EXR — — — — — — — — — — — — — — — — — — — | | LDC @ERS,EXR | 8 | | 4 | _ | | | | | @ERs→EXR | | Ţ | | İ | $\dot{\top}$ | | 3 | | EXR W 6 @ (d:16,ERS)→EXR ————— CCR W 10 @ (d:32,ERS)→CCR ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ EXR W 4 @ ERS→CCR,ERS32+2→ERS32 ↑ ↑ ↑ ↑ ↑ ↑ ↑ W 4 @ ERS→EXR,ERS32+2→ERS32 ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ W 6 @ aa:16→CCR ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ W 8 @ aa:32→CCR ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ W 8 @ aa:32→CCR ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ <td></td> <td>LDC @(d:16,ERs),CCR</td> <td>8</td> <td></td> <td></td> <td>9</td> <td></td> <td></td> <td></td> <td></td> <td>@(d:16,ERs)→CCR</td> <td><math>\leftrightarrow</math></td> <td></td> <td><math>\leftrightarrow</math></td> <td></td> <td><math>\updownarrow</math></td> <td><math>\leftrightarrow</math></td> <td>4</td> | | LDC @(d:16,ERs),CCR | 8 | | | 9 | | | | | @(d:16,ERs)→CCR | $\leftrightarrow$ | | $\leftrightarrow$ | | $\updownarrow$ | $\leftrightarrow$ | 4 | | CCR W 10 @ (d:32,ERs)→CCR ↑ ↑ ↑ ↑ ↑ ↑ EXR W 10 @ (d:32,ERs)→EXR — — — — — — — — — — — — — — — — — — — | | LDC @(d:16,ERs),EXR | > | | | 9 | | | | | @(d:16,ERs)→EXR | | Ţ | Ι | İ | $\dagger$ | $\exists$ | 4 | | EXR W 10 @ (d:32,ERs)→EXR —————— W 4 @ ERs→CCR,ERs32+2→ERs32 ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ W 6 @ aa:16→CCR ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ W 6 @ aa:16→CCR ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ W 8 @ aa:32→CCR ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ W 8 @ aa:32→CCR ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ | | LDC @(d:32,ERs),CCR | ≥ | | | 7 | | | | | @(d:32,ERs)→CCR | $\leftrightarrow$ | _ | $\leftrightarrow$ | | $\leftrightarrow$ | $\leftrightarrow$ | 9 | | W 4 @ERS→CCR,ERS32+2→ERS32 ↑ ↑ ↑ W 4 @ERS→EXR,ERS32+2→ERS32 ↑ ↑ ↑ W 6 @aa:16→CCR ↑ ↑ ↑ ↑ W 6 @aa:16→CCR ↑ ↑ ↑ ↑ W 8 @aa:32→CCR W 0 0 W 0 0 W 0 0 | | LDC @(d:32,ERs),EXR | > | | | 10 | | | | | @(d:32,ERs)→EXR | | Ţ | Τ | İ | ÷ | 1 | 9 | | W 4 @ERS→EXR,ERS32+2→ERS32 — — — — — — — — — — — — — — — — — — — | | LDC @ERs+,CCR | 8 | | | | 4 | | | | @ERs→CCR,ERs32+2→ERs32 | $\leftrightarrow$ | | $\leftrightarrow$ | | $\Leftrightarrow$ | 4 | 4 | | W © aa:16→CCR ♦ ♦ ♦ ♦ ♦ W © aa:16→EXR − − − − − − − − − − − − − − − − − − − | | LDC @ERs+,EXR | > | | | | 4 | | | | @ERs→EXR,ERs32+2→ERs32 | | Ī | Ι | İ | $\frac{1}{1}$ | | 4 | | W 6 @aa:16→EXR ———— W 8 @aa:32→CCR ⇔ ⇔ ⇔ ⇔ ———— ————— W ————— —————— ——————— ———————— ———————————————————————————————————— | | LDC @aa:16,CCR | > | | | | | 9 | | | @aa:16→CCR | $\leftrightarrow$ | _ | $\leftrightarrow$ | | $\leftrightarrow$ $\leftrightarrow$ | 4 | 4 | | W 8 @aa:32→CCR ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ ⇔ <td< td=""><td></td><td>LDC @aa:16,EXR</td><td>&gt;</td><td></td><td></td><td></td><td></td><td>9</td><td></td><td></td><td>@aa:16→EXR</td><td></td><td>Д</td><td></td><td>İ</td><td><math>\dagger</math></td><td><math>\exists</math></td><td>4</td></td<> | | LDC @aa:16,EXR | > | | | | | 9 | | | @aa:16→EXR | | Д | | İ | $\dagger$ | $\exists$ | 4 | | 80 | | LDC @aa:32,CCR | ≥ | | | | | 8 | | | @aa:32→CCR | $\leftrightarrow$ | _ | $\leftrightarrow$ | _ | $\leftrightarrow$ | $\leftrightarrow$ | 5 | | | | LDC @aa:32,EXR | ≥ | = | | $\dashv$ | | ω | | | @aa:32→EXR | 1 | Д | | İ | $\dagger$ | $\dashv$ | 5 | | | | | lust | Addressing Mode/<br>Instruction Length (Bytes) | dre | ssin<br>Le | Addressing Mode/<br>ruction Length (By | ode (B) | yte. | (\$ | | | | | | | | |------|------------------------|------------|----------|------------------------------------------------|--------|------------|----------------------------------------|----------------|------------|-----|------------------------|-------------------|-------------------|-------------------|-------------------|-------------------------------------------|-----------------| | | | erand Size | , | ua: | d,ERn) | +uA∃@/uA∃ | | ( <b>ɔ</b> 4'p | <b>999</b> | | | ပိ | puc | iţi | ŭ | Condition Code | No. of States*¹ | | | Mnemonic | | XX# | @E<br>Bu | | | <b>@</b> 9 | @( | 00 | _ | Operation | _ | I | z | Z | ر<br>۷ | Advanced | | STC | STC CCR,Rd | В | | 2 | | | | | | | CCR→Rd8 | 1 | İ | Ϊ́Τ | H | | <b>-</b> | | | STC EXR,Rd | В | <u> </u> | 7 | | | | | | | EXR→Rd8 | Ι | Ť | İ | i | 1 | - | | | STC CCR, @ERd | 8 | | 7 | 4 | | | | | | CCR→@ERd | Ι | T | Ħ | $\vdash$ | $\perp$ | 3 | | | STC EXR,@ERd | ≥ | | | 4 | _ | | | | | EXR→@ERd | 1 | İ | ΙĖ | H | | ဇ | | | STC CCR, @(d:16,ERd) | > | | | 9 | | | | | | CCR→@(d:16,ERd) | Ι | Ť | Ť | ÷ | $\perp$ | 4 | | | STC EXR,@(d:16,ERd) | 8 | | | 9 | | | | | | EXR→@(d:16,ERd) | Ι | Ī | İ | i<br>i | | 4 | | | STC CCR, @(d:32,ERd) | 8 | | | 10 | | | | | | CCR→@(d:32,ERd) | Ι | Ī | İ | <u> </u> | | 9 | | | STC EXR, @ (d:32, ERd) | 8 | | | 10 | | | | | | EXR→@(d:32,ERd) | | Ť | Ť | H | | 9 | | | STC CCR,@-ERd | 8 | | | | 4 | | | | | ERd32-2→ERd32,CCR→@ERd | Ι | Ť | Ť | | | 4 | | | STC EXR,@-ERd | 8 | | | | 4 | | | | | ERd32-2→ERd32,EXR→@ERd | Τ | Ť | Ť | $\dot{\top}$ | | 4 | | | STC CCR, @aa:16 | <b>N</b> | | | | | 9 | | | | CCR→@aa:16 | Τ | Ī | Ħ | $\vdash$ | | 4 | | | STC EXR,@aa:16 | 8 | | | | | 9 | | | | EXR→@aa:16 | Τ | İ | Ħ | $\dashv$ | | 4 | | | STC CCR, @aa:32 | ≥ | | - | | _ | 8 | | | | CCR→@aa:32 | Ι | Ť | Ħ | $\dagger$ | $\dashv$ | . 2 | | | STC EXR,@aa:32 | ≥ | | | | | 8 | | | | EXR→@aa:32 | Ι | Ť | İ | ÷ | $\frac{1}{1}$ | | | ANDC | ANDC #xx:8,CCR | Ф | 7 | | | _ | | | | | CCR√#xx:8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ $\leftrightarrow$ | _ | | | ANDC #xx:8,EXR | В | 4 | | | | | | | | EXR∧#xx:8→EXR | Ι | Ť | Ť | $\dot{\top}$ | | 2 | | ORC | ORC #xx:8,CCR | В | 2 | | | | | | | | CCR∨#xx:8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | <b>↔</b> | $\updownarrow$ | $\overset{\diamondsuit}{\leftrightarrow}$ | 1 | | | ORC #xx:8,EXR | В | 4 | | | | | | | | EXR√#xx:8→EXR | - | İ | i | $^{+}$ | + | 2 | | XORC | XORC #xx:8,CCR | Ф | 7 | | | | | | | | CCR⊕#xx:8→CCR | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | $\leftrightarrow$ | - | | | XORC #xx:8,EXR | В | 4 | | | | | | | | EXR⊕#xx:8→EXR | | İ | Ħ | $^{+}$ | 1 | 2 | | NOP | NOP | 1 | | $\dashv$ | | $\dashv$ | | | | 7 | PC←PC+2 | | T | Ħ | $\dagger$ | 뷔 | 1 | ## (8) Block Transfer Instructions | Mnemonic | | | Inst | Add | dres | sin | Addressing Mode/<br>Instruction Length (Bytes) | de/<br>(By | /<br>rtes) | | | | | | | |---------------------------------------------------------------|----------|---|------|----------|--------|-----|------------------------------------------------|------------|------------|------------------|-----|-------|-----|--------|-----------------| | Mnemonic D | | | | นษา | d,ERn) | | 9 | | eea | | | ondit | ion | ode | No. of States*1 | | EEPMOV.B | | | | עם<br>ב@ | 0)@ | | | | <br>() (0) | Operation | _ | | Z | ပ<br>> | Advanced | | EEPMOV.W 4 if el | EEPMOV.B | I | | | | | | | 7 | | - | | | 1 | 4+2n *3 | | | | | | | | | | | | Repeat @ER5→@ER6 | | | | | | | | | | | | | | | | | ER5+1→ER5 | | | | | | | | | | | | | | | | | ER6+1→ER6 | | | | | | | | | | | | | | | | | R4L-1→R4L | | | | | | | | | | | | | | | | | Until R4L=0 | | | | | | | 4<br> | | | | | | | | | | else next; | | | | | | | | EEPMOVW | | | | | | | | 7 | | - 1 | | | | 4+2n *3 | | ER5+1→ER5<br>ER6+1→ER6<br>R4-1→R4<br>Until R4=0<br>else next; | | | | | | | | | | | | | | | | | ER6+1→ER6 R4-1→R4 Until R4=0 else next; | | | | | | | | | | ER5+1→ER5 | | | | | | | R4-1→R4<br>Until R4=0<br>else next; | | | | | | | | | | ER6+1→ER6 | | | | | | | Until R4=0 else next; | | | | | | | | | | R4-1→R4 | | | | | | | else next; | | | | | | | | | | Until R4=0 | | | | | | | | | | | | | | | | | else next; | | | | | | The number of states is the number of states required for execution when the instruction and its operands are located in on-chip memory. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. Notes: - n is the initial value of R4L or R4. - Seven states for saving or restoring two registers, nine states for three registers, or eleven states for four registers. - Cannot be used in the LSI. - Set to 1 when a carry or borrow occurs at bit 11; otherwise cleared to 0. 2676626 - Retains its previous value when the result is zero; otherwise cleared to 0. Set to 1 when a carry or borrow occurs at bit 27; otherwise cleared to 0. - Set to 1 when the divisor is negative; otherwise cleared to 0. - Set to 1 when the divisor is zero; otherwise cleared to 0. - Set to 1 when the quotient is negative; otherwise cleared to 0. - One additional state is required for execution when EXR is valid. 668 #### A.2 Instruction Codes Table A.2 shows the instruction codes. 10th byte byte 9th 0 8th byte O IMM 7th byte 9 6th byte Instruction Format O IMM 5th byte 9 Σ abs erd 4th byte 0 Σ O IMM O IMM 0 ers № disp disp 3rd byte 9 9 9 7 7 0 erd 0 erd 0 erd 0 erd 0 erd 1 ers 0 erd Б Б 5 Б 5 0 2nd byte Б 5 0 0 0 Σ Σ disp 0 IMM 0 erd ള 0 S 2 0 6 2 9 က 5 6 ⋖ ⋖ ш В М Б ш 5 9 6 ⋖ 9 9 O ш ⋖ ⋖ 0 ω ω 1st byte ω 6 9 ω 0 6 ш 2 4 2 0 0 0 0 0 0 9 0 0 0 9 9 ≥ ≥ ≥ ш В ≥ \_ \_ \_ Ш ш М В \_ Ш М В m m Ш М BAND #xx:3, @aa:16 BAND #xx:3, @aa:32 BAND #xx:3, @aa:8 BAND #xx:3, @ERd BRN d:16 (BF d:16) BRA d:16 (BT d:16) ADD.L #xx:32,ERd Mnemonic AND.L #xx:32,ERd ADD.W #xx:16,Rd AND.W #xx:16,Rd ANDC #xx:8,CCR ANDC #xx:8,EXR BRN d:8 (BF d:8) BRA d:8 (BT d:8) AND.L ERS,ERd ADD.L ERS,ERd ADD.B #xx:8,Rd AND.B #xx:8,Rd BAND #xx:3,Rd ADDX #xx:8,Rd ADD.W Rs,Rd ADDS #1,ERd ADDS #2,ERd ADDS #4,ERd AND.W Rs,Rd ADD.B Rs,Rd AND.B Rs,Rd ADDX Rs,Rd Instruc-tion BAND ADDS ADDX ADD AND Bcc Table A-2 Instruction Codes | Instruc- | Maemonic | ä | | | | | | Instruction Format | n Format | | | | | |----------|---------------------|------|---|----------|----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | tion | | Size | | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | Bcc | BHI d:8 | 1 | 4 | 2 | disp | | | | | | | | | | | BHI d:16 | 1 | 2 | 8 | 2 0 | disp | d | | | | | | | | | BLS d:8 | 1 | 4 | 3 | dsip | | | | | | | | | | | BLS d:16 | I | 2 | 8 | 3 0 | dsip | d | | | | | | | | | BCC d:8 (BHS d:8) | I | 4 | 4 | dsib | | | | | | | | | | | BCC d:16 (BHS d:16) | 1 | 2 | 8 | 4 0 | disp | d | | | | | | | | | BCS d:8 (BLO d:8) | I | 4 | 2 | dsib | | | | | | | | | | | BCS d:16 (BLO d:16) | I | 2 | 8 | 5 0 | dsip | d | | | | | | | | | BNE d:8 | Ι | 4 | 9 | dsib | | | | | | | | | | | BNE d:16 | I | 2 | 8 | 0 9 | disp | d | | | | | | | | | BEQ d:8 | I | 4 | 7 | dsib | | | | | | | | | | | BEQ d:16 | I | 2 | 8 | 7 0 | dsip | d | | | | | | | | | BVC d:8 | 1 | 4 | 8 | dsip | | | | | | | | | | | BVC d:16 | I | 2 | 8 | 8 0 | dsip | dί | | | | | | | | | BVS d:8 | I | 4 | 6 | dsib | | | | | | | | | | | BVS d:16 | I | 2 | 8 | 0 6 | disp | Q. | | | | | | | | | BPL d:8 | I | 4 | A | dsib | | | | | | | | | | | BPL d:16 | I | 2 | 8 | 0 A | disp | Q. | | | | | | | | | BMI d:8 | I | 4 | Ф | disp | | | | | | | | | | | BMI d:16 | I | 2 | 80 | B 0 | disp | Q | | | | | | | | | BGE d:8 | I | 4 | ပ | disp | | | | | | | | | | | BGE d:16 | I | 2 | 80 | 0<br>O | disb | Q | | | | | | | | | BLT d:8 | I | 4 | ۵ | dsib | | | | | | | | | | | BLT d:16 | I | 2 | 8 | D 0 | disp | d | | | | | | | | | BGT d:8 | I | 4 | ш | dsib | | | | | | | | | | | BGT d:16 | I | 2 | 80 | О | disp | Q | | | | | | | | | BLE d:8 | I | 4 | ш | dsip | | | | | | | | | | | BLE d:16 | I | 2 | 8 | 0 | disb | ą | | | | | | | | Instruc- | Monogonic | | | | | | | | | | Instruc | Instruction Format | ormat | | | | | | |----------|--------------------|------|---|----------|----------|------------|----------|-----|----------|------|----------|--------------------|----------|----------|----------|---|----------|-----------| | tion | | Size | | 1st byte | 2nd byte | yte | 3rd byte | te | 4th byte | te e | 5th byte | | 6th byte | 7th byte | 8th byte | | 9th byte | 10th byte | | BCLR | BCLR #xx:3,Rd | В | 7 | 2 | ОІММ | ā | | | | | | | | | | | | | | | BCLR #xx:3,@ERd | В | 7 | D | 0 erd | 0 | 7 | 2 ( | O IMM | 0 | | | | | | | | | | | BCLR #xx:3,@aa:8 | В | 7 | ч | abs | <b>(</b> ^ | 7 | 2 ( | имію | 0 | | | | | | | | | | | BCLR #xx:3,@aa:16 | В | 9 | 4 | - | 80 | | abs | so. | | 7 2 | 0 IMM | 0 | | | | | | | | BCLR #xx:3,@aa:32 | В | 9 | 4 | က | 80 | | | | abs | | | | 7 2 | 0 IMM | 0 | | | | | BCLR Rn,Rd | В | 9 | 2 | ٤ | ā | | | | | | | | | | | | | | | BCLR Rn, @ERd | В | 7 | D | 0 erd | 0 | 9 | 2 | £ | 0 | | | | | | | | | | | BCLR Rn, @aa:8 | В | 7 | ш | aps | <b>,</b> | 9 | 2 | Ε | 0 | | | | | | | | | | | BCLR Rn, @aa:16 | В | 9 | ٨ | - | 8 | | abs | S | | 6 2 | E | 0 | | | | | | | | BCLR Rn,@aa:32 | В | 9 | ٧ | င | 8 | | | | abs | | | | 6 | ٤ | 0 | | | | BIAND | BIAND #xx:3,Rd | В | 7 | 9 | 1 IMM | Þ | | | | | | | | | | | | | | | BIAND #xx:3,@ERd | В | 7 | ပ | 0 erd | 0 | 7 | 9 | 1<br>IMM | 0 | | | | | | | | | | | BIAND #xx:3,@aa:8 | В | 7 | В | aps | <b>,</b> | 7 | 9 | 1<br>IMM | 0 | | | | | | | | | | | BIAND #xx:3,@aa:16 | В | 9 | ٨ | - | 0 | | abs | S | | 2 6 | 1 IMM | 0 MI | | | | | | | | BIAND #xx:3,@aa:32 | В | 9 | 4 | က | 0 | | | | abs | | | | 9 / | 1<br>IMM | 0 | | | | BILD | BILD #xx:3,Rd | В | 7 | 7 | 1 IMM | Þ | | | | | | | | | | | | | | | BILD #xx:3,@ERd | В | 7 | С | 0 erd | 0 | 7 | 7 1 | 1 IMM | 0 | | | | | | | | | | | BILD #xx:3,@aa:8 | В | 7 | Е | abs | <b>,</b> | 7 | 7 1 | 1 IMM | 0 | | | | | | | | | | | BILD #xx:3,@aa:16 | В | 9 | A | - | 0 | | abs | S | | 7 7 | 1 IMM | 0 MI | | | | | | | | BILD #xx:3,@aa:32 | В | 9 | А | 3 | 0 | | | | abs | | | | 7 7 | 1 IMM | 0 | | | | BIOR | BIOR #xx:3,Rd | В | 7 | 4 | 1 IMM | ъ | | | | | | | | | | | | | | | BIOR #xx:3,@ERd | В | 7 | C | 0 erd | 0 | 7 | 4 | 1 IMM | 0 | | | | | | | | | | | BIOR #xx:3,@aa:8 | В | 7 | Е | abs | <b>(</b> 2 | 7 | 4 | 1 IMM | 0 | | | | | | | | | | | BIOR #xx:3,@aa:16 | В | 9 | Α | - | 0 | | abs | S | | 7 4 | 1 IMM | 0 MI | | | | | | | | BIOR #xx:3,@aa:32 | В | 9 | ٨ | ъ | 0 | | | | abs | | | | 7 4 | 1 IMM | 0 | | | | Instruc- | Mnemonic | 0 | !<br> <br> | !<br> <br> | | | | | Instruct | Instruction Format | | | | | |----------|--------------------|------|------------|------------|----------|------|----------|----------|----------|--------------------|----------|----------|----------|-----------| | tion | | Size | 1st byte | oyte | 2nd byte | oyte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BIST | BIST #xx:3,Rd | В | 9 | 7 | 1 IMM | rd | | | | | | | | | | | BIST #xx:3,@ERd | В | 7 | D | 0 erd | 0 | 6 7 | 1 IMM 0 | | | | | | | | | BIST #xx:3,@aa:8 | В | 7 | ч | abs | S | 6 7 | 1 IMM 0 | | | | | | | | | BIST #xx:3,@aa:16 | В | 9 | A | - | 8 | at | abs | 2 9 | 1 IMM 0 | | | | | | | BIST #xx:3,@aa:32 | В | 9 | ٨ | 3 | 8 | | | abs | | 6 7 | 1 IMM 0 | | | | BIXOR | BIXOR #xx:3,Rd | В | 7 | 5 | 1 IMM | rd | | | | | | | | | | | BIXOR #xx:3,@ERd | ш | 7 | ပ | 0 erd | 0 | 7 5 | 1 IMM 0 | | | | | | | | | BIXOR #xx:3,@aa:8 | В | 7 | Е | abs | S | 7 5 | 1 IMM 0 | | | | | | | | | BIXOR #xx:3,@aa:16 | В | 9 | ٨ | - | 0 | aps | SC | 7 5 | 1 IMM 0 | | | | | | | BIXOR #xx:3,@aa:32 | В | 9 | 4 | က | 0 | | .0 | abs | | 7 5 | 1 IMM 0 | | | | BLD | BLD #xx:3,Rd | а | 7 | 7 | о ІММ | ъ | | | | | | | | | | | BLD #xx:3,@ERd | В | 7 | ၁ | 0 erd | 0 | 7 7 | о ммі о | | | | | | | | | BLD #xx:3,@aa:8 | В | 7 | Е | aps | S | 7 7 | о ммі о | | | | | | | | | BLD #xx:3,@aa:16 | В | 9 | ٨ | - | 0 | at | abs | 7 7 | 0 IMM 0 | | | | | | | BLD #xx:3,@aa:32 | В | 9 | ٨ | 3 | 0 | | | abs | | 7 7 | O IMM O | | | | BNOT | BNOT #xx:3,Rd | В | 7 | 1 | ими о | rd | | | | | | | | | | | BNOT #xx:3,@ERd | В | 7 | D | 0 erd | 0 | 7 1 | O IMM O | | | | | | | | | BNOT #xx:3,@aa:8 | В | 7 | ь | abs | S | 7 1 | 0 IMM 0 | | | | | | | | | BNOT #xx:3,@aa:16 | В | 9 | Α | - | 8 | abs | SC | 7 1 | 0 IMM 0 | | | | | | | BNOT #xx:3,@aa:32 | В | 9 | ∢ | က | œ | | .0 | abs | | 7 1 | 0 IMM 0 | | | | | BNOT Rn,Rd | В | 9 | 1 | Ľ | rd | | | | | | | | | | | BNOT Rn, @ERd | В | 7 | D | 0 erd | 0 | 6 1 | rn 0 | | | | | | | | | BNOT Rn,@aa:8 | В | 7 | Ь | abs | S | 6 1 | n 0 | | | | | | | | | BNOT Rn,@aa:16 | В | 9 | A | - | 8 | at | abs | 6 1 | rn 0 | | | | | | | BNOT Rn,@aa:32 | В | 9 | ٨ | 3 | 8 | | .0 | abs | | 6 1 | m 0 | | | | Instruc- | | | | | | | | Instructi | Instruction Format | | | | | |----------|-------------------|------|----------|-----|----------|----------|----------|-----------|--------------------|----------|----------|----------|-----------| | tion | Mnemonic | Size | 1st byte | yte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BOR | BOR #xx:3,Rd | В | 7 | 4 | 0 IMM rd | | | | | | | | | | | BOR #xx:3,@ERd | В | 7 | ပ | 0 erd 0 | 7 4 | O IMM O | | | | | | | | | BOR #xx:3,@aa:8 | В | 7 | ш | sqe | 7 4 | 0 IMMI 0 | | | | | | | | | BOR #xx:3,@aa:16 | В | 9 | A | 1 0 | | abs | 7 4 | 0 MMI 0 | | | | | | | BOR #xx:3,@aa:32 | В | 9 | А | 3 0 | | | abs | | 7 4 | 0 IMM 0 | | | | BSET | BSET #xx:3,Rd | В | 7 | 0 | 0 IMM rd | | | | | | | | | | | BSET #xx:3,@ERd | В | 7 | D | 0 erd 0 | 7 0 | 0 IMM 0 | | | | | | | | | BSET #xx:3,@aa:8 | В | 7 | ш | abs | 7 0 | 0 IMM 0 | | | | | | | | | BSET #xx:3,@aa:16 | В | 9 | A | 1 8 | | abs | 7 0 | 0 MMI 0 | | | | | | | BSET #xx:3,@aa:32 | В | 9 | A | 8 8 | | | abs | | 0 2 | 0 MMI 0 | | | | | BSET Rn,Rd | В | 9 | 0 | rn rd | | | | | | | | | | | BSET Rn, @ERd | В | 7 | ۵ | 0 erd 0 | 0 9 | rn 0 | | | | | | | | | BSET Rn,@aa:8 | В | 7 | ш | abs | 0 9 | n<br>0 | | | | | | | | | BSET Rn,@aa:16 | В | 9 | A | 1 8 | | abs | 0 9 | rn 0 | | | | | | | BSET Rn,@aa:32 | В | 9 | А | 8 8 | | | abs | | 0 9 | rn 0 | | | | BSR | BSR d:8 | | 2 | 5 | dsip | | | | | | | | | | | BSR d:16 | Ι | 2 | С | 0 0 | , | disp | | | | | | | | BST | BST #xx:3,Rd | В | 9 | 7 | O IMM rd | | | | | | | | | | | BST #xx:3,@ERd | В | 7 | ۵ | 0 erd 0 | 2 9 | 0 IMM 0 | | | | | | | | | BST #xx:3,@aa:8 | В | 7 | ч | abs | 2 9 | 0 IMM 0 | | | | | | | | | BST #xx:3,@aa:16 | В | 9 | 4 | 1 8 | - | abs | 2 9 | 0 MMI 0 | | | | | | | BST #xx:3,@aa:32 | В | 9 | A | 3 8 | | | abs | | 6 7 | O IMM O | | | | BTST | BTST #xx:3,Rd | ш | 7 | 3 | 0 IMM rd | | | | | | | | | | | BTST #xx:3,@ERd | ш | 7 | ပ | 0 erd 0 | 7 3 | 0 MMI 0 | | | | | | | | | BTST #xx:3,@aa:8 | ш | 7 | ш | aps | 7 3 | 0 MMI 0 | | | | | | | | | BTST #xx:3,@aa:16 | ш | 9 | 4 | 1 0 | - | abs | 7 3 | 0 MMI 0 | | | | | | | BTST #xx:3,@aa:32 | В | 9 | 4 | 3 0 | | | abs | | 7 3 | O IMM O | | | | | BTST Rn,Rd | В | 9 | 3 | rn | | | | | | | | | | | BTST Rn,@ERd | В | 7 | ပ | 0 erd 0 | 9 | E<br>E | | | | | | | | Instruc- | Magazia | ï | | | | | | | | 드 | structio | Instruction Format | | | | | |----------|-------------------|------|-----|----------|---------------------------|---------|----------|-----|----------|-----|----------|--------------------|----------|----------|----------|-----------| | tion | | Size | | 1st byte | 2nd byte | yte | 3rd byte | te | 4th byte | 5th | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | BTST | BTST Rn,@aa:8 | В | 7 | Е | abs | | 9 | 3 | rn 0 | | | | | | | | | | BTST Rn,@aa:16 | В | 9 | А | - | 0 | | abs | | 9 | 3 | rn 0 | | | | | | | BTST Rn,@aa:32 | В | 9 | ٨ | 3 | 0 | | | | abs | | | 6 3 | rn 0 | | | | BXOR | BXOR #xx:3,Rd | В | 2 | 2 | O IMM | rd | | | | | | | | | | | | | BXOR #xx:3,@ERd | В | 7 | ပ | 0 erd | 0 | 7 | 5 0 | 0 MMI 0 | | | | | | | | | | BXOR #xx:3,@aa:8 | В | 7 | Ш | aps | ·^ | 7 | 5 0 | 0 MMI 0 | | | | | | | | | | BXOR #xx:3,@aa:16 | В | 9 | А | - | 0 | | abs | | 7 | 2 | O IMMI O | | | | | | | BXOR #xx:3,@aa:32 | В | 9 | ٨ | 3 | 0 | | | | abs | | | 7 5 | 0 MMI 0 | | | | CLRMAC | CLRMAC CLRMAC | _ | Can | not be | Cannot be used in the LSI | the LSI | | | | | | | | | | | | CMP | CMP.B #xx:8,Rd | В | A | rd | IMM | V | | | | | | | | | | | | | CMP.B Rs,Rd | В | - | С | S | rd | | | | | | | | | | | | | CMP.W #xx:16,Rd | Ν | 7 | 9 | 2 | rd | | IMM | V | | | | | | | | | | CMP.W Rs,Rd | 8 | - | D | ន | rd | | | | | | | | | | | | | CMP.L #xx:32,ERd | ٦ | 7 | А | 2 0 | 0 erd | | | | IMM | | | | | | | | | CMP.L ERS,ERd | L | 1 | F | 1 ers 0 | 0 erd | | | | | | | | | | | | DAA | DAA Rd | В | 0 | F | 0 | rd | | | | | | | | | | | | DAS | DAS Rd | В | 1 | F | 0 | rd | | | | | | | | | | | | DEC | DEC.B Rd | В | 1 | Α | 0 | rd | | | | | | | | | | | | | DEC.W #1,Rd | > | - | В | 2 | D. | | | | | | | | | | | | | DEC.W #2,Rd | ≥ | - | В | Δ | 5 | | | | | | | | | | | | | DEC.L #1,ERd | _ | - | В | 2 | 0 erd | | | | | | | | | | | | | DEC.L #2,ERd | L | 1 | В | F 0 | 0 erd | | | | | | | | | | | | DIVXS | DIVXS.B Rs,Rd | В | 0 | 1 | ٥ | 0 | 2 | 1 | rs rd | | | | | | | | | | DIVXS.W Rs,ERd | W | 0 | 1 | ٥ | 0 | 2 | 3 | rs 0 erd | Р | | | | | | | | DIVXU | DIVXU.B Rs,Rd | В | 2 | 1 | S | rd | | | | | | | | | | | | | DIVXU.W Rs,ERd | Ν | 2 | 3 | rs 0 | 0 erd | | | | | | | | | | | | EEPMOV | EEPMOV EEPMOV.B | Ι | 7 | В | 2 | С | 2 | 6 | 8 F | | | | | | | | | | EEPMOV.W | | 7 | В | Δ | 4 | 2 | 6 | 8<br>F | | | | | | | | | 400 | | | | | | | | | | nstructic | Instruction Format | | | | | |------|---------------------|------|-----|----------|----------|----------|--------|----------|-----|-----------|--------------------|----------|----------|----------|-----------| | tion | Mnemonic | Size | 1st | 1st byte | 2nd byte | 3rd byte | ţe | 4th byte | 5 | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | EXTS | EXTS.W Rd | 8 | 1 | 7 | D | | | | | | | | | | | | | EXTS.L ERd | ٦ | 1 | 7 | F 0 erd | | | | | | | | | | | | EXTU | EXTU.W Rd | W | 1 | 7 | 2 rd | | | | | | | | | | | | | EXTU.L ERd | ٦ | 1 | 7 | 7 0 erd | | | | | | | | | | | | INC | INC.B Rd | В | 0 | A | p. 0 | | | | | | | | | | | | | INC.W #1,Rd | 8 | 0 | В | 5 rd | | | | | | | | | | | | | INC.W #2,Rd | 8 | 0 | В | D rd | | | | | | | | | | | | | INC.L #1,ERd | ٦ | 0 | В | 7 0 erd | | | | | | | | | | | | | INC.L #2,ERd | ٦ | 0 | В | F 0 erd | | | | | | | | | | | | JMP | JMP @ERn | Ι | 2 | 6 | 0 ua 0 | | | | | | | | | | | | | JMP @aa:24 | Ι | 5 | A | | abs | | | | | | | | | | | | JMP @@aa:8 | Ι | 5 | В | abs | | | | | | | | | | | | JSR | JSR @ERn | Ι | 2 | D | 0 une 0 | | | | | | | | | | | | | JSR @aa:24 | Ι | 5 | Е | | abs | | | | | | | | | | | | JSR @@aa:8 | Ι | 5 | Ь | abs | | | | | | | | | | | | ГРС | LDC #xx:8,CCR | В | 0 | 7 | MMI | | | | | | | | | | | | | LDC #xx:8,EXR | В | 0 | 1 | 4 1 | 0 | 7 | IMM | | | | | | | | | | LDC Rs,CCR | В | 0 | 3 | o rs | | | | | | | | | | | | | LDC Rs,EXR | В | 0 | 3 | 1 rs | | | | | | | | | | | | | LDC @ERs,CCR | > | 0 | _ | 4 0 | 9 | 0 6 | ers | 0 | | | | | | | | | LDC @ERs,EXR | > | 0 | _ | 4 1 | 9 | 0 6 | ers | 0 | | | | | | | | | LDC @(d:16,ERs),CCR | ≥ | 0 | - | 4 0 | 9 | -0 | ers | 0 | ਰ | disp | | | | | | | LDC @(d:16,ERs),EXR | ≥ | 0 | - | 4 | 9 | Р | ers | 0 | ġ | disp | | | | | | | LDC @(d:32,ERs),CCR | ≥ | 0 | - | 0 | 7 | 8 | ers | 9 0 | В | 2 0 | | Θ | dsip | | | | LDC @(d:32,ERs),EXR | > | 0 | _ | 4 | 7 | 8 0 | ers | 9 0 | В | 2 0 | | di | disp | | | | LDC @ERs+,CCR | ≥ | 0 | - | 0 | 9 | 0 | ers | 0 | | | | | | | | | LDC @ERs+,EXR | > | 0 | _ | 4 | 9 | о<br>О | ers | 0 | | | | | | | | | LDC @aa:16,CCR | > | 0 | _ | 4 0 | 9 | В | 0 | 0 | ē | abs | | | | | | | LDC @aa:16,EXR | ≥ | 0 | - | 4 | 9 | В | | 0 | ซิ | abs | | | | | | Instruc- | Mpemonic | į | | | | | | | | | Instructic | Instruction Format | | | | | |----------|-------------------------|------|-------|----------|---------------------------|--------|---------|----------|------|----------|------------|--------------------|----------|----------|----------|-----------| | tion | | Size | 1st l | 1st byte | 2nd byte | byte | 3rd | 3rd byte | 4th | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | ГРС | LDC @aa:32,CCR | M | 0 | 1 | 4 | 0 | 9 | В | 2 | 0 | | abs | SC | | | | | | LDC @aa:32,EXR | N | 0 | - | 4 | 1 | 9 | В | 2 | 0 | | abs | SC | | | | | ПДМ | LDM.L @SP+, (ERn-ERn+1) | _ | 0 | - | 1 | 0 | 9 | Q | 7 | 0 em+1 | | | | | | | | | LDM.L @SP+, (ERn-ERn+2) | _ | 0 | - | 2 | 0 | 9 | ۵ | 7 | 0 ern+2 | | | | | | | | | LDM.L @SP+, (ERn-ERn+3) | ٦ | 0 | - | က | 0 | 9 | ۵ | 7 | 0 ern+3 | | | | | | | | LDMAC | LDMAC ERS,MACH | _ | Can | not be | Cannot be used in the LSI | the LS | <u></u> | | | | | | | | | | | | LDMAC ERS,MACL | ٦ | | | | | | | | | | | | | | | | MAC | MAC @ERn+, @ERm+ | 1 | | | | | | | | | | | | | | | | MOV | MOV.B #xx:8,Rd | В | Ь | rd | IMM | Σ | | | | | | | | | | | | | MOV.B Rs,Rd | В | 0 | ပ | S | p | | | | | | | | | | | | | MOV.B @ERs,Rd | В | 9 | ∞ | 0 ers | p | | | | | | | | | | | | | MOV.B @(d:16,ERs),Rd | В | 9 | ш | 0 ers | rd | | 9 | dsib | | | | | | | | | | MOV.B @(d:32,ERs),Rd | В | 7 | ∞ | 0 ers | 0 | 9 | ∢ | 7 | 5 | | dsib | ds | | | | | | MOV.B @ERs+,Rd | В | 9 | ပ | 0 ers | rd | | | | | | | | | | | | | MOV.B @aa:8,Rd | В | 2 | p | abs | SC | | | | | | | | | | | | | MOV.B @aa:16,Rd | В | 9 | ⋖ | 0 | Б | _ | ซี | aps | | | | | | | | | | MOV.B @aa:32,Rd | В | 9 | ۷ | 2 | rd | | | | aps | Ş | | | | | | | | MOV.B Rs,@ERd | В | 9 | 8 | 1 erd | rs | | | | | | | | | | | | | MOV.B Rs, @ (d:16,ERd) | В | 9 | н | 1 erd | rs | | ā | dsib | | | | | | | | | | MOV.B Rs, @ (d:32,ERd) | В | 7 | 8 | 0 erd | 0 | 9 | ٨ | 4 | S. | | dsib | ds | | | | | | MOV.B Rs,@-ERd | М | 9 | ပ | 1 erd | LS. | | | | | | | | | | | | | MOV.B Rs,@aa:8 | В | 3 | ទ | aps | SC | | | | | | | | | | | | | MOV.B Rs,@aa:16 | В | 9 | ۷ | 8 | rs | | a | abs | | | | | | | | | | MOV.B Rs,@aa:32 | В | 9 | ۷ | ٨ | rs | | | | abs | Sı | | | | | | | | MOV.W #xx:16,Rd | 8 | 7 | 6 | 0 | rd | | 2 | IMM | | | | | | | | | | MOV.W Rs,Rd | 8 | 0 | ۵ | rs | rd | | | | | | | | | | | | | MOV.W @ERs,Rd | ≥ | 9 | 6 | 0 ers | 5 | | | | | | | | | | | | | MOV.W @(d:16,ERs),Rd | ≥ | 9 | ட | 0 ers | 5 | _ | ਰ | disp | | | | | | | | | | MOV.W @(d:32,ERs),Rd | ≥ | 7 | 8 | 0 ers | 0 | 9 | В | 2 | 5 | | disp | ds | | | | | 01.240.01 | | | | | | | | | | - | Instruction Format | on Fo | mat | | | | | |-----------|----------------------------|----------|-----|----------|---------------------------|---------|----------|--------|-------------|-----|--------------------|-------|----------|----------|----------|----------|-----------| | tion | Mnemonic | Size | | 1st byte | 2nd byte | byte | 3rd byte | /te | 4th byte | 5 | 5th byte | et | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | MOV | MOV.W @ERs+,Rd | <b>N</b> | 9 | ۵ | 0 ers | p. | | | | | | | | | | | | | | MOV.W @aa:16,Rd | ≥ | 9 | ω | 0 | 5 | | aps | S | | | | | | | | | | | MOV.W @aa:32,Rd | ≥ | 9 | ω | 7 | 5 | | | | aps | | | | | | | | | | MOV.W Rs,@ERd | 8 | 9 | 6 | 1 erd | S | | | | | | | | | | | | | | MOV.W Rs, @ (d:16,ERd) | W | 9 | ш | 1 erd | rs | | disp | d | | | | | | | | | | | MOV.W Rs, @ (d:32,ERd) | W | 7 | 8 | 0 erd | 0 | 9 | В | A rs | | | | disp | d | | | | | | MOV.W Rs,@-ERd | W | 9 | ۵ | 1 erd | S | | | | | | | | | | | | | | MOV.W Rs,@aa:16 | M | 9 | В | 8 | LS | | abs | s | | | | | | | | | | | MOV.W Rs,@aa:32 | Μ | 9 | Ф | A | S. | | | | abs | | | | | | | | | | MOV.L #xx:32,Rd | _ | 7 | ⋖ | 0 | 0 erd | | | | MM | | | | | | | | | | MOV.L ERS,ERd | ٦ | 0 | ш | 1 ers | 0 erd | | | | | | | | | | | | | | MOV.L @ERS,ERd | ٦ | 0 | - | 0 | 0 | 9 | 6 | 0 ers 0 e | erd | | | | | | | | | | MOV.L @(d:16,ERs),ERd | ٦ | 0 | - | 0 | 0 | 9 | Ь | 0 ers 0 e | erd | 0 | dsib | | | | | | | | MOV.L @(d:32,ERs),ERd | ٦ | 0 | - | 0 | 0 | 7 | 8 | 0 ers 0 | 9 | <u>а</u> | 2 | 0 erd | | ij | dsip | | | | MOV.L @ERs+,ERd | ٦ | 0 | - | 0 | 0 | 9 | 0 | 0 ers 0 e | erd | | | | | | | | | | MOV.L @aa:16 ,ERd | _ | 0 | - | 0 | 0 | 9 | В | 0 0 erd | Þ | .0 | aps | | | | | | | | MOV.L @aa:32 ,ERd | ٦ | 0 | - | 0 | 0 | 9 | В | 2 0 erd | rd | | | abs | S | | | | | | MOV.L ERs, @ ERd | Г | 0 | - | 0 | 0 | 9 | 6 | 1 erd 0 ers | ırs | | | | | | | | | | MOV.L ERs,@(d:16,ERd) | ٦ | 0 | - | 0 | 0 | 9 | т, | 1 erd 0 e | ers | ٥ | disb | | | | | | | | MOV.L ERs, @ (d:32, ERd)*1 | _ | 0 | - | 0 | 0 | 7 | 8 | 0 erd 0 | 9 | Δ | 4 | 0 ers | | ġ | disp | | | | MOV.L ERs, @-ERd | Г | 0 | - | 0 | 0 | 9 | ,<br>_ | 1 erd 0 ers | ırs | | | | | | | | | | MOV.L ERs,@aa:16 | ٦ | 0 | - | 0 | 0 | 9 | В | 8 0 e | ers | ď | abs | | | | | | | | MOV.L ERs,@aa:32 | L | 0 | 1 | 0 | 0 | 9 | В | A 0 e | ers | | | abs | s | | | | | MOVFPE | MOVFPE MOVFPE @aa:16,Rd | В | Can | not be | Cannot be used in the LSI | the LSI | | | | | | | | | | | | | MOVTPE | MOVTPE MOVTPE Rs, @aa:16 | В | | | | | | | | | | | | | | | | | MULXS | MULXS.B Rs,Rd | В | 0 | - | ၁ | 0 | 2 | 0 | rs rd | | | | | | | | | | | MULXS.W Rs,ERd | W | 0 | - | ပ | 0 | 2 | 2 | rs 0 e | erd | | | | | | | | | MULXU | MULXU MULXU.B Rs,Rd | В | 2 | 0 | LS | rd | | | | | | | | | | | | | | MULXU.W Rs,ERd | 8 | 5 | 2 | rs | 0 erd | | | | | | | | | | | | | Instruc- | Mnemonic | ä | | | | | | | Instruction | Instruction Format | | | | | |----------|-----------------|------|-------|----------|----------|-------|----------|-------------|-------------|--------------------|----------|----------|----------|-----------| | tion | | olze | 1st k | 1st byte | 2nd byte | yte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | NEG | NEG.B Rd | В | 1 | 7 | 8 | rd | | | | | | | | | | | NEG.W Rd | > | - | 7 | 6 | ā | | | | | | | | | | | NEG.L ERd | _ | - | 7 | В | 0 erd | | | | | | | | | | NOP | MOP | Ι | 0 | 0 | 0 | 0 | | | | | | | | | | NOT | NOT.B Rd | а | - | 7 | 0 | Þ | | | | | | | | | | | NOT.W Rd | > | - | 7 | - | 5 | | | | | | | | | | | NOT.L ERd | _ | - | 7 | က | 0 erd | | | | | | | | | | OR | OR.B #xx:8,Rd | а | O | Þ | IMM | > | | | | | | | | | | | OR.B Rs,Rd | В | 1 | 4 | LS | rd | | | | | | | | | | | OR.W #xx:16,Rd | > | 7 | 6 | 4 | ā | ≦ | IMM | | | | | | | | | OR.W Rs,Rd | > | 9 | 4 | ร | ā | | | | | | | | | | | OR.L #xx:32,ERd | _ | 7 | 4 | 4 | 0 erd | | = | IMM | | | | | | | | OR.L ERS,ERd | ٦ | 0 | 1 | Ь | 0 | 6 4 | 0 ers 0 erd | 1 | | | | | | | ORC | ORC #xx:8,CCR | В | 0 | 4 | IMM | > | | | | | | | | | | | ORC #xx:8,EXR | В | 0 | 1 | 4 | 1 | 0 4 | IMM | | | | | | | | POP | POP.W Rn | M | 9 | D | 7 | Ľ | | | | | | | | | | | POP.L ERn | _ | 0 | 1 | 0 | 0 | 9<br>9 | 7 0 ern | | | | | | | | PUSH | PUSH.W Rn | > | 9 | Δ | ш | ٤ | | | | | | | | | | | PUSH.L ERn | _ | 0 | 1 | 0 | 0 | 9<br>9 | F 0 ern | | | | | | | | ROTL | ROTL.B Rd | В | 1 | 2 | 8 | rd | | | | | | | | | | | ROTL.B #2, Rd | В | - | 2 | ပ | Б | | | | | | | | | | | ROTL.W Rd | > | - | 7 | 6 | 5 | | | | | | | | | | | ROTL.W #2, Rd | > | - | 7 | ۵ | 5 | | | | | | | | | | | ROTL.L ERd | ٦ | - | 7 | М | 0 erd | | | | | | | | | | | ROTL.L #2, ERd | _ | - | 2 | ш | 0 erd | | | | | | | | | | Instruc- | Momorio | ï | | | | | | Instruction Format | n Format | | | | | |----------|-----------------|------|----------|------|----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | tion | | Size | 1st byte | oyte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | ROTR | ROTR.B Rd | В | 1 | 3 | 8<br>rd | | | | | | | | | | | ROTR.B #2, Rd | В | - | 3 | C | | | | | | | | | | | ROTR.W Rd | > | - | 3 | 9 rd | | | | | | | | | | | ROTR.W #2, Rd | 8 | - | 3 | D rd | | | | | | | | | | | ROTR.L ERd | _ | - | 3 | B 0 erd | q | | | | | | | | | | ROTR.L #2, ERd | _ | - | က | F 0 erd | 70 | | | | | | | | | ROTXL | ROTXL.B Rd | В | 1 | 2 | 0 rd | | | | | | | | | | | ROTXL.B #2, Rd | В | - | 2 | 4 rd | | | | | | | | | | | ROTXL.W Rd | ≥ | - | 2 | ٦<br>ت | | | | | | | | | | | ROTXL.W #2, Rd | ≥ | - | 2 | 5 rd | | | | | | | | | | | ROTXL.L ERd | _ | - | 2 | 3 0 erd | q | | | | | | | | | | ROTXL.L #2, ERd | Г | 1 | 2 | 7 0 erd | q | | | | | | | | | ROTXR | ROTXR.B Rd | В | - | 3 | 0 rd | | | | | | | | | | | ROTXR.B #2, Rd | В | - | 3 | 4 rd | | | | | | | | | | | ROTXR.W Rd | > | - | 3 | 1 rd | | | | | | | | | | | ROTXR.W #2, Rd | ≯ | 1 | 3 | 5 rd | | | | | | | | | | | ROTXR.L ERd | _ | - | 3 | 3 0 erd | q | | | | | | | | | | ROTXR.L #2, ERd | Г | - | 3 | 7 0 erd | q | | | | | | | | | RTE | RTE | I | 2 | 9 | 7 0 | | | | | | | | | | RTS | RTS | Ι | 2 | 4 | 7 0 | | | | | | | | | | SHAL | SHAL.B Rd | В | 1 | 0 | 8 rd | | | | | | | | | | | SHAL.B #2, Rd | В | 1 | 0 | C | | | | | | | | | | | SHAL.W Rd | ≯ | 1 | 0 | 9 rd | | | | | | | | | | | SHAL.W #2, Rd | ≯ | 1 | 0 | D | | | | | | | | | | | SHAL.L ERd | _ | - | 0 | B 0 erd | 0 | | | | | | | | | | SHAL.L #2, ERd | _ | - | 0 | F 0 erd | q | | | | | | | | | Instruc- | Mnemonic | | | | | | | | Instr | Instruction Format | Format | | | | | |----------|-------------------------|------|----------|------|----------|-------|----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | tion | | Size | 1st byte | oyte | 2nd byte | byte | 3rd byte | 4th byte | 5th byte | | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | SHAR | SHAR.B Rd | В | - | 1 | 8 | гд | | | | | | | | | | | | SHAR.B #2, Rd | В | - | 1 | ပ | ъ | | | | | | | | | | | | SHAR.W Rd | > | <b>-</b> | - | 6 | 5 | | | | | | | | | | | | SHAR.W #2, Rd | > | <b>-</b> | - | ۵ | 5 | | | | | | | | | | | | SHAR.L ERd | _ | - | - | В | 0 erd | | | | | | | | | | | | SHAR.L #2, ERd | _ | - | 1 | ш | 0 erd | | | | | | | | | | | SHLL | SHLL.B Rd | М | - | 0 | 0 | ē | | | | | | | | | | | | SHLL.B #2, Rd | m | - | 0 | 4 | 5 | | | | | | | | | | | | SHLL.W Rd | 3 | - | 0 | - | 5 | | | | | | | | | | | | SHLL.W #2, Rd | ≥ | - | 0 | 2 | 5 | | | | | | | | | | | | SHLL.L ERd | _ | - | 0 | က | 0 erd | | | | | | | | | | | | SHLL.L #2, ERd | _ | - | 0 | 7 | 0 erd | | | | | | | | | | | SHLR | SHLR.B Rd | В | - | 1 | 0 | гд | | | | | | | | | | | | SHLR.B #2, Rd | В | - | 1 | 4 | rd | | | | | | | | | | | | SHLR.W Rd | 8 | - | 1 | - | rd | | | | | | | | | | | | SHLR.W #2, Rd | > | - | 1 | 2 | rd | | | | | | | | | | | | SHLR.L ERd | ٦ | - | 1 | 3 | 0 erd | | | | | | | | | | | | SHLR.L #2, ERd | ٦ | 1 | 1 | 7 | 0 erd | | | | | | | | | | | SLEEP | SLEEP | Ι | 0 | 1 | 8 | 0 | | | | | | | | | | | STC | STC.B CCR,Rd | В | 0 | 2 | 0 | rd | | | | | | | | | | | | STC.B EXR,Rd | В | 0 | 2 | - | rd | | | | | | | | | | | | STC.W CCR,@ERd | > | 0 | 1 | 4 | 0 | 6 9 | 1 erd 0 | | | | | | | | | | STC.W EXR,@ERd | > | 0 | 1 | 4 | 1 | 6 9 | 1 erd 0 | | | | | | | | | | STC.W CCR, @(d:16,ERd) | > | 0 | 1 | 4 | 0 | 6 F | 1 erd 0 | | disp | | | | | | | | STC.W EXR, @(d:16, ERd) | > | 0 | 1 | 4 | 1 | 6 F | 1 erd 0 | | disp | | | | | | | | STC.W CCR, @(d:32,ERd) | > | 0 | 1 | 4 | 0 | 7 8 | 0 erd 0 | 9 ( | В | A 0 | | di | disp | | | | STC.W EXR, @(d:32,ERd) | > | 0 | 1 | 4 | - | 7 8 | 0 erd 0 | 9 ( | В | 0 A | | άį | disp | | | | STC.W CCR,@-ERd | > | 0 | 1 | 4 | 0 | 9<br>9 | 1 erd 0 | | | | | | | | | | STC.W EXR,@-ERd | ≥ | 0 | - | 4 | - | O 9 | 1 erd 0 | | | | | | | | | Instruc- | Mon | | | | | | | | | | Instructio | Instruction Format | | | | | |----------|-------------------------|------|----------|----------|--------------------------|---------|----------|-----|-------------|-------|------------|--------------------|----------|----------|----------|-----------| | tion | | Size | 1st byte | yte | 2nd byte | oyte | 3rd byte | yte | 4th byte | yte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | STC | STC.W CCR,@aa:16 | M | 0 | 1 | 4 | 0 | 9 | В | 8 | 0 | al | abs | | | | | | | STC.W EXR,@aa:16 | 8 | 0 | 1 | 4 | - | 9 | В | 8 | 0 | al | abs | | | | | | | STC.W CCR,@aa:32 | 8 | 0 | 1 | 4 | 0 | 9 | В | ∢ | 0 | | abs | Ş | | | | | | STC.W EXR,@aa:32 | > | 0 | 1 | 4 | - | 9 | В | ∢ | 0 | | abs | SC | | | | | STM | STM.L(ERn-ERn+1), @-SP | _ | 0 | 1 | - | 0 | 9 | ۵ | ь | 0 ern | | | | | | | | | STM.L (ERn-ERn+2), @-SP | _ | 0 | - | 2 | 0 | 9 | ۵ | ш | 0 ern | | | | | | | | | STM.L (ERn-ERn+3), @-SP | _ | 0 | - | က | 0 | 9 | ۵ | ш | 0 ern | | | | | | | | STMAC | STMAC MACH,ERd | | Canr | າot be ເ | Cannot be used in the LS | the LSI | | | | | | | | | | | | | STMAC MACL, ERd | _ | | | | | | | | | | | | | | | | SUB | SUB.B Rs,Rd | В | τ- | 8 | S.J | 5 | | | | | | | | | | | | | SUB.W #xx:16,Rd | > | 7 | 6 | 3 | 5 | | IMM | 5 | | | | | | | | | | SUB.W Rs,Rd | > | <b>-</b> | 6 | ร | 5 | | | | | | | | | | | | | SUB.L #xx:32,ERd | _ | 7 | ∢ | က | 0 erd | | | | IMM | V | | | | | | | | SUB.L ERS,ERd | _ | - | Α | 1 ers 0 erd | 0 erd | | | | | | | | | | | | SUBS | SUBS #1,ERd | _ | τ- | В | 0 | 0 erd | | | | | | | | | | | | | SUBS #2,ERd | _ | <b>-</b> | В | 80 | 0 erd | | | | | | | | | | | | | SUBS #4,ERd | _ | 1 | В | 6 | 0 erd | | | | | | | | | | | | SUBX | SUBX #xx:8,Rd | В | В | rd | MMI | N. | | | | | | | | | | | | | SUBX Rs,Rd | В | 1 | Е | LS | rd | | | | | | | | | | | | TAS | TAS @ERd *2 | В | 0 | 1 | Э | 0 | 2 | В | 0 erd | ပ | | | | | | | | TRAPA | TRAPA #x:2 | | 2 | 7 | MMI 00 | 0 | | | | | | | | | | | | XOR | XOR.B #xx:8,Rd | В | O | rd | MMI | Z | | | | | | | | | | | | | XOR.B Rs,Rd | В | <b>-</b> | 2 | SJ. | 5 | | | | | | | | | | | | | XOR.W #xx:16,Rd | > | 7 | 6 | 9 | 5 | | IMM | 5 | | | | | | | | | | XOR.W Rs,Rd | > | 9 | 2 | SJ. | 5 | | | | | | | | | | | | | XOR.L #xx:32,ERd | _ | 7 | ۷ | 2 | 0 erd | | | | IMM | V | | | | | | | | XOR.L ERS,ERd | _ | 0 | - | ш | 0 | 9 | 2 0 | 0 ers 0 erd | 0 erd | | | | | | | | Instruc- | Mnemonic | ا | | | | | Instruction Format | n Format | | | | | |----------|---------------------|------|----------|----------|----------|----------|--------------------|----------|----------|----------|----------|-----------| | tion | | Size | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | 7th byte | 8th byte | 9th byte | 10th byte | | XORC | XORC XORC #xx:8,CCR | В | 0 5 | MMI | | | | | | | | | | | XORC #xx.8 FXR | α | 0 | 4 | | MM | | | | | | | \*2 Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. Notes: \*1 Bit 7 of the 4th byte of the MOV.L ERs, @(d:32,ERd) instruction can be either 1 or 0. ### Legend ΜM abs: Immediate data (2, 3, 8, 16, or 32 bits) Absolute address (8, 16, 24, or 32 bits) Displacement (8, 16, or 32 bits) Register field (4 bits specifying an 8-bit or 16-bit register. The symbols rs, rd, and rn correspond to operand symbols Rs, Rd, and Rn.) Register field (3 bits specifying an address register or 32-bit register. The symbols ers, erd, ern, and erm correspond to operand ers, erd, ern, erm: rs, rd, rn: disb: symbols ERs, ERd, ERn, and ERm.) The register fields specify general registers as follows. | Address | Address Register | | | | | |-------------------|---------------------|-------------------|---------------------|-------------------|---------------------| | 32-Bit Register | legister | 16-Bit | 16-Bit Register | 8-Bit | 8-Bit Register | | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | Register<br>Field | General<br>Register | | 000 | ERO | 0000 | RO | 0000 | ROH | | 100 | ER1 | 0001 | R1 | 0001 | R1H | | • | • | • | • | • | • | | • | • | • | • | • | • | | • | • | • | • | • | • | | 111 | ER7 | 0111 | R7 | 0111 | R7H | | | | 1000 | Е0 | 1000 | ROL | | | | 1001 | П | 1001 | R1L | | | | • | • | • | • | | | | • | • | • | • | | | | • | • | • | • | | | | 1111 | E7 | 1111 | R7L | #### A.3 Operation Code Map Instruction when most significant bit of BH is 0. Instruction when most significant bit of BH is 1. Table A.3 shows the operation code map. Table A-3 Operation Code Map (1) 2nd byte 3H BL Instruction code 1st byte AH AL | | | 9 a | 9 <u>6</u> 2 | | | | | | | | | | | | | | | 1 | |---------------------------------------|---------|-----------------|-----------------|---|--------|-----|-----------------|-----------------|-----------------|-----|------|-----|------|----|-----|-----|-----|---| | | ш | Table<br>A.3(2) | Table<br>A.3(2) | | | BLE | | | | | | | | | | | | | | | ш | ADDX | SUBX | | | BGT | JSR | | Table A.3(3) | | | | | | | | | | | | Ω | MOV | CMP | | | BLT | | MOV | Tab | | | | | | | | | | | | ပ | W | 5 | | | BGE | BSR | | | | | | | | | | | | | | В | Table<br>A.3(2) | Table<br>A.3(2) | | | BMI | | | EEPMOV | | | | | | | | | | | | ∢ | Table<br>A.3(2) | Table<br>A.3(2) | | | BPL | JMP | Table<br>A.3(2) | Table<br>A.3(2) | | | | | | | | | | | | 6 | ADD | SUB | | | BVS | | MOV | Table<br>A.3(2) | | | | | | | | | | | | 80 | ΑΓ | าร | ( | MOV.B | BVC | Table<br>A.3(2) | | MOV | ADD | ADDX | CMP | SUBX | OR | XOR | AND | MOV | | | | 7 | CDC | Table<br>A.3(2) | | Q<br>⊠ | BEQ | TRAPA | BST BIST | | A | AD | ้อ | ns | 0 | X | A | × | | | | 9 | ANDC | AND | | | BNE | RTE | AND | BAND<br>BIAND | | | | | | | | | | | | 2 | XORC | XOR | | | BCS | BSR | XOR | 3XOR<br>BIXOR | | | | | | | | | | | , [ | 4 | ORC | OR | | | BCC | RTS | OR | BOR I | | | | | | | | | | | $\left. \left \cdot \right \right $ | က | LDC<br>LDMAC | F 4 | | | BLS | DIVXU | H<br>G | 0 0 | | | | | | | | | | | - | 7 | STC ** | Table<br>A.3(2) | | | BH | MULXU | 3 | BCLR | | | | | | | | | | | | - | Table<br>A.3(2) | Table<br>A.3(2) | | | BRN | DIVXU | Š | D D D | | | | | | | | | | | | 0 | NOP | Table<br>A.3(2) | | | BRA | MULXU | i<br>C | BSE | | | | | | | | | | | | 4/<br>H | 0 | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | ∢ | В | ၁ | ۵ | Ш | ш | | Note: \* Cannot be used in the LSI. Table A-3 Operation Code Map (2) Instruction code 1st byte 2nd byte AH AL BH BL | ш | Table<br>A.3(3) | | INC | | SHAL | SHAR | ROTL | ROTR | EXTS | | DEC | | BLE | | | | |-------|---------------------------------------|-----|----------|-----|------|------|-------|-------|------|----------|------|-----|-----|-----------------|-----|-----| | ш | TAS | | | | | | | | | | | | BGT | | | | | ٥ | Table<br>A.3(3) | | NC | | | | | | EXTS | | DEC | | BLT | | | | | O | Table<br>A.3(3) | ۵ | | MOV | SHAL | SHAR | ROTL | ROTR | | <u>B</u> | | ΛP | BGE | MOVTPE* | | | | В | | ADD | | M | | | | | NEG | SUB | | CMP | BMI | | | | | ∢ | CLRMAC* | | | | | | | | | | | | BPL | MOV | | | | 6 | | | ADDS | | AL | SHAR | 7 | ROTR | Ö | | SUBS | | BVS | | | | | ∞ | SLEEP | | AD | | SHAL | SH | ROTL | RO | NEG | | S | | BVC | MOV | | | | 7 | | | INC | | SHLL | SHLR | ROTXL | ROTXR | EXTU | | DEC | | BEQ | | | | | 9 | MAC* | | | | | | | | | | | | BNE | | AND | AND | | 5 | | | NC<br>NC | | | | | | EXTU | | DEC | | BCS | | XOR | XOR | | 4 | LDC | | | | SHLL | SHLR | ROTXL | ROTXR | | | | | BCC | MOVFPE* | OR | OR | | က | STM | | | | | | | | TON | | | | BLS | Table<br>A.3(4) | SUB | SUB | | 2 | $\left] \left \cdot \right \right $ | | | | | | | | | | | | IH8 | MOV | CMP | CMP | | - | LDM | | | | 1 | SHLR | Z | IXR | TC | | | | BRN | Table<br>A.3(4) | ADD | ADD | | 0 | MOV | NC | ADDS | DAA | SHLL | RS | ROTXL | ROTXR | TON | DEC | SUBS | DAS | BRA | MOV | MOV | MOV | | AH AL | 01 | 0A | 90 | 0F | 10 | 1 | 12 | 13 | 17 | 1A | 18 | 1F | 58 | 6A | 79 | 7A | Note: \* Cannot be used in the LSI. Table A-3 Operation Code Map (3) | Instruction code | 1st | st byte | 2nd byte | byte | 3rd | 3rd byte | 4th | 4th byte | |------------------|-----|---------|----------|------|-----|----------|-----|----------| | | АН | AL | ВН | BL | СН | CL | DH | DL | - Instruction when most significant bit of DH is 0. Instruction when most significant bit of DH is 1. | ш | | | | | | | | | | | | |----------------|-------|-------|-------|----------|--------------|-------------|----------|----------|-----------------------|-------------|----------| | ш | | | | | | | | | | | | | Q | | | | | | | | | | | | | ပ | | | | | | | | | | | | | В | | | | | | | | | | | | | ۷ | | | | | | | | | | | | | 6 | | | | | | | | | | | | | 80 | | | | | | | | | | | | | 7 | | | | | ND BILD | BST<br>BIST | | | BLD<br>BILD | BST<br>BIST | | | 9 | | | AND | | BAND | | | | BAND BLD R BIAND BIL | | | | 2 | | | XOR | | 3XOR<br>BIXO | | | | 3XOR<br>BIXC | | | | 4 | | | OR | | BOR<br>BIOI | | | | BOR BIO | | | | 8 | | SX/IQ | | BTST | BTST | | | BTST | BTST | | | | 2 | MULXS | | | | | BCLR | BCLR | | | BCLR | BCLR | | - | | SX/IQ | | | | BNOT | BNOT | | | BNOT | BNOT | | 0 | MULXS | | | | | BSET | BSET | | | BSET | BSET | | AH AL BH BL CH | 01C05 | 01D05 | 01F06 | 7Cr06 *1 | 7Cr07 *1 | 7Dr06 *1 | 7Dr07 *1 | 7Eaa6 *2 | 7Eaa7 *2 | 7Faa6 *2 | 7Faa7 *2 | Notes: \*1 r is the register specification field. \*2 aa is the absolute address specification. # Table A-3 Operation Code Map (4) | | | Instruction when most significant bit of FH is 0. | |------------------|-------------------|---------------------------------------------------| | 6th byte | F | | | eth I | FH | | | 5th byte | EL | | | 5th | H | | | 4th byte | DL | | | 4th | DH | | | 3rd byte | CL | | | 3rd | НЭ | | | 2nd byte | BH BL CH CL DH DL | | | 2nd | ВН | | | byte | AL | | | 1st | ЧΥ | | | Instruction code | | | | ЕL НАГВНВГСНСГОНОГЕН | 6A10aaaa6* | 6A10aaaa7* | 3A18aaaa6* | 6A18aaaa7* E | |----------------------|------------|--------------------------------|-------------|----------------| | 0 | | | F 1 3 0 | | | 1 | | | T CN a | 2 | | 2 | | | 0 | Z<br>Z | | 3 | FOFO | | | | | 4 | | BOR<br>BIOR | | | | 9 | | SOR BXOR BAND BIOR BIXOR BIANT | | | | 9 | | BAND | | | | 7 | | SAND BLD BILD | BST<br>BIST | | | 8 | | | | | | 6 | | | | | | A | | | | | | В | | | | | | C | | | | | | D | | | | | | Е | | | | | | F | | | | | | 3th byte | 爿 | |------------------|----| | 8th b | Ŧ | | 7th byte | GL | | 7th | В | | th byte | FL | | 0th | ЬH | | th byte 5th byte | TE | | | EH | | | םר | | 4th | НО | | 3rd byte | CL | | 3rd | CH | | and byte | BL | | 2nd | ВН | | st byte | AL | | 1st | АН | | Instruction code | | Instruction when most significant bit of HH is 0. Instruction when most significant bit of HH is 1. | ш | | | | | | |----------------|----------------|---------------------------------------|----------------|---------------|--| | ш | | | | | | | ٥ | | | | | | | O | | | | | | | В | | | | | | | 4 | | | | | | | 6 | | | | | | | 8 | | | | | | | 7 | | BLD<br>BILD | BST<br>BIST | | | | 9 | | BAND | | | | | 2 | | BXOR<br>BIXOR | | | | | 4 | | BORBIOR | | | | | 3 | F 0 | 0 | | | | | 2 | | BTST BOR BXOR BAND BLD BILD BCLR BCLR | | | | | - | | | BNOT | | | | 0 | | | F 1 3 G | - DO | | | AHALBHBLFHFLGH | 6A30aaaaaaaa6* | 6A30aaaaaaa7* | 6A38aaaaaaaa6* | 6A38aaaaaaa7* | | Note: \* aa is the absolute address specification. #### **A.4** Number of States Required for Instruction Execution The tables in this section can be used to calculate the number of states required for instruction execution by the H8S/2000 CPU. Table A.5 indicates the number of instruction fetch, data read/write, and other cycles occurring in each instruction. Table A.4 indicates the number of states required for each cycle, depending on its size. The number of states required for execution of an instruction can be calculated from these two tables as follows: Execution states = $$I \times S_I + J \times S_I + K \times S_K + L \times S_L + M \times S_M + N \times S_N$$ **Examples:** Advanced mode, program code and stack located in external memory, on-chip supporting modules accessed in two states with 8-bit bus width, external devices accessed in three states with one wait state and 16-bit bus width. 1. BSET #0, @FFFFB3:8 From table A.5: $$I = L = 2$$ , $J = K = M = N = 0$ From table A.4: $$S_1 = 4$$ , $S_1 = 2$ Number of states required for execution = $2 \times 4 + 2 \times 2 = 12$ 2. JSR @@30 From table A.5: $$I = J = K = 2$$ , $L = M = N = 0$ From table A.4: $$S_{\rm I}=S_{\rm J}=S_{\rm K}=4$$ Number of states required for execution = $2 \times 4 + 2 \times 4 + 2 \times 4 = 24$ **Table A.4** Number of States per Cycle #### **Access Conditions** | | | | | On-Chip Supporting | | External Device | | | | |---------------------|----------------------------|-------------------|--------|--------------------|------|-------------------|------------|-------|--| | | | | Module | 3 | 8-Bi | t Bus | 16-Bit Bus | | | | Cycle | | On-Chip<br>Memory | | 16-Bit<br>Bus | | 3-State<br>Access | | | | | Instruction fetch | Sı | 1 | 4 | 2 | 4 | 6 + 2m | 2 | 3 + m | | | Branch address read | S <sub>J</sub> | _ | | | | | | | | | Stack operation | $S_{\kappa}$ | <del>-</del> | | | | | | | | | Byte data access | $S_L$ | _ | 2 | <del></del> | 2 | 3 + m | = | | | | Word data access | $S_{\scriptscriptstyle M}$ | _ | 4 | <u> </u> | 4 | 6 + 2m | - | | | | Internal operation | $S_N$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | m: Number of wait states inserted into external device access **Table A.5** Number of Cycles in Instruction Execution | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|-------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | Ī | J | К | L | М | N | | ADD | ADD.B #xx:8,Rd | 1 | | | | | | | | ADD.B Rs,Rd | 1 | | | | | | | | ADD.W #xx:16,Rd | 2 | | | | | | | | ADD.W Rs,Rd | 1 | | | | | | | | ADD.L #xx:32,ERd | 3 | | | | | | | | ADD.L ERs,ERd | 1 | | | | | | | ADDS | ADDS #1/2/4,ERd | 1 | | | | | | | ADDX | ADDX #xx:8,Rd | 1 | | | | | - | | | ADDX Rs,Rd | 1 | | | | | | | AND | AND.B #xx:8,Rd | 1 | | | | | | | | AND.B Rs,Rd | 1 | | | | | | | | AND.W #xx:16,Rd | 2 | | | | | | | | AND.W Rs,Rd | 1 | | | | | | | | AND.L #xx:32,ERd | 3 | | | | | | | | AND.L ERs,ERd | 2 | | | | | | | ANDC | ANDC #xx:8,CCR | 1 | | | | | - | | | ANDC #xx:8,EXR | 2 | | | | | | | BAND | BAND #xx:3,Rd | 1 | | | | | | | | BAND #xx:3,@ERd | 2 | | | 1 | | | | | BAND #xx:3,@aa:8 | 2 | | | 1 | | | | | BAND #xx:3,@aa:16 | 3 | | | 1 | | | | | BAND #xx:3,@aa:32 | 4 | | | 1 | | | | Bcc | BRA d:8 (BT d:8) | 2 | | | | | | | | BRN d:8 (BF d:8) | 2 | | | | | | | | BHI d:8 | 2 | | | | | | | | BLS d:8 | 2 | | | | | | | | BCC d:8 (BHS d:8) | 2 | | | | | | | | BCS d:8 (BLO d:8) | 2 | | | | | | | | BNE d:8 | 2 | | | | | | | | BEQ d:8 | 2 | | | | | | | | BVC d:8 | 2 | | | | | | | | BVS d:8 | 2 | | | | | | | | BPL d:8 | 2 | | | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|---------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | Всс | BMI d:8 | 2 | | | | | | | | BGE d:8 | 2 | | | | | | | | BLT d:8 | 2 | | | | | | | | BGT d:8 | 2 | | | | | | | | BLE d:8 | 2 | | | | | | | | BRA d:16 (BT d:16) | 2 | | | | | 1 | | | BRN d:16 (BF d:16) | 2 | | | | | 1 | | | BHI d:16 | 2 | | | | | 1 | | | BLS d:16 | 2 | | | | | 1 | | | BCC d:16 (BHS d:16) | 2 | | | | | 1 | | | BCS d:16 (BLO d:16) | 2 | | | | | 1 | | | BNE d:16 | 2 | | | | | 1 | | | BEQ d:16 | 2 | | | | | 1 | | | BVC d:16 | 2 | | | | | 1 | | | BVS d:16 | 2 | | | | | 1 | | | BPL d:16 | 2 | | | | | 1 | | | BMI d:16 | 2 | | | | | 1 | | | BGE d:16 | 2 | | | | | 1 | | | BLT d:16 | 2 | | | | | 1 | | | BGT d:16 | 2 | | | | | 1 | | | BLE d:16 | 2 | | | | | 1 | | BCLR | BCLR #xx:3,Rd | 1 | | | | | | | | BCLR #xx:3,@ERd | 2 | | | 2 | | | | | BCLR #xx:3,@aa:8 | 2 | | | 2 | | | | | BCLR #xx:3,@aa:16 | 3 | | | 2 | | | | | BCLR #xx:3,@aa:32 | 4 | | | 2 | | | | | BCLR Rn,Rd | 1 | | | | | | | | BCLR Rn,@ERd | 2 | | | 2 | | | | | BCLR Rn,@aa:8 | 2 | | | 2 | | | | | BCLR Rn,@aa:16 | 3 | | | 2 | | | | | BCLR Rn,@aa:32 | 4 | | | 2 | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|--------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | I | J | К | L | М | N | | BIAND | BIAND #xx:3,Rd | 1 | | | | | | | | BIAND #xx:3,@ERd | 2 | | | 1 | | | | | BIAND #xx:3,@aa:8 | 2 | | | 1 | | | | | BIAND #xx:3,@aa:16 | 3 | | | 1 | | | | | BIAND #xx:3,@aa:32 | 4 | | | 1 | | | | BILD | BILD #xx:3,Rd | 1 | | | | | | | | BILD #xx:3,@ERd | 2 | | | 1 | | | | | BILD #xx:3,@aa:8 | 2 | | | 1 | | | | | BILD #xx:3,@aa:16 | 3 | | | 1 | | | | | BILD #xx:3,@aa:32 | 4 | | | 1 | | | | BIOR | BIOR #xx:8,Rd | 1 | | | | | | | | BIOR #xx:8,@ERd | 2 | | | 1 | | | | | BIOR #xx:8,@aa:8 | 2 | | | 1 | | | | | BIOR #xx:8,@aa:16 | 3 | | | 1 | | | | | BIOR #xx:8,@aa:32 | 4 | | | 1 | | | | BIST | BIST #xx:3,Rd | 1 | | | | | | | | BIST #xx:3,@ERd | 2 | | | 2 | | | | | BIST #xx:3,@aa:8 | 2 | | | 2 | | | | | BIST #xx:3,@aa:16 | 3 | | | 2 | | | | | BIST #xx:3,@aa:32 | 4 | | | 2 | | | | BIXOR | BIXOR #xx:3,Rd | 1 | | | | | | | | BIXOR #xx:3,@ERd | 2 | | | 1 | | | | | BIXOR #xx:3,@aa:8 | 2 | | | 1 | | | | | BIXOR #xx:3,@aa:16 | 3 | | | 1 | | | | | BIXOR #xx:3,@aa:32 | 4 | | | 1 | | | | BLD | BLD #xx:3,Rd | 1 | | | | | | | | BLD #xx:3,@ERd | 2 | | | 1 | | | | | BLD #xx:3,@aa:8 | 2 | | | 1 | | | | | BLD #xx:3,@aa:16 | 3 | | | 1 | | | | | BLD #xx:3,@aa:32 | 4 | | | 1 | | | | | | | | | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|-------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | BNOT | BNOT #xx:3,Rd | 1 | | | | | | | | BNOT #xx:3,@ERd | 2 | | | 2 | | | | | BNOT #xx:3,@aa:8 | 2 | | | 2 | | | | | BNOT #xx:3,@aa:16 | 3 | | | 2 | | | | | BNOT #xx:3,@aa:32 | 4 | | | 2 | | | | | BNOT Rn,Rd | 1 | | | | | | | | BNOT Rn,@ERd | 2 | | | 2 | | | | | BNOT Rn,@aa:8 | 2 | | | 2 | | | | | BNOT Rn,@aa:16 | 3 | | | 2 | | | | | BNOT Rn,@aa:32 | 4 | | | 2 | | | | BOR | BOR #xx:3,Rd | 1 | | | | | | | | BOR #xx:3,@ERd | 2 | | | 1 | | | | | BOR #xx:3,@aa:8 | 2 | | | 1 | | | | | BOR #xx:3,@aa:16 | 3 | | | 1 | | | | | BOR #xx:3,@aa:32 | 4 | | | 1 | | | | BSET | BSET #xx:3,Rd | 1 | | | | | | | | BSET #xx:3,@ERd | 2 | | | 2 | | | | | BSET #xx:3,@aa:8 | 2 | | | 2 | | | | | BSET #xx:3,@aa:16 | 3 | | | 2 | | | | | BSET #xx:3,@aa:32 | 4 | | | 2 | | | | | BSET Rn,Rd | 1 | | | | | | | | BSET Rn,@ERd | 2 | | | 2 | | | | | BSET Rn,@aa:8 | 2 | | | 2 | | | | | BSET Rn,@aa:16 | 3 | | | 2 | | | | | BSET Rn,@aa:32 | 4 | | | 2 | | | | BSR | BSR d:8 | 2 | | 2 | | | | | | BSR d:16 | 2 | | 2 | | | 1 | | BST | BST #xx:3,Rd | 1 | | | | | | | | BST #xx:3,@ERd | 2 | | | 2 | | | | | BST #xx:3,@aa:8 | 2 | | | 2 | | | | | BST #xx:3,@aa:16 | 3 | | | 2 | | | | | BST #xx:3,@aa:32 | 4 | | | 2 | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|-------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | Ī | J | K | L | М | N | | BTST | BTST #xx:3,Rd | 1 | | | | | | | | BTST #xx:3,@ERd | 2 | | | 1 | | | | | BTST #xx:3,@aa:8 | 2 | | | 1 | | | | | BTST #xx:3,@aa:16 | 3 | | | 1 | | | | | BTST #xx:3,@aa:32 | 4 | | | 1 | | | | | BTST Rn,Rd | 1 | | | | | | | | BTST Rn,@ERd | 2 | | | 1 | | | | | BTST Rn,@aa:8 | 2 | | | 1 | | | | | BTST Rn,@aa:16 | 3 | | | 1 | | | | | BTST Rn,@aa:32 | 4 | | | 1 | | | | BXOR | BXOR #xx:3,Rd | 1 | | | | | | | | BXOR #xx:3,@ERd | 2 | | | 1 | | | | | BXOR #xx:3,@aa:8 | 2 | | | 1 | | | | | BXOR #xx:3,@aa:16 | 3 | | | 1 | | | | | BXOR #xx:3,@aa:32 | 4 | | | 1 | | | | CLRMAC | CLRMAC | Cannot be u | sed in the L | .SI | | | • | | CMP | CMP.B #xx:8,Rd | 1 | | | | | | | | CMP.B Rs,Rd | 1 | | | | | | | | CMP.W #xx:16,Rd | 2 | | | | | | | | CMP.W Rs,Rd | 1 | | | | | | | | CMP.L #xx:32,ERd | 3 | | | | | | | | CMP.L ERs,ERd | 1 | | | | | | | DAA | DAA Rd | 1 | | | | | | | DAS | DAS Rd | 1 | | | | | | | DEC | DEC.B Rd | 1 | | | | | | | | DEC.W #1/2,Rd | 1 | | | | | | | | DEC.L #1/2,ERd | 1 | | | | | | | DIVXS | DIVXS.B Rs,Rd | 2 | | | | | 11 | | | DIVXS.W Rs,ERd | 2 | | | | | 19 | | DIVXU | DIVXU.B Rs,Rd | 1 | | | | | 11 | | | DIVXU.W Rs,ERd | 1 | | | | | 19 | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|---------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | Ī | J | К | L | М | N | | EEPMOV | EEPMOV.B | 2 | | | 2n+2*2 | | | | | EEPMOV.W | 2 | | | 2n+2*2 | | | | EXTS | EXTS.W Rd | 1 | | | | | | | | EXTS.L ERd | 1 | | | | | | | EXTU | EXTU.W Rd | 1 | | | | | | | | EXTU.L ERd | 1 | | | | | | | INC | INC.B Rd | 1 | | | | | | | | INC.W #1/2,Rd | 1 | | | | | | | | INC.L #1/2,ERd | 1 | | | | | | | JMP | JMP @ERn | 2 | | | | | | | | JMP @aa:24 | 2 | | | | | 1 | | | JMP @@aa:8 | 2 | 2 | | | | 1 | | JSR | JSR @ERn | 2 | | 2 | | | | | | JSR @aa:24 | 2 | | 2 | | | 1 | | | JSR @@aa:8 | 2 | 2 | 2 | | | | | LDC | LDC #xx:8,CCR | 1 | | | | | | | | LDC #xx:8,EXR | 2 | | | | | | | | LDC Rs,CCR | 1 | | | | | | | | LDC Rs,EXR | 1 | | | | | | | | LDC @ERs,CCR | 2 | | | | 1 | | | | LDC @ERs,EXR | 2 | | | | 1 | | | | LDC @(d:16,ERs),CCR | 3 | | | | 1 | | | | LDC @(d:16,ERs),EXR | 3 | | | | 1 | | | | LDC @(d:32,ERs),CCR | 5 | | | | 1 | | | | LDC @(d:32,ERs),EXR | 5 | | | | 1 | | | | LDC @ERs+,CCR | 2 | | | | 1 | 1 | | | LDC @ERs+,EXR | 2 | | | | 1 | 1 | | | LDC @aa:16,CCR | 3 | | | | 1 | | | | LDC @aa:16,EXR | 3 | | | | 1 | | | | LDC @aa:32,CCR | 4 | | | | 1 | | | | LDC @aa:32,EXR | 4 | | | | 1 | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|----------------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | LDM | LDM.L @SP+,<br>(ERn-ERn+1) | 2 | | 4 | | | 1 | | | LDM.L @SP+,<br>(ERn-ERn+2) | 2 | | 6 | | | 1 | | | LDM.L @SP+,<br>(ERn-ERn+3) | 2 | | 8 | | | 1 | | LDMAC | LDMAC ERs,MACH | Cannot be u | sed in the L | .SI | | | | | | LDMAC ERs,MACL | | | | | | | | MAC | MAC @ERn+,@ERm+ | Cannot be u | sed in the L | .SI | | | | | MOV | MOV.B #xx:8,Rd | 1 | | | | | | | | MOV.B Rs,Rd | 1 | | | | | | | | MOV.B @ERs,Rd | 1 | | | 1 | | | | | MOV.B @(d:16,ERs),Rd | 2 | | | 1 | | | | | MOV.B @(d:32,ERs),Rd | 4 | | | 1 | | | | | MOV.B @ERs+,Rd | 1 | | | 1 | | 1 | | | MOV.B @aa:8,Rd | 1 | | | 1 | | | | | MOV.B @aa:16,Rd | 2 | | | 1 | | | | | MOV.B @aa:32,Rd | 3 | | | 1 | | | | | MOV.B Rs,@ERd | 1 | | | 1 | | | | | MOV.B Rs,@(d:16,ERd) | 2 | | | 1 | | | | | MOV.B Rs,@(d:32,ERd) | 4 | | | 1 | | | | | MOV.B Rs,@-ERd | 1 | | | 1 | | 1 | | | MOV.B Rs,@aa:8 | 1 | | | 1 | | | | | MOV.B Rs,@aa:16 | 2 | | | 1 | | | | | MOV.B Rs,@aa:32 | 3 | | | 1 | | | | | MOV.W #xx:16,Rd | 2 | | | | | | | | MOV.W Rs,Rd | 1 | | | | | | | | MOV.W @ERs,Rd | 1 | | | | 1 | | | | MOV.W @(d:16,ERs),Rd | 2 | | | | 1 | | | | MOV.W @(d:32,ERs),Rd | 4 | | | | 1 | | | | MOV.W @ERs+,Rd | 1 | | | | 1 | 1 | | | MOV.W @aa:16,Rd | 2 | | | | 1 | | | | MOV.W @aa:32,Rd | 3 | | | | 1 | | | | MOV.W Rs,@ERd | 1 | | | | 1 | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|-----------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | MOV | MOV.W Rs,@(d:16,ERd) | 2 | | | | 1 | | | | MOV.W Rs,@(d:32,ERd) | 4 | | | | 1 | | | | MOV.W Rs,@-ERd | 1 | | | | 1 | 1 | | | MOV.W Rs,@aa:16 | 2 | | | | 1 | | | | MOV.W Rs,@aa:32 | 3 | | | | 1 | | | | MOV.L #xx:32,ERd | 3 | | | | | | | | MOV.L ERs,ERd | 1 | | | | | | | | MOV.L @ERs,ERd | 2 | | | | 2 | | | | MOV.L @(d:16,ERs),ERd | 3 | | | | 2 | | | | MOV.L @(d:32,ERs),ERd | 5 | | | | 2 | | | | MOV.L @ERs+,ERd | 2 | | | | 2 | 1 | | | MOV.L @aa:16,ERd | 3 | | | | 2 | | | | MOV.L @aa:32,ERd | 4 | | | | 2 | | | | MOV.L ERs,@ERd | 2 | | | | 2 | | | | MOV.L ERs,@(d:16,ERd) | 3 | | | | 2 | | | | MOV.L ERs,@(d:32,ERd) | 5 | | | | 2 | | | | MOV.L ERs,@-ERd | 2 | | | | 2 | 1 | | | MOV.L ERs,@aa:16 | 3 | | | | 2 | | | | MOV.L ERs,@aa:32 | 4 | | | | 2 | | | MOVFPE | MOVFPE @:aa:16,Rd | Can not be u | ised in the l | LSI | | | | | MOVTPE | MOVTPE Rs,@:aa:16 | | | | | | | | MULXS | MULXS.B Rs,Rd | 2 | | | | | 11 | | | MULXS.W Rs,ERd | 2 | | | | | 19 | | MULXU | MULXU.B Rs,Rd | 1 | | | | | 11 | | | MULXU.W Rs,ERd | 1 | | | | | 19 | | NEG | NEG.B Rd | 1 | | | | | | | | NEG.W Rd | 1 | | | | | | | | NEG.L ERd | 1 | | | | | | | NOP | NOP | 1 | | | | | | | NOT | NOT.B Rd | 1 | | | | | | | | NOT.W Rd | 1 | | | | | | | | NOT.L ERd | 1 | | | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|-----------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | OR | OR.B #xx:8,Rd | 1 | | | | | | | | OR.B Rs,Rd | 1 | | | | | | | | OR.W #xx:16,Rd | 2 | | | | | | | | OR.W Rs,Rd | 1 | | | | | | | | OR.L #xx:32,ERd | 3 | | | | | | | | OR.L ERs,ERd | 2 | | | | | | | ORC | ORC #xx:8,CCR | 1 | | | | | | | | ORC #xx:8,EXR | 2 | | | | | | | POP | POP.W Rn | 1 | | | | 1 | 1 | | | POP.L ERn | 2 | | | | 2 | 1 | | PUSH | PUSH.W Rn | 1 | | | | 1 | 1 | | | PUSH.L ERn | 2 | | | | 2 | 1 | | ROTL | ROTL.B Rd | 1 | | | | | | | | ROTL.B #2,Rd | 1 | | | | | | | | ROTL.W Rd | 1 | | | | | | | | ROTL.W #2,Rd | 1 | | | | | | | | ROTL.L ERd | 1 | | | | | | | | ROTL.L #2,ERd | 1 | | | | | | | ROTR | ROTR.B Rd | 1 | | | | | | | | ROTR.B #2,Rd | 1 | | | | | | | | ROTR.W Rd | 1 | | | | | | | | ROTR.W #2,Rd | 1 | | | | | | | | ROTR.L ERd | 1 | | | | | | | | ROTR.L #2,ERd | 1 | | | | | | | ROTXL | ROTXL.B Rd | 1 | | | | | | | | ROTXL.B #2,Rd | 1 | | | | | | | | ROTXL.W Rd | 1 | | | | | | | | ROTXL.W #2,Rd | 1 | | | | | | | | ROTXL.L ERd | 1 | | | | | | | | ROTXL.L #2,ERd | 1 | | | | | | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|----------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | ROTXR | ROTXR.B Rd | 1 | | | | | | | | ROTXR.B #2,Rd | 1 | | | | | | | | ROTXR.W Rd | 1 | | | | | | | | ROTXR.W #2,Rd | 1 | | | | | | | | ROTXR.L ERd | 1 | | | | | | | | ROTXR.L #2,ERd | 1 | | | | | | | RTE | RTE | 2 | | 2/3*1 | | | 1 | | RTS | RTS | 2 | | 2 | | | 1 | | SHAL | SHAL.B Rd | 1 | | | | | | | | SHAL.B #2,Rd | 1 | | | | | | | | SHAL.W Rd | 1 | | | | | | | | SHAL.W #2,Rd | 1 | | | | | | | | SHAL.L ERd | 1 | | | | | | | | SHAL.L #2,ERd | 1 | | | | | | | SHAR | SHAR.B Rd | 1 | | | | | | | | SHAR.B #2,Rd | 1 | | | | | | | | SHAR.W Rd | 1 | | | | | | | | SHAR.W #2,Rd | 1 | | | | | | | | SHAR.L ERd | 1 | | | | | | | | SHAR.L #2,ERd | 1 | | | | | | | SHLL | SHLL.B Rd | 1 | | | | | | | | SHLL.B #2,Rd | 1 | | | | | | | | SHLL.W Rd | 1 | | | | | | | | SHLL.W #2,Rd | 1 | | | | | | | | SHLL.L ERd | 1 | | | | | | | | SHLL.L #2,ERd | 1 | | | | | | | SHLR | SHLR.B Rd | 1 | | | | | | | | SHLR.B #2,Rd | 1 | | | | | | | | SHLR.W Rd | 1 | | | | | | | | SHLR.W #2,Rd | 1 | | | | | | | | SHLR.L ERd | 1 | | | | | | | | SHLR.L #2,ERd | 1 | | | | | | | SLEEP | SLEEP | 1 | | | | | 1 | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|----------------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | STC | STC.B CCR,Rd | 1 | | | | | | | | STC.B EXR,Rd | 1 | | | | | | | | STC.W CCR,@ERd | 2 | | | | 1 | | | | STC.W EXR,@ERd | 2 | | | | 1 | | | | STC.W CCR,@(d:16,ERd) | 3 | | | | 1 | | | | STC.W EXR,@(d:16,ERd) | 3 | | | | 1 | | | | STC.W CCR,@(d:32,ERd) | 5 | | | | 1 | | | | STC.W EXR,@(d:32,ERd) | 5 | | | | 1 | | | | STC.W CCR,@-ERd | 2 | | | | 1 | 1 | | | STC.W EXR,@-ERd | 2 | | | | 1 | 1 | | | STC.W CCR,@aa:16 | 3 | | | | 1 | | | | STC.W EXR,@aa:16 | 3 | | | | 1 | | | | STC.W CCR,@aa:32 | 4 | | | | 1 | | | | STC.W EXR,@aa:32 | 4 | | | | 1 | | | STM | STM.L (ERn-ERn+1),<br>@-SP | 2 | | 4 | | | 1 | | | STM.L (ERn-ERn+2),<br>@-SP | 2 | | 6 | | | 1 | | | STM.L (ERn-ERn+3),<br>@-SP | 2 | | 8 | | | 1 | | STMAC | STMAC MACH,ERd | Cannot be u | sed in the L | .SI | | | | | | STMAC MACL,ERd | | | | | | | | SUB | SUB.B Rs,Rd | 1 | | | | | | | | SUB.W #xx:16,Rd | 2 | | | | | | | | SUB.W Rs,Rd | 1 | | | | | | | | SUB.L #xx:32,ERd | 3 | | | | | | | | SUB.L ERs,ERd | 1 | | | | | | | SUBS | SUBS #1/2/4,ERd | 1 | | | | | | | SUBX | SUBX #xx:8,Rd | 1 | | | | | | | | SUBX Rs,Rd | 1 | | | | | | | TAS | TAS @ERd *3 | 2 | | | 2 | | | | TRAPA | TRAPA #x:2 | 2 | 2 | 2/3*1 | | | 2 | | | | Instruction<br>Fetch | Branch<br>Address<br>Read | Stack<br>Operation | Byte<br>Data<br>Access | Word<br>Data<br>Access | Internal<br>Operation | |-------------|------------------|----------------------|---------------------------|--------------------|------------------------|------------------------|-----------------------| | Instruction | Mnemonic | I | J | K | L | М | N | | XOR | XOR.B #xx:8,Rd | 1 | | | | | | | | XOR.B Rs,Rd | 1 | | | | | | | | XOR.W #xx:16,Rd | 2 | | | | | | | | XOR.W Rs,Rd | 1 | | | | | | | | XOR.L #xx:32,ERd | 3 | | | | | | | | XOR.L ERs,ERd | 2 | | | | | | | XORC | XORC #xx:8,CCR | 1 | | | | | | | | XORC #xx:8,EXR | 2 | | | | | | Notes: \*1 2 when EXR is invalid, 3 when EXR is valid. <sup>\*2</sup> When n bytes of data are transferred. <sup>\*3</sup> Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. ### **A.5** Bus States During Instruction Execution Table A.6 indicates the types of cycles that occur during instruction execution by the CPU. See table A.4 for the number of states per cycle. #### How to Read the Table: #### Legend | J | | |------|-------------------------------------------------------------------| | R:B | Byte-size read | | R:W | Word-size read | | W:B | Byte-size write | | W:W | Word-size write | | :M | Transfer of the bus is not performed immediately after this cycle | | 2nd | Address of 2nd word (3rd and 4th bytes) | | 3rd | Address of 3rd word (5th and 6th bytes) | | 4th | Address of 4th word (7th and 8th bytes) | | 5th | Address of 5th word (9th and 10th bytes) | | NEXT | Address of next instruction | | EA | Effective address | | VEC | Vector address | Figure A.1 shows timing waveforms for the address bus and the $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ signals during execution of the above instruction with an 8-bit bus, using three-state access with no wait states. Figure A.1 Address Bus, $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ Timing (8-Bit Bus, Three-State Access, No Wait States) Table A.6 Instruction Execution Cycles | Г | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |-------------|----------------|-------------|-----------------|-------------|------------------|---------------|-----------------|---------------|------------|----------------|-------------|-----------------|-------------|------------------|---------------|----------------|----------------|---------------|-----------------|------------------|-------------------|-------------------|------------------|------------------|----------|----------|-------------------|-------------------|---------|----------|---------|---------|---------|---------|---------|---------|--| | σ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | α | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ď | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 2 | )<br>) | | | | | | | | | | | | | | | | | | | | | R:W:M NEXT | | | | | | | | | | | | | | | | | 4 | | | | | | | | | | | | | | | | | | | | | R:W:M NEXT | R:B EA | | | | | | | | | | | | | | | | | ď | | | | | R:W NEXT | | | | | | | | | R:W NEXT | | | | | R:W:M NEXT | R:W:M NEXT | R:B EA | R:W 4th | | | | | | | | | | | | | | | | | 2 | 1 | | R:W NEXT | | R:W 3rd | | | | | | | R:W NEXT | | R:W 3rd | R:W NEXT | | R:W NEXT | | R:B EA | R:B EA | | | R:W EA | | - | R:W NEXT | R:W NEXT | R:W 2nd | R:W NEXT | | R:W NEXT | R:W NEXT | R:W NEXT | R:W NEXT | R:W NEXT | R:W NEXT | | R:W NEXT | R:W 2nd | | R:W NEXT | R:W 2nd | R:W NEXT | R:W 2nd | R:W 2nd | | | <b>—</b> | | R:W NEXT | R:W NEXT | | . | . | R:W NEXT | | | | | | | | | Instruction | ADD.B #xx:8,Rd | ADD.B Rs,Rd | ADD.W #xx:16,Rd | ADD.W Rs,Rd | ADD.L #xx:32,ERd | ADD.L ERS,ERd | ADDS #1/2/4,ERd | ADDX #xx:8,Rd | ADDX Rs,Rd | AND.B #xx:8,Rd | AND.B Rs,Rd | AND.W #xx:16,Rd | AND.W Rs,Rd | AND.L #xx:32,ERd | AND.L ERs,ERd | ANDC #xx:8,CCR | ANDC #xx:8,EXR | BAND #xx:3,Rd | BAND #xx:3,@ERd | BAND #xx:3,@aa:8 | BAND #xx:3,@aa:16 | BAND #xx:3,@aa:32 | BRA d:8 (BT d:8) | BRN d:8 (BF d:8) | 8 | 8: | BCC d:8 (BHS d:8) | BCS d:8 (BLO d:8) | 1:8 | 1:8 | | | | | | 8: | | | | ADD.B | ADD.E | ADD.V | ADD.V | ADD.L | ADD.L | ADDS | ADDX | ADDX | AND.E | AND.E | AND.V | AND.V | AND.L | AND.L | ANDC | ANDC | BAND | BAND | BAND | BAND | BAND | BRA d | BRN d | BHI d:8 | BLS d:8 | BCC d | BCS d | BNE d:8 | BEQ d:8 | BVC d:8 | BVS d:8 | BPL d:8 | BMI d:8 | BGE d:8 | BLT d:8 | | | Instruction | 1 | 2 | 3 | 4 | 5 | 9 | 7 | 8 | 6 | |---------------------|----------|------------------------------------|---------------------|------------|--------|---|---|---|---| | BLE d:8 | R:W NEXT | R:W EA | | | | | | | | | BRA d:16 (BT d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BRN d:16 (BF d:16) | R:W 2nd | Internal operation,<br>1 state | R:W EA | | | | | | | | BHI d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BLS d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BCC d:16 (BHS d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BCS d:16 (BLO d:16) | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BNE d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BEQ d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BVC d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BVS d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BPL d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BMI d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BGE d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BLT d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BGT d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BLE d:16 | R:W 2nd | Internal operation, R:W EA 1 state | R:W EA | | | | | | | | BCLR #xx:3,Rd | R:W NEXT | | | | | | | | | | BCLR #xx:3, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BCLR #xx:3, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | į | | | | | | | BCLR #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 9 | 7 | 8 | 6 | |---------------------|----------|----------|---------------------|------------|------------|--------|---|---|---| | BCLR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BCLR Rn,Rd | R:W NEXT | | | | | | | | | | BCLR Rn, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BCLR Rn, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BCLR Rn, @aa:16 | R:W 2nd | R:W 3rd | A | R:W:M NEXT | W:B EA | | | | | | BCLR Rn, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BIAND #xx:3,Rd | R:W NEXT | | | | | | | | | | BIAND #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIAND #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIAND #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BIAND #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BILD #xx:3,Rd | R:W NEXT | | | | | | | | | | BILD #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BILD #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BILD #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BILD #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BIOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BIOR #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIOR #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIOR #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BIOR #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BIST #xx:3,Rd | R:W NEXT | | | | | | | | | | BIST #xx:3,@ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BIST #xx:3,@aa:8 | R:W 2nd | R:B:M EA | XT | W:B EA | | | | | | | BIST #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | | | | | | | BIST #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BIXOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BIXOR #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIXOR #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BIXOR #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BIXOR #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BLD #xx:3,Rd | R:W NEXT | | | | | | | | | | BLD #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BLD #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BLD #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BLD #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BNOT #xx:3,Rd | R:W NEXT | | | | | | | | | | Instruction | - | 2 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | |--------------------|----------|----------------------------|---------------------------------|-------------------------------|---------------------|--------|---|---|---| | BNOT #xx:3, @ERd | R:W 2nd | R:B:M EA | I. I | W:B EA | | | | | | | BNOT #xx:3, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BNOT #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | BNOT #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | BNOT Rn, Rd | R:W NEXT | | | | | | | | | | BNOT Rn, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BNOT Rn, @aa:8 | R:W 2nd | R:B:M EA | | W:B EA | | | | | | | BNOT Rn, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | BNOT Rn, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | BOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BOR #xx:3, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BOR #xx:3, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BOR #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BOR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BSET #xx:3,Rd | R:W NEXT | | | | | | | | | | BSET #xx:3, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BSET #xx:3, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT W:B EA | W:B EA | | | | | | | BSET #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | BSET #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BSET Rn,Rd | R:W NEXT | | | | | | | | | | BSET Rn, @ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BSET Rn, @aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BSET Rn, @aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | BSET Rn, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BSR d:8 | R:W NEXT | R:W EA | W:W:M stack (H) W:W stack (L) | W:W stack (L) | | | | | | | BSR d:16 | R:W 2nd | Internal operation, R:W EA | R:W EA | W:W:M stack (H) W:W stack (L) | W:W stack (L) | | | | | | | | 1 state | | | | | | | | | BST #xx:3,Rd | R:W NEXT | | | | | | | | | | BST #xx:3,@ERd | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BST #xx:3,@aa:8 | R:W 2nd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | | BST #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M EA | R:W:M NEXT | W:B EA | | | | | | BST #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M EA | R:W:M NEXT | W:B EA | | | | | BTST #xx:3,Rd | R:W NEXT | | | | | | | | | | BTST #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | Instruction | 7 | 2 | 8 | 4 | 5 | 9 | 7 | 8 | 6 | |--------------------|---------------------------|----------------|-------------------------------|----------------|----------------------|----------|---|---|---| | BTST #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BTST #xx:3, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BTST #xx:3, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BTST Rn,Rd | R:W NEXT | | | | | | | | | | BTST Rn, @ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BTST Rn, @aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BTST Rn, @aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BTST Rn, @aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | BXOR #xx:3,Rd | R:W NEXT | | | | | | | | | | BXOR #xx:3,@ERd | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BXOR #xx:3,@aa:8 | R:W 2nd | R:B EA | R:W:M NEXT | | | | | | | | BXOR #xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W:M NEXT | | | | | | | BXOR #xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W:M NEXT | | | | | | CLRMAC | Cannot be used in the LSI | ed in the LSI | | | | | | | | | CMP.B #xx:8,Rd | R:W NEXT | | | | | | | | | | CMP.B Rs,Rd | R:W NEXT | | | | | | | | | | CMP.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | CMP.W Rs,Rd | R:W NEXT | | | | | | | | | | CMP.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | CMP.L ERs, ERd | R:W NEXT | | | | | | | | | | DAA Rd | R:W NEXT | | | | | | | | | | DAS Rd | R:W NEXT | | | | | | | | | | DEC.B Rd | R:W NEXT | | | | | | | | | | DEC.W #1/2,Rd | R:W NEXT | | | | | | | | | | DEC.L #1/2,ERd | R:W NEXT | | | | | | | | | | DIVXS.B Rs,Rd | R:W 2nd | R:W NEXT | Internal operation, 11 states | ion, 11 states | | | | | | | DIVXS.W Rs,ERd | R:W 2nd | R:W NEXT | Internal operation, 19 states | ion, 19 states | | | | | | | DIVXU.B Rs,Rd | R:W NEXT | Internal opera | Internal operation, 11 states | | | | | | | | DIVXU.W Rs,ERd | R:W NEXT | Internal opera | Internal operation, 19 states | | | | | | | | EEPMOV.B | R:W 2nd | R:B EAs*1 | R:B EAd*1 | R:B EAs*2 | W:B EAd*2 | R:W NEXT | | | | | EEPMOV.W | R:W 2nd | R:B EAs*1 | R:B EAd*1 | R:B EAs*2 | W:B EAd*2 | R:W NEXT | | | | | EXTS.W Rd | R:W NEXT | | | ← Repeated | Repeated n times*2 → | | | | | | EXTS.L ERd | R:W NEXT | | | | | | | | | | EXTU.W Rd | R:W NEXT | | | | | | | | | | EXTU.L ERd | R:W NEXT | | | | | | | | | | INC.B Rd | R:W NEXT | | | | | | | | | | Instruction | 1 | 2 | ε | 4 | 2 | 9 | 7 | 8 | 6 | |----------------------------|---------------------------|--------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------|--------|---|---|---| | INC.W #1/2,Rd | R:W NEXT | | | | | | | | | | INC.L #1/2,ERd | R:W NEXT | | | | | | | | | | JMP @ERn | R:W NEXT | R:W EA | | | | | | | | | JMP @aa:24 | R:W 2nd | Internal operation,<br>1 state | R:W EA | | | | | | | | JMP @@aa:8 | R:W NEXT | R:W:M aa:8 | R:W aa:8 | Internal operation,<br>1 state | R:W EA | | | | | | JSR @ERn | R:W NEXT | R:W EA | W:W:M stack (H) W:W stack (L) | W:W stack (L) | | | | | | | JSR @aa:24 | R:W 2nd | Internal operation,<br>1 state | R:W EA | W:W:M stack (H) W:W stack (L) | W:W stack (L) | | | | | | JSR @ @aa:8 | R:W NEXT | R:W:M aa:8 | R:W aa:8 | W:W:M stack (H) W:W stack (L) | W:W stack (L) | R:W EA | | | | | LDC #xx:8,CCR | R:W NEXT | | | | | | | | | | LDC #xx:8,EXR | R:W 2nd | R:W NEXT | | | | | | | | | LDC Rs,CCR | R:W NEXT | | | | | | | | | | LDC Rs,EXR | R:W NEXT | | | | | | | | | | LDC @ERs,CCR | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | LDC @ERs,EXR | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | LDC @(d:16,ERs),CCR | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | | LDC @(d:16,ERs),EXR | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | | LDC @(d:32,ERs),CCR | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | R:W EA | | | | | LDC @(d:32,ERs),EXR | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | R:W EA | | | | | LDC @ERs+,CCR | R:W 2nd | R:W NEXT | Internal operation,<br>1 state | R:W EA | | | | | | | LDC @ERs+,EXR | R:W 2nd | R:W NEXT | Internal operation, R:W EA | R:W EA | | | | | | | | | | 1 state | | | | | | | | LDC @aa:16,CCR | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | | LDC @aa:16,EXR | R:W 2nd | R:W 3rd | R:W NEXT | R:W EA | | | | | | | LDC @aa:32,CCR | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | | | | | | LDC @aa:32,EXR | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | | | | | | LDM.L @SP+,<br>(ERn-ERn+1) | R:W 2nd | R:W:M NEXT | Internal operation, R:W:M stack (H) $^{*3}$ R:W stack (L) $^{*3}$ 1 state | R:W:M stack (H)*3 | R:W stack (L)*3 | | | | | | LDM.L @SP+,(ERn-ERn+2) | R:W 2nd | R:W NEXT | Internal operation,<br>1 state | Internal operation, R:W:M stack (H)*3 R:W stack (L)*3 1 state | R:W stack (L)*3 | | | | | | LDM.L @SP+,(ERn-ERn+3) | R:W 2nd | R:W NEXT | Internal operation,<br>1 state | Internal operation, R:W:M stack (H) $^{*3}$ R:W stack (L) $^{*3}$ 1 state | R:W stack (L)*3 | | | | | | LDMAC ERS,MACH | Cannot be used in the LSI | in the LSI | | | | | | | | | Instruction | - | 2 | င | 4 | 2 | 9 | 2 | 8 | 6 | |------------------------|---------------------------|--------------------------------|----------|----------|--------|---|---|---|---| | LDMAC ERS,MACL | Cannot be used in the LSI | d in the LSI | | | | | | | | | MAC @ERn+, @ERm+ | | | | | | | - | | | | MOV.B #xx:8,Rd | R:W NEXT | | | | | | | | | | MOV.B Rs,Rd | R:W NEXT | | | | | | | | | | MOV.B @ERs,Rd | R:W NEXT | R:B EA | | | | | | | | | MOV.B @(d:16,ERs),Rd | R:W 2nd | R:W NEXT | R:B EA | | | | | | | | MOV.B @(d:32,ERs),Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:B EA | | | | | | MOV.B @ERs+,Rd | R:W NEXT | Internal operation, | R:B EA | | | | | | | | | | 1 state | | | | | | | | | MOV.B @aa:8,Rd | R:W NEXT | R:B EA | | | | | | | | | MOV.B @aa:16,Rd | R:W 2nd | R:W NEXT | R:B EA | | | | | | | | MOV.B @aa:32,Rd | R:W 2nd | R:W 3rd | R:W NEXT | R:B EA | | | | | | | MOV.B Rs, @ERd | R:W NEXT | W:B EA | | | | | | | | | MOV.B Rs, @(d:16, ERd) | R:W 2nd | R:W NEXT | W:B EA | | | | | | | | MOV.B Rs, @(d:32, ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:B EA | | | | | | MOV.B Rs, @-ERd | R:W NEXT | Internal operation, | W:B EA | | | | | | | | | | 1 state | | | | | | | | | MOV.B Rs,@aa:8 | R:W NEXT | W:B EA | | | | | | | | | MOV.B Rs,@aa:16 | R:W 2nd | R:W NEXT | W:B EA | | | | | | | | | R:W 2nd | R:W 3rd | R:W NEXT | W:B EA | | | | | | | ,Rd | R:W 2nd | R:W NEXT | | | | | | | | | | R:W NEXT | | | | | | | | | | | R:W NEXT | R:W EA | | | | | | | | | MOV.W @ (d:16,ERs),Rd | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | MOV.W @ (d:32,ERs),Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | R:W EA | | | | | | MOV.W @ERs+, Rd | R:W NEXT | Internal operation, | R:W EA | | | | | | | | | | 1 state | | | | | | | | | MOV.W @aa:16,Rd | R:W 2nd | R:W NEXT | R:W EA | | | | | | | | MOV.W @aa:32,Rd | R:W 2nd | R:W 3rd | R:W NEXT | R:B EA | | | | | | | MOV.W Rs,@ERd | R:W NEXT | W:W EA | | | | | | | | | MOV.W Rs, @(d:16,ERd) | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | MOV.W Rs, @(d:32, ERd) | R:W 2nd | R:W 3rd | R:E 4th | R:W NEXT | W:W EA | | | | | | MOV.W Rs, @-ERd | R:W NEXT | Internal operation,<br>1 state | W:W EA | | | | | | | | MOV.W Rs,@aa:16 | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | MOV.W Rs,@aa:32 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | Instruction | ~ | 2 | 8 | 4 | 2 | 9 | 2 | 8 | 6 | |-------------------------|---------------------------|-------------------------------|-------------------------------|---------------|----------|----------|----------|---|---| | MOV.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | MOV.L ERS,ERd | R:W NEXT | | | | | | | | | | MOV.L @ERS,ERd | R:W 2nd | R:W:M NEXT | R:W:MEA | R:W EA+2 | | | | | | | MOV.L @(d:16,ERs),ERd | R:W 2nd | R:W:M 3rd | R:W NEXT | R:W:M EA | R:W EA+2 | | | | | | MOV.L @(d:32,ERs),ERd | R:W 2nd | R:W:M 3rd | R:W:M 4th | R:W 5th | R:W NEXT | R:W:M EA | R:W EA+2 | | | | MOV.L @ERs+,ERd | R:W 2nd | R:W:M NEXT | Internal operation, R:W:M EA | R:W:M EA | R:W EA+2 | | | | | | | | | 1 state | | | | | | | | MOV.L @aa:16,ERd | R:W 2nd | R:W:M 3rd | R:W NEXT | R:W:M EA | R:W EA+2 | | | | | | MOV.L @aa:32,ERd | R:W 2nd | R:W:M 3rd | R:W 4th | R:W NEXT | R:W:M EA | R:W EA+2 | | | | | MOV.L ERs, @ERd | R:W 2nd | R:W:M NEXT | W:W:M EA | W:W EA+2 | | | | | | | MOV.L ERS, @(d:16,ERd) | R:W 2nd | R:W:M 3rd | R:W NEXT | W:W:M EA | W:W EA+2 | | | | | | MOV.L ERs, @(d:32, ERd) | R:W 2nd | R:W:M 3rd | R:W:M 4th | R:W 5th | R:W NEXT | W:W:M EA | W:W EA+2 | | | | MOV.L ERS, @-ERd | R:W 2nd | R:W:M NEXT | Internal operation, W:W:M EA | W:W:M EA | W:W EA+2 | | | | | | | | | 1 state | | | | | | | | MOV.L ERs,@aa:16 | R:W 2nd | R:W:M 3rd | R:W NEXT | W:W:M EA | W:W EA+2 | | | | | | MOV.L ERs,@aa:32 | R:W 2nd | R:W:M 3rd | R:W 4th | R:W NEXT | W:W:M EA | W:W EA+2 | | | | | MOVFPE @aa:16,Rd | Cannot be used in the LSI | d in the LSI | | | | | | | | | MOVTPE Rs, @aa:16 | | | | | | | | | | | MULXS.B Rs,Rd | R:W 2nd | R:W NEXT | Internal operation, 11 states | on, 11 states | | | | | | | MULXS.W Rs,ERd | R:W 2nd | R:W NEXT | Internal operation, 19 states | on, 19 states | | | | | | | MULXU.B Rs,Rd | R:W NEXT | Internal operation, 11 states | ion, 11 states | | | | | | | | MULXU.W Rs,ERd | R:W NEXT | Internal operation, 19 states | ion, 19 states | | | | | | | | NEG.B Rd | R:W NEXT | | | | | | | | | | NEG.W Rd | R:W NEXT | | | | | | | | | | NEG.L ERd | R:W NEXT | | | | | | | | | | NOP | R:W NEXT | | | | | | | | | | NOT.B Rd | R:W NEXT | | | | | | | | | | NOT.W Rd | R:W NEXT | | | | | | | | | | NOT.L ERd | R:W NEXT | | | | | | | | | | OR.B #xx:8,Rd | R:W NEXT | | | | | | | | | | OR.B Rs,Rd | R:W NEXT | | | | | | | | | | OR.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | OR.W Rs,Rd | R:W NEXT | | | | | | | | | | OR.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | OR.L ERS,ERd | R:W 2nd | R:W NEXT | | | | | | | | | ORC #xx:8,CCR | R:W NEXT | | | | | | | | | | ORC #xx:8,EXR | R:W 2nd | R:W NEXT | | | | | | | | | Instruction | - | 2 | 3 | 4 | 5 | 9 | 7 | 8 | 6 | |----------------|----------|--------------------------------|--------------------------------------|-----------------------------------|-----------------------------------|-------|---|---|---| | POP.W Rn | R:W NEXT | Internal operation,<br>1 state | R:W EA | | | | | | | | POP.L ERn | R:W 2nd | R:W:M NEXT | Internal operation, R:W:M EA 1 state | R:W:M EA | R:W EA+2 | | | | | | PUSH.W Rn | R:W NEXT | Internal operation,<br>1 state | W:W EA | | | | | | | | PUSH.L ERn | R:W 2nd | R:W:M NEXT | Internal operation, W:W:M EA 1 state | W:W:M EA | W:W EA+2 | | | | | | ROTL.B Rd | R:W NEXT | | | | | | | | | | ROTL.B #2,Rd | R:W NEXT | | | | | | | | | | ROTL.W Rd | R:W NEXT | | | | | | | | | | ROTL.W #2,Rd | R:W NEXT | | | | | | | | | | | R:W NEXT | | | | | | | | | | ROTL.L #2,ERd | R:W NEXT | | | | | | | | | | | R:W NEXT | | | | | | | | | | ۶d | R:W NEXT | | | | | | | | | | | R:W NEXT | | | | | | | | | | Rd | R:W NEXT | | | | | | | | | | | R:W NEXT | | | | | | | | | | Rd | R:W NEXT | | | | | | | | | | | R:W NEXT | | | | | | | | | | ۶d | R:W NEXT | | | | | | | | | | | R:W NEXT | | | | | | | | | | Rd | R:W NEXT | | | | | | | | | | ROTXL.L ERd | R:W NEXT | | | | | | | | | | ∃Rd | R:W NEXT | | | | | | | | | | | R:W NEXT | | | | | | | | | | β | R:W NEXT | | | | | | | | | | | R:W NEXT | | | | | | | | | | Rd | R:W NEXT | | | | | | | | | | | R:W NEXT | | | | | | | | | | ROTXR.L #2,ERd | R:W NEXT | | | | | | | | | | | R:W NEXT | R:W stack (EXR) | R:W stack (H) | R:W stack (L) | Internal operation, R:W*4 1 state | R:W*4 | | | | | RTS | R:W NEXT | R:W:M stack (H) | R:W stack (L) | Internal operation, R:W*4 1 state | R:W*4 | | | | | | SHAL.B Rd | R:W NEXT | | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | |------------------------|----------|----------------------|----------------------------|---------|----------|--------|---|---|---| | SHAL.B #2,Rd | R:W NEXT | | | | | | | | | | SHAL.W Rd | R:W NEXT | | | | | | | | | | SHAL.W #2,Rd | R:W NEXT | | | | | | | | | | SHAL.L ERd | R:W NEXT | | | | | | | | | | SHAL.L #2,ERd | R:W NEXT | | | | | | | | | | SHAR.B Rd | R:W NEXT | | | | | | | | | | SHAR.B #2,Rd | R:W NEXT | | | | | | | | | | SHAR.W Rd | R:W NEXT | | | | | | | | | | SHAR.W #2,Rd | R:W NEXT | | | | | | | | | | SHAR.L ERd | R:W NEXT | | | | | | | | | | SHAR.L #2,ERd | R:W NEXT | | | | | | | | | | SHLL.B Rd | R:W NEXT | | | | | | | | | | SHLL.B #2,Rd | R:W NEXT | | | | | | | | | | SHLL.W Rd | R:W NEXT | | | | | | | | | | SHLL.W #2,Rd | R:W NEXT | | | | | | | | | | SHLL.L ERd | R:W NEXT | | | | | | | | | | SHLL.L #2,ERd | R:W NEXT | | | | | | | | | | SHLR.B Rd | R:W NEXT | | | | | | | | | | SHLR.B #2,Rd | R:W NEXT | | | | | | | | | | SHLR.W Rd | R:W NEXT | | | | | | | | | | SHLR.W #2,Rd | R:W NEXT | | | | | | | | | | SHLR.L ERd | R:W NEXT | | | | | | | | | | SHLR.L #2,ERd | R:W NEXT | | | | | | | | | | SLEEP | R:W NEXT | Internal operation:M | | | | | | | | | STC CCR,Rd | R:W NEXT | | | | | | | | | | STC EXR,Rd | R:W NEXT | | | | | | | | | | STC CCR,@ERd | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | STC EXR, @ ERd | R:W 2nd | R:W NEXT | W:W EA | | | | | | | | STC CCR, @ (d:16, ERd) | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC EXR, @(d:16, ERd) | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC CCR, @(d:32, ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | W:W EA | | | | | STC EXR, @(d:32, ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W NEXT | W:W EA | | | | | STC CCR, @-ERd | R:W 2nd | R:W NEXT | Internal operation, W:W EA | W:W EA | | | | | | | | | | 1 state | | | | | | | | Instruction | - | 2 | 8 | 4 | 2 | 9 | 7 | 8 | 6 | |------------------------|---------------------------|-----------------------------------|----------------------------------------------------------------------------------------------|-------------------|-------------------------------------|-----------|-----------|---------------------------|-------| | STC EXR,@-ERd | R:W 2nd | R:W NEXT | Internal operation, W:W EA | W:W EA | | | | | | | STC CCR,@aa:16 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC EXR,@aa:16 | R:W 2nd | R:W 3rd | R:W NEXT | W:W EA | | | | | | | STC CCR,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:W EA | | | | | | STC EXR,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:W NEXT | W:W EA | | | | | | STM.L(ERn-ERn+1), @-SP | R:W 2nd | R:W:M NEXT | Internal operation, W:W:M stack (H)*3 W:W stack (L)*3 | W:W:M stack (H)*3 | W:W stack (L)*3 | | | | | | | | | 1 state | | | | | | | | STM.L(ERn-ERn+2),@-SP | R:W 2nd | R:W:M NEXT | Internal operation, $\left \text{W:W:M stack (H)}^{*3}\right $ W:W stack (L) $^{*3}$ 1 state | W:W:M stack (H)*3 | W:W stack (L)*3 | | | | | | STM.L(ERn-ERn+3),@-SP | R:W 2nd | R:W:M NEXT | R:W:M NEXT Internal operation, W:W:M stack (H)*3 W:W stack (L)*3 1 state | W:W:M stack (H)*3 | W:W stack (L)*3 | | | | | | STMAC MACH, ERd | Cannot be used in the LSI | d in the LSI | | | | | | | | | STMAC MACL, ERd | | | | | | | | | | | SUB.B Rs,Rd | R:W NEXT | | | | | | | | | | SUB.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | SUB.W Rs,Rd | R:W NEXT | | | | | | | | | | SUB.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | SUB.L ERs, ERd | R:W NEXT | | | | | | | | | | SUBS #1/2/4,ERd | R:W NEXT | | | | | | | | | | SUBX #xx:8,Rd | R:W NEXT | | | | | | | | | | SUBX Rs,Rd | R:W NEXT | | | | | | | | | | TAS @ERd *5 | R:W 2nd | R:W NEXT | | | | | | | | | TRAPA #x:2 | R:W NEXT | Internal operation, W:W stack (L) | | W:W stack (H) | W:W stack (EXR) R:W:M VEC R:W VEC+2 | R:W:M VEC | R:W VEC+2 | Internal operation, R:W*8 | R:W*8 | | XOR.B #xx8,Rd | R:W NEXT | | | | | | | | | | XOR.B Rs,Rd | R:W NEXT | | | | | | | | | | XOR.W #xx:16,Rd | R:W 2nd | R:W NEXT | | | | | | | | | XOR.W Rs,Rd | R:W NEXT | | | | | | | | | | XOR.L #xx:32,ERd | R:W 2nd | R:W 3rd | R:W NEXT | | | | | | | | XOR.L ERS,ERd | R:W 2nd | R:W NEXT | | | | | | | | | XORC #xx:8,CCR | R:W NEXT | | | | | | | | | | XORC #xx:8,EXR | R:W 2nd | R:W NEXT | | | | | | | | | Reset exception | R:W:M VEC | R:W VEC+2 | Internal operation, R:W*6 | R:W* <sup>6</sup> | | | | | | | 8 | | | 2000 | | | | | | | | Instruction | _ | 2 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | |---------------------|-------|---------------------|---------------|---------------|-----------------|-----------|-----------|---------------------|-------| | Interrupt exception | R:W*7 | Internal operation, | W:W stack (L) | W:W stack (H) | W:W stack (EXR) | R:W:M VEC | R:W VEC+2 | Internal operation, | R:W*8 | | handling | | 1 state | | | | | | 1 state | | Notes: \*1 EAs is the contents of ER5. EAd is the contents of ER6. EAs is the contents of ER5. EAd is the contents of ER6. Both registers are incremented by 1 after execution of the instruction. n is the initial value of R4L or R4. If n = 0, these bus cycles are not executed. Repeated two times to save or restore two registers, three times for three registers, or four times for four registers. \*4 Start address after return. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. \*5 Only register ER0, ER1, ER4, \*6 Start address of the program. \*7 Prefetch address, equal to two Prefetch address, equal to two plus the PC value pushed onto the stack. In recovery from sleep mode or software standby mode the read operation is replaced by an internal operation. \*8 Start address of the interrupt-handling routine. ### A.6 Condition Code Modification This section indicates the effect of each CPU instruction on the condition code. The notation used in the table is defined below. Si The i-th bit of the source operand Di The i-th bit of the destination operand Ri The i-th bit of the result Dn The specified bit in the destination operand — Not affected 1 Modified according to the result of the instruction (see definition) 0 Always cleared to 0 1 Always set to 1 \* Undetermined (no guaranteed value) Z' Z flag before instruction execution C' C flag before instruction execution ### **Table A.7** Condition Code Modification | Instruction | н | N | z | ٧ | С | Definition | |-------------|--------------|----------|-----------|----------|----------|------------------------------------------------------------------------------------| | ADD | <b>\$</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | $H = Sm-4 \cdot Dm-4 + Dm-4 \cdot \overline{Rm-4} + Sm-4 \cdot \overline{Rm-4}$ | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | | | | | | | $V = Sm \cdot Dm \cdot \overline{Rm} + \overline{Sm} \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot Dm + Dm \cdot \overline{Rm} + Sm \cdot \overline{Rm}$ | | ADDS | _ | _ | _ | _ | _ | | | ADDX | <b>\( \)</b> | <b>\</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | $H = Sm4 \cdot Dm4 + Dm4 \cdot \overline{Rm4} + Sm4 \cdot \overline{Rm4}$ | | | | | | | | N = Rm | | | | | | | | $Z = Z' \cdot \overline{Rm} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | $V = Sm \cdot Dm \cdot \overline{Rm} + \overline{Sm} \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot Dm + Dm \cdot \overline{Rm} + Sm \cdot \overline{Rm}$ | | AND | _ | <b>\</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | ANDC | <b>\$</b> | <b>‡</b> | <b>\$</b> | <b>‡</b> | <b>‡</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | | BAND | _ | _ | _ | _ | <b>‡</b> | $C = C' \cdot Dn$ | | Bcc | _ | _ | _ | _ | — | | | BCLR | _ | _ | _ | _ | — | | | BIAND | _ | _ | _ | _ | <b>‡</b> | $C = C' \cdot \overline{Dn}$ | | BILD | _ | _ | _ | _ | <b>‡</b> | $C = \overline{Dn}$ | | BIOR | _ | _ | _ | _ | <b>‡</b> | $C = C' + \overline{Dn}$ | | BIST | _ | _ | _ | _ | _ | | | BIXOR | _ | _ | _ | _ | <b>‡</b> | $C = C' \cdot Dn + \overline{C'} \cdot \overline{Dn}$ | | BLD | _ | _ | _ | _ | <b>‡</b> | C = Dn | | BNOT | _ | _ | _ | _ | _ | | | BOR | _ | _ | _ | _ | <b>‡</b> | C = C' + Dn | | BSET | _ | _ | _ | _ | _ | | | BSR | _ | _ | _ | _ | — | | | BST | _ | _ | _ | _ | _ | | | BTST | _ | _ | <b>‡</b> | _ | _ | $Z = \overline{Dn}$ | | BXOR | _ | _ | _ | _ | <b>‡</b> | $C = C' \cdot \overline{Dn} + \overline{C'} \cdot Dn$ | | CLRMAC | | | | | | Cannot be used in the LSI | | Instruction | Н | N | Z | ٧ | С | Definition | |-------------|----------|----------|----------|----------|----------|------------------------------------------------------------------------------------| | CMP | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | $H = Sm-4 \cdot \overline{Dm-4} + \overline{Dm-4} \cdot Rm-4 + Sm-4 \cdot Rm-4$ | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Sm} \cdot Dm \cdot \overline{Rm} + Sm \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot \overline{Dm} + \overline{Dm} \cdot Rm + Sm \cdot Rm$ | | DAA | * | <b>‡</b> | <b>‡</b> | * | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C: decimal arithmetic carry | | DAS | * | <b>1</b> | <b>‡</b> | * | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C: decimal arithmetic borrow | | DEC | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = Dm \cdot \overline{Rm}$ | | DIVXS | _ | <b>\</b> | <b>‡</b> | _ | _ | $N = Sm \cdot \overline{Dm} + \overline{Sm} \cdot Dm$ | | | | | | | | $Z = \overline{Sm} \cdot \overline{Sm-1} \cdot \dots \cdot \overline{S0}$ | | DIVXU | _ | <b>\</b> | <b>‡</b> | _ | _ | N = Sm | | | | | | | | $Z = \overline{Sm} \cdot \overline{Sm-1} \cdot \dots \cdot \overline{S0}$ | | EEPMOV | _ | _ | _ | _ | _ | | | EXTS | _ | <b>‡</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | EXTU | _ | 0 | <b>‡</b> | 0 | _ | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | INC | _ | <b>\</b> | <b>‡</b> | <b>‡</b> | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Dm} \cdot Rm$ | | JMP | _ | _ | _ | _ | _ | | | JSR | _ | _ | _ | — | _ | | | LDC | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | | LDM | _ | _ | _ | _ | _ | | | LDMAC | | | | | | Cannnot be used in the LSI | | MAC | | | | | | | | Instruction | н | N | z | v | С | Definition | |-------------|----------|----------|----------|----------|----------|------------------------------------------------------------------------------| | MOV | _ | <b>‡</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | MOVFPE | | | | | | Can not be used in the LSI | | MOVTPE | | | | | | | | MULXS | _ | <b>‡</b> | <b>‡</b> | _ | _ | N = R2m | | | | | | | | $Z = \overline{R2m} \cdot \overline{R2m-1} \cdot \cdots \cdot \overline{R0}$ | | MULXU | _ | _ | _ | _ | _ | | | NEG | <b>‡</b> | <b>1</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | H = Dm-4 + Rm-4 | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | $V = Dm \cdot Rm$ | | | | | | | | C = Dm + Rm | | NOP | _ | _ | _ | _ | _ | | | NOT | _ | <b>\</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | OR | _ | <b>1</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | ORC | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | | POP | _ | <b>1</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | PUSH | _ | <b>1</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | ROTL | _ | <b>1</b> | <b>‡</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C = Dm (1-bit shift) or $C = Dm-1$ (2-bit shift) | | ROTR | _ | <b>‡</b> | <b>‡</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or $C = D1$ (2-bit shift) | | Instruction | н | N | Z | ٧ | С | Definition | |-------------|----------|----------|----------|----------|----------|----------------------------------------------------------------------------------------------------------------------------------| | ROTXL | _ | <b>‡</b> | <b>‡</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = Dm (1-bit shift) or C = Dm-1 (2-bit shift) | | ROTXR | _ | <b>‡</b> | <b>‡</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or $C = D1$ (2-bit shift) | | RTE | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | Stores the corresponding bits of the result. | | RTS | _ | _ | _ | _ | _ | | | SHAL | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Dm \cdot Dm - 1 + \overline{Dm} \cdot \overline{Dm - 1}} $ (1-bit shift) | | | | | | | | $V = \overline{Dm \cdot Dm - 1 \cdot Dm - 2 \cdot \overline{Dm} \cdot \overline{Dm - 1} \cdot \overline{Dm - 2}} (2-bit shift)$ | | | | | | | | C = Dm (1-bit shift) or C = Dm-1 (2-bit shift) | | SHAR | _ | <b>‡</b> | <b>‡</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or $C = D1$ (2-bit shift) | | SHLL | _ | <b>‡</b> | <b>‡</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \cdots \cdot \overline{R0}$ | | | | | | | | C = Dm (1-bit shift) or $C = Dm-1$ (2-bit shift) | | SHLR | _ | 0 | <b>‡</b> | 0 | <b>‡</b> | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm} - 1 \cdot \dots \cdot \overline{R0}$ | | | | | | | | C = D0 (1-bit shift) or $C = D1$ (2-bit shift) | | SLEEP | _ | _ | _ | _ | _ | | | STC | _ | _ | _ | _ | _ | | | STM | _ | _ | _ | _ | _ | | | STMAC | | | | | | Cannot be used in the LSI | | Instruction | Н | Ν | Z | ٧ | С | Definition | |-------------|-----------|----------|----------|----------|-----------|------------------------------------------------------------------------------------| | SUB | <b>\$</b> | <b>‡</b> | <b>1</b> | <b>‡</b> | <b>‡</b> | $H = Sm-4 \cdot \overline{Dm-4} + \overline{Dm-4} \cdot Rm-4 + Sm-4 \cdot Rm-4$ | | | | | | | | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Sm} \cdot Dm \cdot \overline{Rm} + Sm \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot \overline{Dm} + \overline{Dm} \cdot Rm + Sm \cdot Rm$ | | SUBS | _ | _ | _ | _ | _ | | | SUBX | <b>\$</b> | <b>‡</b> | <b>1</b> | <b>‡</b> | <b>\$</b> | $H = Sm-4 \cdot \overline{Dm-4} + \overline{Dm-4} \cdot Rm-4 + Sm-4 \cdot Rm-4$ | | | | | | | | N = Rm | | | | | | | | $Z = Z' \cdot \overline{Rm} \cdot \dots \cdot \overline{R0}$ | | | | | | | | $V = \overline{Sm} \cdot Dm \cdot \overline{Rm} + Sm \cdot \overline{Dm} \cdot Rm$ | | | | | | | | $C = Sm \cdot \overline{Dm} + \overline{Dm} \cdot Rm + Sm \cdot Rm$ | | TAS* | _ | <b>‡</b> | <b>‡</b> | 0 | _ | N = Dm | | | | | | | | $Z = \overline{Dm} \cdot \overline{Dm-1} \cdot \cdots \cdot \overline{D0}$ | | TRAPA | _ | _ | _ | _ | _ | | | XOR | _ | <b>1</b> | <b>‡</b> | 0 | _ | N = Rm | | | | | | | | $Z = \overline{Rm} \cdot \overline{Rm-1} \cdot \cdots \cdot \overline{R0}$ | | XORC | <b>‡</b> | <b>1</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | Stores the corresponding bits of the result. | | | | | | | | No flags change when the operand is EXR. | Note: \* Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. # Appendix B Internal I/O Register ## **B.1** Addresses | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data<br>Bus<br>Width | |--------------|------------------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------------|----------------------| | H'EBC0 | MRA | SM1 | SM0 | DM1 | DM0 | MD1 | MD0 | DTS | Sz | DTC | 16/32* | | to<br>H'EFBF | SAR | | | | | | | | | -<br>-<br>- | bits | | | MRB | CHNE | DISEL | _ | _ | _ | _ | _ | _ | - | | | | DAR | | | | | | | | | - | | | | CRA | | | | | | | | | - | | | | CRB | | | | | | | | | - | | | H'FDB4 | SCRX | _ | _ | _ | _ | FLSHE | _ | _ | _ | FLASH | 8 bits | | H'FDD0 | SMR3 | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI3 | 8 bits | | H'FDD1 | BRR3 | | | | | | | | | - | | | H'FDD2 | SCR3 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | - | | | H'FDD3 | TDR3 | | | | | | | | | - | | | H'FDD4 | SSR3 | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | - | | | H'FDD5 | RDR3 | | | | | | | | | | | | H'FDD6 | SCMR3 | _ | _ | _ | _ | SDIR | _ | _ | _ | | | | H'FDE4 | SBYCR | SSBY | STS2 | STS1 | STS0 | OPE | _ | _ | _ | Power-down state | 8 bits | | H'FDE5 | SYSCR | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | RAME | MCU | 8 bits | | H'FDE6 | SCKCR | PSTOP | _ | _ | _ | _ | SCK2 | SCK1 | SCK0 | Clock pulse generator | 8 bits | | H'FDE7 | MDCR | _ | _ | _ | _ | _ | MDS2 | MDS1 | MSD0 | MCU | 8 bits | | H'FDE8 | MSTPCRA | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | Power-down | 8 bits | | H'FDE9 | MSTPCRB | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | state | | | H'FDEA | MSTPCRC | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | | | H'FDEB | PFCR | _ | _ | BUZZE | _ | AE3 | AE2 | AE1 | AE0 | Bus controller | 8 bits | | H'FDEC | LPWRCR | DTON | LSON | NESEL | SUBSTP | RFCUT | _ | STC1 | STC0 | Power-down state | 8 bits | | H'FE00 | BARA | | | | | | | | | PBC | 16 bits | | H'FE01 | _ | BAA23 | BAA22 | BAA21 | BAA20 | BAA19 | BAA18 | BAA17 | BAA16 | _ | | | H'FE02 | = | BAA15 | BAA14 | BAA13 | BAA12 | BAA11 | BAA10 | BAA9 | BAA8 | - | | | H'FE03 | _ | BAA7 | BAA6 | BAA5 | BAA4 | BAA3 | BAA2 | BAA1 | BAA0 | | | | | | | | | | | | | | | 721 | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data<br>Bus<br>Width | |-------------------|------------------|---------|--------|---------|---------|---------|---------|---------|---------|----------------|----------------------| | H'FE04 | BARB | _ | _ | _ | _ | _ | _ | _ | _ | PBC | 16 bits | | H'FE05 | _ | BAB23 | BAB22 | BAB21 | BAB20 | BAB19 | BAB18 | BAB17 | BAB16 | - | | | H'FE06 | _ | BAB15 | BAB14 | BAB13 | BAB12 | BAB11 | BAB10 | BAB9 | BAB8 | - | | | H'FE07 | _ | BAB7 | BAB6 | BAB5 | BAB4 | BAB3 | BAB2 | BAB1 | BAB0 | - | | | H'FE08 | BCRA | CMFA | CDA | BAMRA2 | BAMRA1 | BAMRA0 | CSELA1 | CSELA0 | BIEA | | 8 bits | | H'FE09 | BCRB | CMFB | CDB | BAMRB2 | BAMRB1 | BAMRB0 | CSELB1 | CSELB0 | BIEB | - | | | H'FE12 | ISCRH | IRQ7SCE | RQ7SCA | IRQ6SCE | IRQ6SCA | IRQ5SCE | IRQ5SCA | IRQ4SCE | IRQ4SCA | Interrupt | 8 bits | | H'FE13 | ISCRL | IRQ3SCE | RQ3SCA | IRQ2SCE | IRQ2SCA | IRQ1SCE | IRQ1SCA | IRQ0SCE | IRQ0SCA | controller | | | H'FE14 | IER | IRQ7E | IRQ6E | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | | | | H'FE15 | ISR | IRQ7F | IRQ6F | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | | | H'FE16<br>to | DTCER | DTCE7 | DTCE6 | DTCE5 | DTCE4 | DTCE3 | DTCE2 | DTCE1 | DTCE0 | DTC | 8 bits | | H'FE1A,<br>H'FE1E | | | | | | | | | | _ | | | H'FE1F | DTVECR | SWDTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | | | | H'FE30 | P1DDR | _ | P16DDR | _ | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | Port | 8 bits | | H'FE32 | P3DDR | _ | P36DDR | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P30DDR | _ | | | H'FE36 | P7DDR | P77DDR | _ | P75DDR | P74DDR | _ | _ | _ | _ | | | | H'FE39 | PADDR | _ | _ | _ | _ | PA3DDR | PA2DDR | PA1DDR | PA0DDR | | | | H'FE3A | PBDDR | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | | | | H'FE3B | PCDDR | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | | | | H'FE3C | PDDDR | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | _ | | | H'FE3D | PEDDR | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | _ | | | H'FE3E | PFDDR | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | _ | | | H'FE3F | PGDDR | _ | _ | _ | PG4DDR | PG3DDR | PG2DDR | PG1DDR | _ | _ | | | H'FE40 | PAPCR | _ | _ | _ | _ | PA3PCR | PA2PCR | PA1PCR | PA0PCR | _ | | | H'FE41 | PBPCR | PB7PCR | PB6PCR | PB5PCR | PB4PCR | PB3PCR | PB2PCR | PB1PCR | PB0PCR | _ | | | H'FE42 | PCPCR | PC7PCR | PC6PCR | PC5PCR | PC4PCR | PC3PCR | PC2PCR | PC1PCR | PC0PCR | | | | H'FE43 | PDPCR | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | | | | H'FE44 | PEPCR | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | _ | | | H'FE46 | P3ODR | _ | _ | P35ODR | P34ODR | P33ODR | P32ODR | P31ODR | P30ODR | _ | | | H'FE47 | PAODR | _ | _ | _ | _ | PA3ODR | PA2ODR | PA10DR | PA0ODR | | | | H'FEB0 | TSTR | _ | _ | _ | _ | _ | CST2 | CST1 | CST0 | TPU | 8 bits | | H'FEB1 | TSYR | _ | _ | _ | _ | _ | SYNC2 | SYNC1 | SYNC0 | | | | H'FEC0 | IPRA | | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | Interrupt | 8 bits | | H'FEC1 | IPRB | | IPR6 | IPR5 | IPR4 | | IPR2 | IPR1 | IPR0 | controller | | | H'FEC2 | IPRC | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | <del>-</del> | | | H'FEC3 | IPRD | _ | IPR6 | IPR5 | IPR4 | _ | _ | _ | _ | | | | Address | Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data<br>Bus<br>Width | |---------|----------|-------|-------|--------|-----------|--------|-------|-------|-------|----------------|----------------------| | H'FEC4 | | — | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | Interrupt | 8 bits | | H'FEC5 | | | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | controller | O DIIG | | H'FEC6 | | | IPR6 | IPR5 | IPR4 | | _ | _ | _ | = | | | H'FEC8 | | | IPR6 | IPR5 | IPR4 | | IPR2 | IPR1 | IPR0 | = | | | | | | | | | | | | | - | | | H'FEC9 | | _ | — | - | —<br>IPR4 | _ | IPR2 | IPR1 | IPR0 | - | | | H'FECA | | _ | IPR6 | IPR5 | | _ | _ | | | _ | | | H'FECE | | | IPR6 | IPR5 | IPR4 | | | | | D | 01.7 | | - | ABWCR | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | Bus controller | 8 DITS | | H'FED1 | | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | - | | | H'FED2 | | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | - | | | H'FED3 | | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | = | | | H'FED4 | BCRH | ICIS1 | ICIS0 | BRSTRM | BRSTS1 | BRSTS0 | _ | _ | | _ | | | H'FED5 | BCRL | BRLE | _ | _ | _ | _ | _ | _ | WAITE | | | | H'FEDB | RAMER | _ | _ | _ | _ | RAMS | _ | RAM1 | RAM0 | FLASH | 8 bits | | H'FF00 | P1DR | _ | P16DR | _ | P14DR | P13DR | P12DR | P11DR | P10DR | Port | 8 bits | | H'FF02 | P3DR | _ | P36DR | P35DR | P34DR | P33DR | P32DR | P31DR | P30DR | _ | | | H'FF06 | P7DR | P77DR | _ | P75DR | P74DR | _ | _ | _ | _ | _ | | | H'FF09 | PADR | _ | _ | _ | _ | PA3DR | PA2DR | PA1DR | PA0DR | _ | | | H'FF0A | PBDR | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | _ | | | H'FF0B | PCDR | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | _ | | | H'FF0C | PDDR | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | | | H'FF0D | PEDR | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | _ | | | H'FF0E | PFDR | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | _ | | | H'FF0F | PGDR | _ | _ | _ | PG4DR | PG3DR | PG2DR | PG1DR | _ | _ | | | H'FF10 | TCR0 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU0 | 8 bits | | H'FF11 | TMDR0 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | _ | | | H'FF12 | TIOR0H | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | = | | | H'FF13 | TIOR0L | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | _ | | | H'FF14 | TIER0 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | _ | | | H'FF15 | TSR0 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | = | | | H'FF16 | TCNT0 | | | | | | | | | _ | 16 bits | | H'FF17 | | | | | | | | | | - | | | H'FF18 | TGR0A | | | | | | | | | - | | | H'FF19 | | | | | | | | | | = | | | H'FF1A | TGR0B | | | | | | | | | = | | | H'FF1B | | | | | | | | | | = | | | H'FF1C | TGR0C | | | | | | | | | | | | H'FF1D | | | | | | | | | | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data<br>Bus<br>Width | |------------------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------|----------------------| | H'FF1E | TGR0D | | | | | | | | | TPU0 | 16 bits | | H'FF1F | | | | | | | | | | | | | H'FF20 | TCR1 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU1 | 8 bits | | H'FF21 | TMDR1 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | | | H'FF22 | TIOR1 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | | H'FF24 | TIER1 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | | | | H'FF25 | TSR1 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | | | H'FF26 | TCNT1 | | | | | | | | | _ | 16 bits | | H'FF27 | _ | | | | | | | | | _ | | | H'FF28 | TGR1A | | | | | | | | | | | | H'FF29 | | | | | | | | | | | | | H'FF2A | TGR1B | | | | | | | | | | | | H'FF2B | _ | | | | | | | | | | | | H'FF30 | TCR2 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU2 | 8 bits | | H'FF31 | TMDR2 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | | | H'FF32 | TIOR2 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | | H'FF34 | TIER2 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | | H'FF35 | TSR2 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | | | | H'FF36 | TCNT2 | | | | | | | | | _ | 16 bits | | H'FF37 | | | | | | | | | | | | | H'FF38 | TGR2A | | | | | | | | | | | | H'FF39 | | | | | | | | | | | | | H'FF3A | TGR2B | | | | | | | | | | | | H'FF3B | | | | | | | | | | | | | H'FF68 | TCR0 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR0,TMR1 | 8 bits | | H'FF69 | TCR1 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | | | | H'FF6A | TCSR0 | CMFB | CMFA | OVF | ADTE | _ | _ | _ | _ | | | | H'FF6B | TCSR1 | CMFB | CMFA | OVF | _ | _ | _ | _ | _ | | | | H'FF6C | TCORA0 | | | | | | | | | | 8/16 | | H'FF6D | TCORA1 | | | | | | | | | _ | bits | | H'FF6E | TCORB0 | | | | | | | | | | | | H'FF6F | TCORB1 | | | | | | | | | | | | H'FF70 | TCNT0 | | | | | | | | | _ | | | H'FF71 | TCNT1 | | | | | | | | | | | | H'FF74 | TCSR0 | OVF | WT/IT | TME | _ | _ | CKS2 | CKS1 | CKS0 | Watchdog | 16 bits | | H'FF75<br>(read) | TCNT0 | | | | | | | | | timer 0 | | | H'FF77<br>(read) | RSTCSR | WOVF | RSTE | _ | _ | _ | _ | _ | _ | | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data<br>Bus<br>Width | |------------------|------------------|-------|-------|-------|-------|---------|-------|-------|-------|----------------|----------------------| | H'FF78 | SMR0 | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI0 | 8 bits | | H'FF79 | BRR0 | | | | | | | | | = | | | H'FF7A | SCR0 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | = | | | H'FF7B | TDR0 | | | | | | | | | _ | | | H'FF7C | SSR0 | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | _ | | | H'FF7D | RDR0 | | | | | | | | | _ | | | H'FF7E | SCMR0 | _ | _ | _ | _ | SDIR | _ | _ | _ | | | | H'FF80 | SMR1 | C/A | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | SCI1 | 8 bits | | H'FF81 | BRR1 | | | | | | | | | _ | | | H'FF82 | SCR1 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | | H'FF83 | TDR1 | | | | | | | | | _ | | | H'FF84 | SSR1 | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | _ | | | H'FF85 | RDR1 | | | | | | | | | _ | | | H'FF86 | SCMR1 | _ | _ | _ | _ | SDIR | _ | _ | _ | | | | H'FF90 | ADDRAH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | A/D converter | 8 bits | | H'FF91 | ADDRAL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | | H'FF92 | ADDRBH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | H'FF93 | ADDRBL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | | H'FF94 | ADDRCH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | | | H'FF95 | ADDRCL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | | H'FF96 | ADDRDH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | | | H'FF97 | ADDRDL | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | | H'FF98 | ADCSR | ADF | ADIE | ADST | SCAN | _ | CH2 | CH1 | CH0 | _ | | | H'FF99 | ADCR | TRGS1 | TRGS0 | _ | _ | CKS1 | CKS0 | _ | _ | | | | H'FFA2 | TCSR1 | OVF | WT/ĪT | TME | PSS | RST/NMI | CKS2 | CKS1 | CKS0 | Watchdog | 16 bits | | H'FFA3<br>(read) | TCNT1 | | | | | | | | | timer 1 | | | H'FFA8 | FLMCR1 | FWE | SWE1 | ESU1 | PSU1 | EV1 | PV1 | E1 | P1 | FLASH | 8 bits | | H'FFA9 | FLMCR2 | FLER | _ | _ | _ | _ | _ | _ | _ | | | | H'FFAA | EBR1 | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | | | | H'FFAB | EBR2 | _ | _ | _ | _ | _ | _ | EB9 | EB8 | | | | H'FFAC | FLPWCR | PDWND | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFB0 | PORT1 | _ | P16 | _ | P14 | P13 | P12 | P11 | P10 | Port | 8 bits | | H'FFB2 | PORT3 | _ | _ | P35 | P34 | P33 | P32 | P31 | P30 | = | | | H'FFB3 | PORT4 | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | _ | | | H'FFB6 | PORT7 | _ | P76 | _ | _ | _ | _ | _ | _ | _ | | | H'FFB9 | PORTA | _ | _ | | _ | PA3 | PA2 | PA1 | PA0 | =<br> | | | Address | Register<br>Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module<br>Name | Data<br>Bus<br>Width | |---------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------|----------------------| | H'FFBA | PORTB | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | Port | 8 bits | | H'FFBB | PORTC | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | _ | | | H'FFBC | PORTD | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | _ | | | H'FFBD | PORTE | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | _ | | | H'FFBE | PORTF | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | = | | | H'FFBF | PORTG | _ | _ | _ | PG4 | PG3 | PG2 | PG1 | PG0 | = | | Note: \* Located in on-chip RAM. The bus width is 32 bits when the DTC accesses this area as register information, and 16 bits otherwise. ### **B.2** Functions #### MRA-DTC Mode Register A #### H'EBC0 to H'EFBF DTC #### **Source Address Mode** | 0 | | SAR is fixed | |---|---|----------------------------------------------------------------------------| | 1 | 0 | SAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | | (by +1 when $Sz = 0$ ; by +2 when $Sz = 1$ ) | | | 1 | SAR is decremented after a transfer | | | | (by $-1$ when $Sz = 0$ ; by $-2$ when $Sz = 1$ ) | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------|-----------------------------|----------------|----------------|----------------|----------------|--|--|--| | | CHNE | DISEL | _ | _ | _ | _ | _ | _ | | | | | Initial value: | Unde-<br>fined | | | | R/W : | N : | | _ | _ | _ | _ | _ | _ | | | | | Reserved Only 0 should be written to these bits DTC Interrupt Select 0 After a data transfer ends, the CPU interrupt is disabled | | | | | | | | | | | | | | | 1 | | nsfer counte<br>ansfer ends | | nterrupt is e | enabled | | | | | | DTC Chain Transfer Enable O End of DTC data transfer 1 DTC chain transfer | | | | | | | | | | | | | SAR—DTC | Sour | ce Ad | ldres | s Reg | ister | H'EBC0 to | H'EF | BF | | | DTC | |----------------|-------|--------|-------|-------|-------|-----------|-------|-------|-------|-------|-------| | Bit : | 23 | 22 | 21 | 20 | 19 | | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | Initial value: | Unde- | -Unde- | Unde- | Unde- | Unde- | | Unde- | Unde | Unde- | Unde- | Unde- | | | fined | fined | fined | fined | fined | | fined | fined | fined | fined | fined | | R/W : | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | | | | | | | | | | | | | | ### Specifies transfer data source address | DAR—DTC | Desti | natio | n Ado | dress | Regi | ster H'EBC0 to H | 'EFF | 3F | | | DTC | |----------------|-------|-------|--------|-------|--------|------------------|-------|-------|-------|-------|-------| | Bit : | 23 | 22 | 21 | 20 | 19 | | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | Initial value: | Unde- | Unde | -Unde- | -Unde | -Unde- | ( | Jnde- | Unde- | Unde- | Unde- | Unde- | | | fined | fined | fined | fined | fined | 1 | fined | fined | fined | fined | fined | | R/W : | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | | | | | | | | | | | | | | Specifies transfer data destination address #### SCRX—Serial Control Register X H'FDB4 **FLASH** Bit 7 6 3 2 0 5 **FLSHE** Initial value: 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W Flash memory control register enable Note: \* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted, and it is not possible to choose between LSB-first or MSB-first transfer. #### Selects Asynchronous Mode or Clocked Synchronous Mode | 0 | Asynchronous mode | |---|--------------------------| | 1 | Clocked synchronous mode | Note: For details, see section 13.2.8, Bit Rate Register (BRR). | Bit | : | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | 0 | _ | | | | | | | | |---------------|-----|-----|--------------|------------|------------------------------|--------------------------------------------|---------|--------------|-----------------------------|---------------------------------------------------------|-----------------------------------------|--|--|--|--|--|--|--| | | | TIE | RIE | TE | RE | М | PIE | TEIE | CKE1 | CKE0 | | | | | | | | | | Initial value | e : | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | • | | | | | | | | | R/W | : | R/W | R/W | R/W | R/W | R | 2/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | C | ock F | Enable | | | | | | | | | | | | | | | | | | | | | hronous mo | nde | Internal c | clock/SCK pin | | | | | | | | | | | | | | | | | | | functions | as I/O port | | | | | | | | | | | | | | | | Clocke | ed synchror | nous mode | Internal clock/SCK pin functions as serial clock output | | | | | | | | | | | | | | | | 1 Asynchronous mode Internal clock/SCK pin | | | | | | | | | | | | | | | | | | | | | | | | functions | as clock output*1 | | | | | | | | | | | | | | | | Clocke | ed synchror | nous mode | | clock/SCK pin<br>as serial clock output | | | | | | | | | | | | | | 1 | * | Setting | g prohibited | *2 | Turictions | as serial clock output | | | | | | | | | | | | | | T | | | | _ | | | | | | | | | | | | | | | | | | | rupt Enabl | e<br>) request di | eahlad*3 | | | | | | | | | | | | | | | | | | | ) request an | | | | | | | | | | | | | | | | • | | | | , - 1 | | | | | | | | | | | | | | | | tiprocesso | | | | | | | | | | | | | | | | | | | 0 | [Clearing of | | | ots disabled | 1 | | | | | | | | | | | | | | | | | | | cleared to | 0 | | | | | | | | | | | | | | | | • When MF | | | | | | | | | | | | | | | | | | | 1 | Multiproce | | | | | | (EDI) | | | | | | | | | | | | | | | | | | receive erro<br>F, FER, and | | ` ' | | | | | | | | | | | | | | | | - | | | _ | 1 is received. | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | Receive E | | .*E | 1 | | | | | | | | | | | | | | | | | | otion disable | | | | | | | | | | | | | | | | | | | | | u - | ] | | | | | | | | | | | | | | | | | mit Enabl | | :7 | | | | | | | | | | | | | | | | | | | n disabled*<br>n enabled* | | | | | | | | | | | | | | | | | | | ransmissic | n enabled | | | | | | | | | | | | | | | | | | eceive Inter | - | | | | | | | | | | | | | | | | | | | | | errupt (RXI)<br>est disabled | | uest an | d receive e | rror | | | | | | | | | | | | | - | | | errupt (RXI) | | ıest an | d receive e | rror | | | | | | | | | | | | | | | | est enabled | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### Transmit Interrupt Enable | 0 | Transmit data empty interrupt (TXI) requests disabled | |---|-------------------------------------------------------| | 1 | Transmit data empty interrupt (TXI) requests enabled | Note: TXI cancellation can be performed by reading 1 from the TDRE flag, then clearing it to 0, or by clearing the TIE bit to 0. Notes: \*1 Outputs a clock of the same frequency as the bit rate. - \*2 The CKE1 bit of SCR3 should be cleared to 0. - \*3 TEI cancellation can be performed by reading 1 from the TDRE flag in SSR, then clearing it to 0 and clearing the TEND flag to 0, or by clearing the TEIE bit to 0. - \*4 When receive data including MPB = 0 is received, receive data transfer from RSR to RDR, receive error detection, and setting of the RDRF, FER, and ORER flags in SSR, is not performed. When receive data including MPB = 1 is received, the MPB bit in SSR is set to 1, the MPIE bit is cleared to 0 automatically, and generation of RXI and ERI interrupts (when the TIE and RIE bits in SCR are set to 1) and FER and ORER flag setting is enabled. - \*5 Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags, which retain their states. - \*6 Serial reception is started in this state when a start bit is detected in asynchronous mode or serial clock input is detected in clocked synchronous mode. SMR setting must be performed to decide the receive format before setting the RE bit to 1. - \*7 The TDRE flag in SSR is fixed at 1. - \*8 In this state, serial transmission is started when transmit data is written to TDR and the TDRE flag in SSR is cleared to 0. SMR setting must be performed to decide the transmit format before setting the TE bit to 1. - \*9 RXI and ERI cancellation can be performed by reading 1 from the RDRF flag, or the FER, PER, or ORER flag, then clearing the flag to 0, or by clearing the RIE bit to 0. | TDR3— | Transm | it Data R | H'FDD3 | 3 | | SCI3 | | | | |------------|--------|-----------|--------|-----|-----|------|-----|-----|-----| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | Initial va | lue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | | | - | | | | | | | | Stores data for serial transmission #### Transmit Data Register Empty - 0 [Clearing conditions] - When 0 is written to TDRE after reading TDRE = 1 - When the DTC is activated by a TXI interrupt and writes data to TDR - 1 [Setting conditions] - When the TE bit in SCR is 0 - When data is transferred from TDR to TSR and data can be written to TDR Notes: \*1 Only 0 can be written, to clear the flag. - \*2 If a parity error occurs, the receive data is transferred to RDR but the RDRF flags is not set. Also, subsequent serial reception cannot be continued while the PER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. - \*3 In 2-stop-bit mode, only the first stop bit is checked for a value of 1; the second stop bit is not checked. If a framing error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Serial reception cannot be continued while the FER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. - \*4 The receive data prior to the overrun error is retained in RDR, and the data received subsequently is lost. Serial reception cannot be continued while the ORER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued either. | RDR3— | Receive | Data Reg | gister 3 | | | H'FDD | 5 | | SCI3 | |------------|---------|----------|----------|-----|-------------|-------------|------|---|------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | R | R | R | R | R | R | R | | | | | | Sto | ores receiv | ed serial d | lata | | | | Bit : | 7 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |----------------|-----------------------------|-----------|------|------------------------------|-------------|---------------|----------------|---------------|-------------|--|--|--| | | SSBY | | STS | 2 STS1 | STS0 | OPE | _ | _ | _ | | | | | Initial value: | 0 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | R/W : | R/W | | R/W | R/W | R/W | R/W | | | _ | | | | | | | | | | | | | | | | | | | | Output Port Enable | | | | | | | | | | | | | | | | 0 | In software s | tandby mod | le and watc | h mode, an | d in a direct | transition, | | | | | | | | | address bus | and bus co | ntrol signals | s are high-in | npedance | | | | | | | | | 1 | In software s | tandby mod | le and watc | h mode, an | d in a direct | transition, | | | | | | | | | address bus | and bus co | ntrol signals | s retain their | output stat | e | | | | | | S | '<br>tand | by T | imer Select | | | | | | | | | | | | 0 0 | 0 | Standby time | = 8192 stat | tes | | | | | | | | | | | 1 | Standby time | = 16384 sta | ates | | | | | | | | | | 1 | 0 | Standby time | = 32768 sta | ates | | | | | | | | | | | 1 | Standby time | = 65536 sta | ates | | | | | | | | | 1 | 1 0 | 0 | Standby time = 131072 states | | | | | | | | | | | | | 1 | Standby time | = 262144 s | states | | | | | | | | | | 1 | 0 | Reserved | | | | | | | | | | | 1 Standby time = 16 states* | | | | | | | | | | | | Note: \* Not used on the F-ZTAT version. ## **Software Standby** - Transition to sleep mode after execution of SLEEP instruction in high-speed mode or medium-speed mode - Transition to subsleep mode after execution of SLEEP instruction in subactive mode - Transition to software standby mode, subactive mode, or watch mode after execution of SLEEP instruction in high-speed mode or medium-speed mode Transition to watch mode or high-speed mode after execution of SLEEP instruction in subactive mode #### Reserved Only 0 should be written to this bit #### ø Clock Output Control | | • | | | | |-------|----------------|---------------|-------------------|----------------| | PSTOP | High-Speed | Sleep Mode, | Software | Hardware | | | Mode, Medium- | Subsleep Mode | Standby Mode, | Standby Mode | | | Speed Mode, | | Watch Mode, | | | | Subactive Mode | | Direct Transition | | | 0 | ø output | ø output | Fixed high | High impedance | | 1 | Fixed high | Fixed high | Fixed high | High impedance | | MDCR_ | -Mode | Control | Register | |--------|-------|---------|-----------| | MIDCIN | MUUUC | Common | ILCEISTOI | H'FDE7 MCU | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----------|---|---|---|---|---|------|------|------| | | | | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | | Initial value | <b>:</b> | 1 | 0 | 0 | 0 | 0 | * | * | * | | R/W | : | _ | _ | _ | _ | _ | R | R | R | Current mode pin operating mode Note: \* Determined by pins MD2 to MD0. MSTPCRA—Module Stop Control Register A H'FDE8 Power-Down State MSTPCRB—Module Stop Control Register B H'FDE9 MSTPCRC—Module Stop Control Register C H'FDEA #### **MSTPCRA** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial valu | ie: | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W # **MSTPCRB** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | МЅТРВ3 | MSTPB2 | MSTPB1 | MSTPB0 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W #### **MSTPCRC** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | Initial value | : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | | | | | | | | | | | # **Specifies Module Stop Mode** | 0 | Module stop mode is cleared | |---|-----------------------------| | 1 | Module stop mode is set | | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------------------------------------|--------------|-------|-------------------------------------|-------------|-------|-----|-----| | | | _ | _ | BUZZE | | AE3 | AE2 | AE1 | AE0 | | Modes 4 and | 5 | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | Modes 6 and | 7 | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | | | | | | | | | | | | | | Reserved<br>Only 0 sho<br>to these b | ould be writ | ten | Reserve<br>Only 0 sl<br>to this bit | hould be wr | itten | | | #### **Address Output Enable** | | | | _ | | | |---|---|---|---|------------------------------------------------------|-------------------| | 0 | 0 | 0 | 0 | A8 to A23 output disabled | (Initial value)*1 | | | | | 1 | A8 output enabled; A9 to A23 output disabled | | | | | 1 | 0 | A8, A9 output enabled; A10 to A23 output disabled | | | | | | 1 | A8 to A10 output enabled; A11 to A23 output disabled | | | | 1 | 0 | 0 | A8 to A11 output enabled; A12 to A23 output disabled | | | | | | 1 | A8 to A12 output enabled; A13 to A23 output disabled | | | | | 1 | 0 | A8 to A13 output enabled; A14 to A23 output disabled | | | | | | 1 | A8 to A14 output enabled; A15 to A23 output disabled | | | 1 | 0 | 0 | 0 | A8 to A15 output enabled; A16 to A23 output disabled | | | | | | 1 | A8 to A16 output enabled; A17 to A23 output disabled | | | | | 1 | 0 | A8 to A17 output enabled; A18 to A23 output disabled | | | | | | 1 | A8 to A18 output enabled; A19 to A23 output disabled | | | | 1 | 0 | 0 | A8 to A19 output enabled; A20 to A23 output disabled | | | | | | 1 | A8 to A20 output enabled; A21 to A23 output disabled | (Initial value)*2 | | | | 1 | 0 | A8 to A21 output enabled; A22, A23 output disabled | | | | | | 1 | A8 to A23 output enabled | | Notes: \*1 In expanded mode with ROM, bits AE3 to AE0 are initialized to B'0000. In expanded mode with ROM, address pins A0 to A7 are made address outputs by setting the corresponding DDR bits to 1. \*2 In ROMless expanded mode, bits AE3 to AE0 are initialized to B'1101. In ROMless expanded mode, address pins A0 to A7 are always address outputs. ## **BUZZ Output Enable** - 0 Functions as PF1 I/O pin - 1 Functions as BUZZ output pin #### Direct-Transfer On Flag - When a SLEEP instruction is executed in high-speed mode or medium-speed mode, a transition is made to sleep mode, software standby mode, or watch mode\* When a SLEEP instruction is executed in subactive mode, a transition is made to subsleep mode or watch mode - When a SLEEP instruction is executed in high-speed mode or medium-speed mode, a transition is made directly to subactive mode\*, or a transition is made to sleep mode or software standby mode When a SLEEP instruction is executed in subactive mode, a transition is made directly to high-speed mode, or a transition is made to subsleep mode Note: \* When a transition is made to watch mode or subactive mode, high-speed mode must be set. | Bit : | 31 | ••• | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------|---------------------|-----------------------------------------|---------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----|----------|----------|----------|----------|----------|----------|----------|----------| | | _ | | _ | BAA<br>23 | BAA<br>22 | BAA<br>21 | BAA<br>20 | BAA<br>19 | BAA<br>18 | BAA<br>17 | BAA<br>16 | | BAA<br>7 | BAA<br>6 | BAA<br>5 | BAA<br>4 | BAA<br>3 | BAA<br>2 | BAA<br>1 | BAA<br>0 | | Initial value : R/W : | Unde-<br>fined | • • • • • • • • • • • • • • • • • • • • | fined | | 0<br>R/W | 0<br>R/W | Bit : | 31 | ••• | 24 | 23<br>BAB | 22<br>BAB | 21<br>BAB | 20<br>BAB | 19<br>BAB | 18<br>BAB | 17<br>BAB | 16<br>BAB | | 7<br>BAB | 6<br>BAB | 5<br>BAB | 4<br>BAB | 3<br>BAB | 2<br>BAB | 1<br>BAB | 0<br>BAB | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | ••• | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value: R/W : | Unde-<br>fined<br>— | • • • • • • • • • • • • • • • • • • • • | Unde-<br>fined<br>— | - | 0<br>R/W ··· | 0<br>R/W These bits hold the channel A or B PC break address Note: \* Only 0 can be written, to clear the flag. R/W #### **PBC** BCRB—Break Control Register B H'FE09 7 6 5 4 3 2 0 Bit 1 **CMFB** CDB BAMRB2BAMRB1BAMRB0CSELB1CSELB0 **BIEB** Initial value: 0 0 0 0 0 0 0 R/W The bit configuration is the same as for BCRA R/W R/W R/W R/W R/W R/W R/W H'FE12 H'FE13 **Interrupt Controller** ## **ISCRH** | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------------|---|---------|---------|---------|---------|---------|---------|---------|---------| | | | IRQ7SCB | IRQ7SCA | IRQ6SCB | IRQ6SCA | IRQ5SCB | IRQ5SCA | IRQ4SCB | IRQ4SCA | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | | | | | | | | | | | #### **IRQ7 to IRQ4 Sense Control** #### **ISCRL** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|---------|---------|---------|---------|---------|---------|---------|---------| | | | IRQ3SCB | IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA | | Initial valu | ıe: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W #### IRQ3 to IRQ0 Sense Control | IRQnSCB | IRQnSCA | Interrupt Request Generation | |---------|---------|---------------------------------------------| | 0 | 0 | IRQn input low level | | | 1 | Falling edge of IRQn input | | 1 | 0 | Rising edge of IRQn input | | | 1 | Both falling and rising edges of IRQn input | (n=7 to 0) | ISR—IRQ | Stat | us Registo | er | | H'FE1 | 5 | <b>Interrupt Controller</b> | | | |--------------|------|------------|--------|--------|--------|--------|-----------------------------|--------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | IRQ7F | IRQ6F | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | Initial valu | ıe: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | | R/(W)* Indicates the status of IRQ7 to IRQ0 interrupt requests (n=7 to 0) Note: \* Only 0 can be written, to clear the flag. | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | DTCE7 | DTCE6 | DTCE5 | DTCE4 | DTCE3 | DTCE2 | DTCE1 | DTCE0 | | Initial value: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | | | | | | | | | | | #### **DTC Activation Enable** - 0 DTC activation by this interrupt is disabled - [Clearing conditions] - When the DISEL bit is 1 and the data transfer has ended - When the specified number of transfers have ended - DTC activation by this interrupt is enabled [Holding condition] When the DISEL bit is 0 and the specified number of transfers have not ended ## **Correspondence between Interrupt Sources and DTCER** | | Bit | | | | | | | | | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--| | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DTCERA | IRQ0 | IRQ1 | IRQ2 | IRQ3 | IRQ4 | IRQ5 | IRQ6 | IRQ7 | | | | | | DTCERB | _ | ADI | TGI0A | TGI0B | TGI0C | TGI0D | TGI1A | TGI1B | | | | | | DTCERC | TGI2A | TGI2B | _ | _ | _ | _ | _ | _ | | | | | | DTCERD | _ | _ | _ | _ | CMIA0 | CMIB0 | CMIA1 | CMIB1 | | | | | | DTCERE | _ | _ | _ | _ | RXI0 | TXI0 | RXI1 | TXI1 | | | | | | DTCERI | RXI3 | TXI3 | _ | _ | _ | _ | _ | _ | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SWDTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | R/(W)*1 | R/(W)*2 | | | | Sets vector number for DTC software activation DTC Software Activation Enable 0 DTC software activation is disabled [Clearing conditions] • When the DISEL bit is 0 and the specified number of transfers have not ended • When 0 is written to the DISEL bit after a software-activated data transfer end interrupt (SWDTEND) request has been sent to the CPU 1 DTC software activation is enabled [Holding conditions] | | | | | | | | | | | | | 0 R/(W)*1 DTC Softwa 0 DTC sc [Clearir • Whee • Whee interr 1 DTC sc [Holdin • Whee | SWDTE DTVEC6 0 0 R/(W)*1 R/(W)*2 DTC Software Activate 0 DTC software activate 1 [Clearing conditions of the DISEL t | SWDTE DTVEC6 DTVEC5 0 0 0 R/(W)*1 R/(W)*2 R/(W)*2 Sets vec DTC Software Activation Enable 0 DTC software activation is dis [Clearing conditions] • When the DISEL bit is 0 and • When 0 is written to the DIS interrupt (SWDTEND) reque 1 DTC software activation is ena [Holding conditions] • When the DISEL bit is 1 and | SWDTE DTVEC6 DTVEC5 DTVEC4 0 0 0 0 0 R/(W)*1 R/(W)*2 R/(W)*2 R/(W)*2 Sets vector number DTC Software Activation Enable DTC software activation is disabled [Clearing conditions] When the DISEL bit is 0 and the specification in the DISEL bit after interrupt (SWDTEND) request has bee to DTC software activation is enabled [Holding conditions] DTC software activation is enabled [Holding conditions] When the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive in the DISEL bit is 1 and data transitive i | SWDTE DTVEC6 DTVEC5 DTVEC4 DTVEC3 0 0 0 0 0 0 R/(W)*1 R/(W)*2 R/(W)*2 R/(W)*2 R/(W)*2 Sets vector number for DTC DTC Software Activation Enable DTC software activation is disabled [Clearing conditions] When the DISEL bit is 0 and the specified number When 0 is written to the DISEL bit after a software interrupt (SWDTEND) request has been sent to the DTC software activation is enabled [Holding conditions] When the DISEL bit is 1 and data transfer has end | SWDTE DTVEC6 DTVEC5 DTVEC4 DTVEC3 DTVEC2 0 0 0 0 0 0 0 0 R/(W)*1 R/(W)*2 R/(W)*2 R/(W)*2 R/(W)*2 R/(W)*2 Sets vector number for DTC software a DTC Software Activation Enable DTC software activation is disabled [Clearing conditions] When the DISEL bit is 0 and the specified number of transfers When 0 is written to the DISEL bit after a software-activated of interrupt (SWDTEND) request has been sent to the CPU 1 DTC software activation is enabled | SWDTE DTVEC6 DTVEC5 DTVEC4 DTVEC3 DTVEC2 DTVEC1 0 0 0 0 0 0 0 0 0 0 R/(W)*1 R/(W)*2 R/(W)*2 R/(W)*2 R/(W)*2 R/(W)*2 R/(W)*2 R/(W)*2 Sets vector number for DTC software activation DTC Software Activation Enable DTC software activation is disabled [Clearing conditions] • When the DISEL bit is 0 and the specified number of transfers have not enough the property of transfers have not enough the property of the property of transfers have not enough the property of the property of transfers have not enough tran | | | | Notes: \*1 Only 1 can be written to the SWDTE bit. \*2 Bits DTVEC6 to DTVEC0 can be written to when SWDTE = 0. • During data transfer due to software activation | P1DDR—Por | P1DDR—Port 1 Data Direction Register | | | | | | H'FE30 | | | | | |---------------|--------------------------------------|-----------|--------|-----------|--------|--------|--------|--------|--------|--|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | _ | P16DDR | _ | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | | | | Initial value | : | Undefined | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | | | | R/W | : | W | W | W | W | W | W | W | W | | | | | | | | | | - | | | | | | Specify input or output for the pins of port 1 1 PADDR—Port A Data Direction Register Port A | Bit | :7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------------|--------|--------|--------|--------|--------|--------|--------| | | _ | P36DDR | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P30DDR | | Initial value | : Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : <b>–</b> | W | W | W | W | W | W | W | | | | | | | | | | | | Specify input or ou | utput for the | pins of por | rt 3 | |---------------------|---------------|-------------|------| |---------------------|---------------|-------------|------| H'FE39 | P7DDR—Por | t ' | 7 Data Di | rection R | egister | | | Port 7 | | | | | |------------------------------------------------|-----|-----------|-----------|---------|--------|-----------|-----------|-----------|-----------|--|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | P77DDR | _ | P75DDR | P74DDR | _ | _ | _ | _ | | | | Initial value | : | 0 | Undefined | 0 | 0 | Undefined | Undefined | Undefined | Undefined | | | | R/W | : | W | W | W | W | W | W | W | W | | | | Specify input or output for the pins of port 7 | | | | | | | | | | | | | | | | | O | | | | | | |---------------|---|-----------|-----------|-----------|-----------|--------|--------|--------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | PA3DDR | PA2DDR | PA1DDR | PA0DDR | | Initial value | : | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | W | W | W | W | Specify input or output for the pins of port A | PBDDR—Po | B Data D | irection <b>F</b> | Register | | Port B | | | | | | |---------------|----------|-------------------|----------|--------|--------|--------|--------|--------|--------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | : | W | W | W | W | W | W | W | W | | | | | | | | | | | | | | Specify input or output for the pins of port B | PCDDR—Port C Data Direction Register | | |--------------------------------------|--| | | | # H'FE3B Port C | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|--------|--------|--------|--------|--------|--------|--------|--------| | | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | W | W | W | W | W | W | W | W | | | | | | | | | | | Specify input or output for the pins of port C | PDDDR—Por | D Data D | irection F | Register | | H'FE30 | Port D | | | | | |---------------|----------|------------|----------|--------|--------|--------|--------|--------|--------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | : | W | W | W | W | W | W | W | W | | | | | | | | | | | | | | Specify input or output for the pins of port D | PEDDR—Por | E Data D | irection F | Register | | | Port E | | | | | |---------------|----------|------------|----------|--------|--------|--------|--------|--------|--------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | : | W | W | W | W | W | W | W | W | | | | | | | | | | | | | | Specify input or output for the pins of port E | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|--------|--------|--------|--------|--------|--------|--------|--------| | | | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | | Modes 4 to 6 | | | | | | | | | | | Initial value | : | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | | Mode 7 | | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | W | W | W | W | W | W | W | W | | | | | | | | | | | | Specify input or output for the pins of port F | PGDDR—Port | ( | a Data Dii | ection Re | gister | | H'FE3F | | | Port G | |---------------|---|------------|-----------|-----------|--------|--------|--------|--------|-----------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | PG4DDR | PG3DDR | PG2DDR | PG1DDR | _ | | Modes 4 and 5 | | | ' | | | | | | | | Initial value | : | Undefined | Undefined | Undefined | 1 | 0 | 0 | 0 | Undefined | | R/W | : | _ | _ | _ | W | W | W | W | W | | Modes 6 and 7 | | | | | | | | | | | Initial value | : | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | Undefined | | R/W | : | _ | _ | _ | W | W | W | W | W | Specify input or output for the pins of port G H'FE40 Port A Bit 2 3 0 PA1PCR PA3PCR PA2PCR PA0PCR Initial value: Undefined Undefined Undefined 0 0 0 0 R/W R/W R/W R/W R/W Controls the MOS input pull-up function incorporated into port A on a bit-by-bit basis PBPCR—Port B MOS Pull-Up Control Register H'FE41 Port B Bit 7 6 5 4 3 2 1 0 PB7PCR PB6PCR PB5PCR PB4PCR PB3PCR PB2PCR PB1PCR PB0PCR 0 0 Initial value : 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W Controls the MOS input pull-up function incorporated into port B on a bit-by-bit basis Port C PCPCR—Port C MOS Pull-Up Control Register H'FE42 Bit 7 3 2 6 5 4 1 0 PC7PCR PC6PCR PC5PCR PC4PCR PC3PCR PC2PCR PC1PCR PC0PCR 0 0 Initial value 0 0 O 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W Controls the MOS input pull-up function incorporated into port C on a bit-by-bit basis PDPCR—Port D MOS Pull-Up Control Register Port D H'FE43 Bit 7 6 5 4 3 2 1 0 PD7PCR PD6PCR PD5PCR PD4PCR PD3PCR PD2PCR PD1PCR PD0PCR Initial value : 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W Controls the MOS input pull-up function incorporated into port D on a bit-by-bit basis Bit 7 5 4 3 2 1 0 6 PE7PCR PE6PCR PE5PCR PE4PCR PE3PCR PE2PCR PE1PCR PE0PCR 0 0 Initial value: 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W Controls the MOS input pull-up function incorporated into port E on a bit-by-bit basis P3ODR—Port 3 Open-Drain Control Register Port 3 H'FE46 3 2 0 7 6 5 4 1 Bit P350DR | P340DR | P330DR | P320DR P31ODR P30ODR Initial value: Undefined Undefined 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W Controls the PMOS on/off status for each port 3 pin (P35 to P30) PAODR—Port A Open-Drain Control Register H'FE47 Port A Bit 7 6 5 4 3 2 1 0 PA3ODR PA2ODR PA1ODR PA0ODR Initial value: Undefined Undefined Undefined 0 0 0 0 R/W R/W R/W R/W R/W Controls the PMOS on/off status for each port A pin (PA3 to PA0) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|------|-------------|-------------|-------------| | | _ | _ | _ | _ | _ | CST2 | CST1 | CST0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W : | _ | _ | _ | _ | _ | R/W | R/W | R/W | | | | | | | | | | · | | | | | | | Coun | ter Start - | | | | | | | | | 0 T | CNTn count | t operation | is stopped | | | | | | | 1 T | CNTn perfo | rms count o | peration | | | | | | | | | | (n= 2 to 0) | Note: If 0 is written to the CST bit during operation with the TIOC pin designated for output, the counter stops but the TIOC pin output compare output level is retained. If TIOR is written to when the CST bit is cleared to 0, the pin output level will be changed to the set initial output value. | TSYR—Tim | er : | Synchro I | Register | | | H'FEB | 1 | | TP | |----------------------------------------|------|-----------|----------|------------|-----------------------------|--------------|-------------------|--------------|-------------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | SYNC2 | SYNC1 | SYNC0 | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | | _ | | R/W | R/W | R/W | | | | | | Timer Sync | | | | | | | | | | | | operates in<br>ated to othe | | tly (TCNT pr<br>) | esetting/cle | earing | | 1 TCNTn performs synchronous operation | | | | | | | | | | | | | | | TCNT s | synchronous | s presetting | g/synchrono | us clearing | is possible | | | | | | | | | | | (n= 2 to 0) | Notes: 1. To set synchronous operation, the SYNC bits for at least two channels must be set to 1. 2. To set synchronous clearing, in addition to the SYNC bit , the TCNT clearing source must also be set by means of bits CCLR2 to CCLR0 in TCR. | IPRA—Interru | 0 | Interrupt | Controller | | | | | | | |-------------------------------------------|------------|------------|------------|------|--------|------|------|------|--| | IPRB—Interru | pt Priorit | y Register | · B | | H'FEC | 1 | | | | | IPRC—Interru | pt Priorit | y Register | . C | | H'FEC | 2 | | | | | IPRD—Interru | pt Priorit | y Register | . D | | H'FEC | | | | | | IPRE—Interru | pt Priorit | y Register | · E | | H'FEC4 | | | | | | IPRF—Interrupt Priority Register F H'FEC5 | | | | | | | | | | | IPRG—Interrupt Priority Register G H'FEC6 | | | | | | | | | | | IPRI —Interru | pt Priorit | y Register | ·I | | H'FEC | 3 | | | | | IPRJ —Interru | pt Priorit | y Register | · J | | H'FEC | 9 | | | | | IPRK—Interru | pt Priorit | y Register | ·K | | H'FEC | A | | | | | IPRO—Interru | pt Priorit | y Register | .0 | | H'FEC | E | | | | | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | | Initial value : | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | | R/W : | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | # Set priority (levels 7 to 0) for interrupt sources #### Correspondence between Interrupt Sources and IPR Settings | O 0 O O P O O | | ouroso uru ir ri ooiiirigo | |---------------|-----------------------|---------------------------------| | Dogistor | Bits | | | Register | 6 to 4 | 2 to 0 | | IPRA | IRQ0 | IRQ1 | | IPRB | IRQ2, IRQ3 | IRQ4, IRQ5 | | IPRC | IRQ6, IRQ7 | DTC | | IPRD | Watchdog timer 0 | * | | IPRE | PC break | A/D converter, watchdog timer 1 | | IPRF | TPU channel 0 | TPU channel 1 | | IPRG | TPU channel 2 | * | | IPRI | 8-bit timer channel 0 | 8-bit timer channel 1 | | IPRJ | * | SCI channel 0 | | IPRK | SCI channel 1 | * | | IPRO | SCI channel 3 | * | Note: \* Reserved bits. These bits cannot be modified and are always read as 1. | ABWCR- | —Bus V | Width Cor | itrol Regi | ster | | H'FED0 | | Bus | Controller | |---------|--------|-----------|------------|------|------|--------|------|------|------------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | | Modes 5 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W 0 R/W Mode 4 Initial value: R/W 0 R/W 0 R/W # Area 7 to 0 Bus Width Control 0 R/W | 0 | Area n is designated for 16-bit access | |---|----------------------------------------| | 1 | Area n is designated for 8-bit access | 0 R/W 0 R/W (n=7 to 0) 0 R/W 0 R/W | ASTCR- | -Acces | s State Co | ontrol Reg | H'FED1 | | Bus | <b>Bus Controller</b> | | | |------------|--------|------------|------------|--------|------|------|-----------------------|------|------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | | Initial va | alue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | | | | | | | | | | | #### Area 7 to 0 Access State Control | 0 | Area n is designated for 2-state access | |---|-----------------------------------------------------------| | | Wait state insertion in area n external space is disabled | | 1 | Area n is designated for 3-state access | | | Wait state insertion in area n external space is enabled | (n=7 to 0) | Bit : | 7 | 6 | | 5 | | 4 | | 3 | } | 2 | 1 | | 0 | |-----------------|-----|-----|---|------------|------------------------------------------------------|------|-------|------|------|-----------------|------------|-----------|-----| | | W71 | W70 | | W61 | ١ | N60 | ) | W | 51 | W50 | W41 | V | /40 | | Initial value : | 1 | 1 | • | 1 | | 1 | | 1 | | 1 | 1 | | 1 | | R/W : | R/W | R/W | | R/W | ı | R/W | | R/ | W | R/W | R/W | R | /W | | | - | | - | | | _ | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Ar | ea 4 | Wait Contro | ol | | | | | | | | | | | | 0 | 0 | Program wa | it not in | serted | | | | | | | | | | | | 1 | 1 program v | vait state | e inserte | ed | | | | | | | | | | 1 | 0 | 2 program v | vait state | es insert | ed | | | | | | | | | | | 1 | 3 program v | vait state | es insert | ed | | | | | | | ۸. | <br> | 5 Wai | + Ca | ntr | ol. | | | | | | | | | | 0 | _ | | | | ait not inserte | 4 | | | | | | | | | | 1 | | | | vait state ins | | | | | | | | | | 1 | 0 | | | | vait states ins | | | | | | | | | | | 1 | 3 pr | ogra | m v | vait states ins | erted | | | | | | | A | a 6 Wai | | | | | | | <u>'</u> | | | | | | [ | | | | | | | | | | | | | | | | 0 | | rogram wait not inserted program wait state inserted | | | | | | | | | | | | | 1 | _ <u> </u> | | | | | | erted | | | | | | | | ' | - p. | | | | | | erted | | | | | | | l l | | . J Pi | - <del>y</del> . u | | | | | | | | | ## **Area 7 Wait Control** | 0 | 0 | Program wait not inserted | |---|---|--------------------------------| | | 1 | 1 program wait state inserted | | 1 | 0 | 2 program wait states inserted | | | 1 | 3 program wait states inserted | #### Area 3 Wait Control | 0 | 0 | Program wait not inserted | |---|---|--------------------------------| | | 1 | 1 program wait state inserted | | 1 | 0 | 2 program wait states inserted | | | 1 | 3 program wait states inserted | #### Idle Cycle Insert 1 Idle cycle not inserted in case of successive external read cycles in different areas Idle cycle inserted in case of successive external read cycles in different areas External bus release is enabled | P1DR—Port | 1 ] | Data Regi | ster | | H'FF00 | | | | | | |---------------|-----|-----------|--------|-------------|-------------|------------|-----------|---------|-------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | P16DR | _ | P14DR | P13DR | P12DR | P11DR | P10DR | | | Initial value | : | Undefined | 0 | Undefined | 0 | 0 | 0 | 0 | 0 | | | R/W | : | R/W | | | | | Stores | output data | a for the p | ort 1 pins | (P16, P14 | to P10) | | | | P3DR—Port | 3 ] | Data Regi | ster | | H'FF02 | | | | | | | |---------------|-----|-----------|-------|-------|--------|-------|-------|-------|-------|---|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | | | _ | P36DR | P35DR | P34DR | P33DR | P32DR | P31DR | P30DR | | | | Initial value | : | Undefined | 0 | 0 | 0 | 0 | 0 | 0 | 0 | • | | | R/W | : | _ | R/W | | | | | | | | | | | | | | | Stores output data for the port 3 pins (P36 to P30) Bit 7 6 5 4 3 2 0 P77DR P75DR P74DR Undefined Undefined Undefined Initial value: 0 Undefined 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W Stores output data for the port 7 pins (P77, P75, P74) PADR—Port A Data Register H'FF09 Port A Bit 3 2 0 1 PA3DR PA2DR PA1DR PA0DR Initial value: Undefined Undefined Undefined 0 0 0 0 R/W R/W R/W R/W R/W Stores output data for the port A pins (PA3 to PA0) # PBDR—Port B Data Register # H'FF0A Port B 7 6 5 4 3 2 1 0 Bit PB6DR PB5DR PB3DR PB2DR PB0DR PB7DR PB4DR PB1DR 0 0 0 0 0 0 0 0 Initial value: R/W R/W R/W R/W R/W R/W R/W R/W R/W Stores output data for the port B pins (PB7 to PB0) ## PCDR—Port C Data Register #### H'FF0B Port C Bit 7 6 5 4 3 2 1 0 PC4DR PC7DR PC6DR PC5DR PC3DR PC2DR PC1DR PC0DR Initial value: 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W Stores output data for the port C pins (PC7 to PC0) | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | | | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | | | | | | | | | | | | Stores output data | for the port D pi | ns (PD7 to PD0) | |--------------------|-------------------|-----------------| | | | | | PEDR—Port E | Data Reg | gister | | | Port E | | | | | |----------------|----------|--------|-------|-------|--------|-------|-------|-------|--| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W : | R/W | | | | | | | | | | | | Stores output data for the port E pins (PE7 to PE0) | PFDR—Por | t F | Data Regi | ister | | | Port F | | | | | |---------------|-----|-----------|-------|-------|-------|--------|-------|-------|-------|--| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | : | R/W | | | | | | | | | | | | | | PGDR—Por | t G | Data Reg | gister | | | H'FF0F | ' | | Port ( | 3 | |---------------|-----|-----------|-----------|-----------|-------|--------|-------|-------|-----------|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | PG4DR | PG3DR | PG2DR | PG1DR | - | | | Initial value | : | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | Undefined | | | R/W | : | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | Stores output data for the port G pins (PG4 to PG1) Note: The internal clock edge selection is valid when the input clock is Ø/4 or slower. This setting is ignored if the input clock is Ø/1, or when overflow/underflow of another channel is selected. #### **Counter Clear** | 0 | 0 | 0 | TCNT clearing disabled | |---|---|---|-----------------------------------------------------------------| | | | 1 | TCNT cleared by TGRA compare match/input capture | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | 1 | TCNT cleared by counter clearing for another channel performing | | | | | synchronous clearing/synchronous operation *1 | | 1 | 0 | 0 | TCNT clearing disabled | | | | 1 | TCNT cleared by TGRC compare match/input capture *2 | | | 1 | 0 | TCNT cleared by TGRD compare match/input capture *2 | | | | 1 | TCNT cleared by counter clearing for another channel performing | | | | | synchronous clearing/synchronous operation *1 | Notes: \*1 Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. \*2 When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|-----|-----------|-----|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | : | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | | | - | 1 1 | BFB 1 1 0 | | — BFB BFA MD3 1 1 0 0 0 | — BFB BFA MD3 MD2 1 1 0 0 0 0 | — BFB BFA MD3 MD2 MD1 1 1 0 0 0 0 0 | #### Modes | • | NOUC3 | | | | | | | | |---|-------|---|---|---|-----------------------|--|--|--| | ĺ | 0 | 0 | 0 | 0 | Normal operation | | | | | | | | | 1 | Reserved | | | | | | | | 1 | 0 | PWM mode 1 | | | | | | | | | 1 | PWM mode 2 | | | | | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | | | | | 1 | Phase counting mode 2 | | | | | | | | 1 | 0 | Phase counting mode 3 | | | | | l | | | | 1 | Phase counting mode 4 | | | | | | 1 | * | * | * | Setting prohibited | | | | | | | | | | | | | | \*: Don't care Notes: 1. MD3 is a reserved bit. In a write, it should always be written with 0. Phase counting mode cannot be set for channel 0. In this case, 0 should always be written to MD2. # **Buffer Operation A** | 0 | TGRA operates normally | |---|---------------------------------| | 1 | TGRA and TGRC used together for | | | buffer operation | # **Buffer Operation B** | 0 | TGRB operates normally | |---|---------------------------------| | 1 | TGRB and TGRD used together for | | | buffer operation | | Bit | : | | 7 | | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|------|-------|------------|-------------|---------------|----------------|-------------------------------|-----------------------------|-------------------------------|---------------------|--------------|------------| | | | I | ЭВ | 3 | | IOB2 | DB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | Initial valu | ue : | | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | F | <b>R/W</b> | / | | R/W F | R/W | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | TG | R0 | <b>4</b> I/ | 0 0 | ontrol | | | | | | | | | | 0 | 0 | 0 | 0 | TGR0A is | Ou | Output disabled | | | | | | | | | | | 1 | output | Init | tial output is | 0 | | t compare n | | | | | | | 1 | 0 | compare | ou | tput | | | t compare n | | | | | | | | 1 | register | | | | Toggle ou | tput at comp | pare match | | | | | 1 | 0 | 0 | | | tput disable | | | | _ | | | | | | _ | 1 | | | ial output is | 1 | | compare n | | | | | | | 1 | 0 | | ou | tput | | | compare n | | | | | - | | | 1 | <b>705</b> 011 | _ | | | | put at comp | | | | | 1 0 0 | | 0 | TGR0A is | | pture input | source | | ure at rising | | | | | | | | 1 * | input capture | e is l | IOCA0 pin | | Input capture at falling edge | | | | | | | | | register | | | | Input capture at both edges | | | | | | | | 1 | * | * | | | pture input s<br>annel 1/cour | | Input capti<br>up/count-c | ure at TCN1<br>Iown | 1 count- | | \*: Don't care #### **TGR0B I/O Control** | 0 | 0 | 0 | 0 | TGR0B is | Output disabled | | |---|---|---|---|---------------|-------------------------|--------------------------------| | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | 1 | 0 | compare | output | 1 output at compare match | | | | | 1 | register | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | 1 | 0 | | output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | TGR0B is | Capture input source | Input capture at rising edge | | | | | 1 | input capture | isTIOCB0 pin | Input capture at falling edge | | | | 1 | * | register | | Input capture at both edges | | | 1 | * | * | | Capture input source is | Input capture at TCNT1 count- | | | | | | | channel 1/count clock | up/count-down*1 | \*: Don't care Note: \*1 When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and ø/1 is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. Bit Initial R/W | | : | | 7 | | | 6 | 5 | | 4 | 3 | | 2 | 1 | 0 | |-------|---------------|----|-------|-------------------------|--------------|-------------------------------|-----------------------------|------------|---------------|-------------|--------------------------------|-----------|-------|------------| | | | 10 | OD | 3 | | IOD2 | IOI | <b>D</b> 1 | IOD0 | IOC3 | IC | C2 | IOC1 | IOC0 | | l val | ue : | | 0 | | | 0 | 0 | | 0 | 0 | 1 | 0 | 0 | 0 | | | : | ı | ₹/٧ | ٧ | | R/W | R/ | W | R/W | R/W | R | /W | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Г | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TGR | | | R0C I/O Control | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | TGR0C | OC is Output disabled | | | | | | | | | | | | | | 1 | output | Initial output is 0 | | | 0 ou | tput at | compare n | natch | | | | | | | 1 | 0 | compare | • | output | | | 1 output at compare match | | | | | | | | | | 1 | register* | :1 | | | | Toggle output at compare match | | | pare match | | | | | 1 | 0 | 0 | | | Out | put disable | b | | | | | | | | | | | 1 | | | Initi | al output is | 1 | 0 output at compare match | | | natch | | | 1 0 | | | out | out | | 1 ou | tput at | compare n | natch | | | | | | | 1 | | | | | | | Tog | gle out | put at comp | pare match | | | | | | 1 0 0 0 TGR0C | | is | Cap | ture input s | source | Inpu | t captu | re at rising | edge | | | | | | | 1 input ca | | oture | isTI | OCC0 pin | | Inpu | t captu | re at falling | edge | | | | | | | 1 * register* | | :1 | | | | Input capture at both edges | | | | | | | | | | 1 * * | | | Capture input source is | | Input capture at TCNT1 count- | | | | | | | | | | | | | | channel 1/count clock | | | up/count-down | | | | | | | | \*: Don't care Note: \*1 When the BFA bit in TMDR0 is set to 1 and TGR0C is used as a buffer register, this setting is invalid and input capture/output compare is not generated. #### TGR0D I/O Control | 0 | 0 | 0 | 0 | TGR0D is | Output disabled | | |---|---|---|---|---------------|-------------------------|--------------------------------| | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | 1 | 0 | compare | output | 1 output at compare match | | | | | 1 | register*2 | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | 1 | 0 | | output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | TGR0D is | Capture input source is | Input capture at rising edge | | | | | 1 | input capture | TIOCD0 pin | Input capture at falling edge | | | | 1 | * | register*2 | | Input capture at both edges | | | 1 | * | * | | Capture input source is | Input capture at TCNT1 count- | | | | | | | channel 1/count clock | up/count-down*1 | \*: Don't care Notes: \*1 When bits TPSC2 to TPSC0 in TCR1 are set to B'000 and ø/1 is used as the TCNT1 count clock, this setting is invalid and input capture is not generated. \*2 When the BFB bit in TMDR0 is set to 1 and TGR0D is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Note: When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. #### A/D Conversion Start Request Enable - 0 A/D conversion start request generation disabled - 1 A/D conversion start request generation enabled #### Overflow Flag 0 [Clearing condition] When 0 is written to TCFV after reading TCFV = 1 1 [Setting condition] When the TCNT value overflows (changes from H'FFFF to H'0000) Note: \* Can only be written with 0 for flag clearing. $\mathsf{R/W} \qquad : \quad \mathsf{R/W} \; \mathsf{R/W}$ **Up-counter** | TGR0A—Timer General Register 0A | H'FF18 | TPU0 | |---------------------------------|--------|------| | TGR0B—Timer General Register 0B | H'FF1A | | | TGR0C—Timer General Register 0C | H'FF1C | | | TGR0D—Timer General Register 0D | H'FF1E | | Bit 13 12 11 10 9 Initial value: $\mathsf{R/W} \qquad : \quad \mathsf{R/W} \; \mathsf{R/W}$ #### Select the Input Clock Edge | 0 | 0 | Count at rising edge | |---|---|-----------------------| | | 1 | Count at falling edge | | 1 | _ | Count at both edges | Notes: 1. This setting is ignored when channel 1 is in phase counting mode. The internal clock edge selection is valid when the input clock is Ø/4 or slower. This setting is ignored if the input clock is Ø/1, or when overflow/underflow of another channel is selected. #### **Counter Clear** | 0 | 0 | TCNT clearing disabled | | | |---|---|--------------------------------------------------------|--|--| | | 1 | TCNT cleared by TGRA compare match/input capture | | | | 1 | 0 | TCNT cleared by TGRB compare match | | | | | 1 | TCNT cleared by counter clearing for another channel | | | | | | performing synchronous clearing/synchronous operation* | | | Note: \* Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|-------|-----|-----|-----| | | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | NA1 - | | | | | <br> | | |------|--| | | | | | | | | | | C | 0 | 0 | 0 | 0 Normal operation | | | | | | | |---|---|---|-----|-----------------------|--|--|--|--|--|--| | | | | 1 | Reserved | | | | | | | | | | 1 | 0 | PWM mode 1 | | | | | | | | | | | 1 | PWM mode 2 | | | | | | | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | | | | | | | 1 | Phase counting mode 2 | | | | | | | | | | 1 | 0 | Phase counting mode 3 | | | | | | | | | | | 1 | Phase counting mode 4 | | | | | | | | 1 | * | * | * | Setting prohibited | | | | | | | | 1 | * | * | 1 * | | | | | | | | <sup>\*:</sup> Don't care Note: MD3 is a reserved bit. In a write, it should always be written with 0. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1OB3 1OB2<br>0 0 | IOB3 IOB2 IOB1 0 0 0 | IOB3 IOB2 IOB1 IOB0 0 0 0 0 | IOB3 IOB2 IOB1 IOB0 IOA3 0 0 0 0 0 | IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 0 0 0 0 0 0 | IOB3 IOB2 IOB1 IOB0 IOA3 IOA2 IOA1 0 0 0 0 0 0 0 | ## TGR1A I/O Control | 0 | 0 | 0 | 0 | TGR1A is | Output disabled | | |---|---|---|---|----------|-------------------------|--------------------------------| | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | 1 | 0 | compare | output | 1 output at compare match | | | | | 1 | register | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | 1 | 0 | | output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | TGR1A is | Capture input source | Input capture at rising edge | | | | | 1 | input | isTIOCA1 pin | Input capture at falling edge | | | | 1 | * | capture | | Input capture at both edges | | | 1 | * | * | register | Capture input source is | Input capture at generation of | | | | | | | TGR0A compare match/ | channel 0/TGR0A compare match/ | | | | | | | input capture | input capture | <sup>\*:</sup> Don't care ## TGR1B I/O Control | 0 | 0 | 0 | 0 | TGR1B is | Output disabled | | |---|---|---|---|----------|---------------------|--------------------------------| | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | 1 | 0 | compare | output | 1 output at compare match | | | | | 1 | register | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | 1 | 0 | | output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | * | * | * | _ | Setting prohibited | | \*: Don't care ## A/D Conversion Start Request Enable - 0 A/D conversion start request generation disabled - 1 A/D conversion start request generation enabled **Count Direction Flag** | 0 | TCNT counts down | |---|------------------| | 1 | TCNT counts up | Note: \* Can only be written with 0 for flag clearing. Note: \* These counters can be used as up/down-counters only in phase counting mode or when counting overflow/underflow on another channel. In other cases they function as up-counters. | TGR1A-<br>TGR1B- | | | | _ | | | | | | | FF28<br>FF2 <i>A</i> | | | | | | TPU1 | |------------------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------------|-----|-----|-----|-----|-----|-------| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial v | alue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | | R/W / R/W | Note: The internal clock edge selection is valid when the input clock is Ø/4 or slower. This setting is ignored if the input clock is Ø/1, or when overflow/underflow of another channel is selected. #### Counter Clear | 0 | 0 | TCNT clearing disabled | |---|---|--------------------------------------------------------| | | 1 | TCNT cleared by TGRA compare match/input capture | | 1 | 0 | TCNT cleared by TGRB compare match | | | 1 | TCNT cleared by counter clearing for another channel | | | | performing synchronous clearing/synchronous operation* | Note: \* Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|-----|-----|-----|-----| | | | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | | Initial value | : | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | ### Mode | IVIO | WIOUE | | | | | | | | | | |------|-------|---|---|-----------------------|--|--|--|--|--|--| | 0 | 0 | 0 | 0 | Normal operation | | | | | | | | | | | 1 | Reserved | | | | | | | | | | 1 | 0 | PWM mode 1 | | | | | | | | | | | 1 | 1 PWM mode 2 | | | | | | | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | | | | | | | 1 | Phase counting mode 2 | | | | | | | | | | 1 | 0 | Phase counting mode 3 | | | | | | | | | | | 1 | Phase counting mode 4 | | | | | | | | 1 | * | * | * | Setting prohibited | | | | | | | \*: Don't care - Note: 1. MD3 is a reserved bit. In a write, it should always be written with 0. - Phase counting mode cannot be set for channel 2. In this case, 0 should always be written to MD2. 0 0 0 0 0 0 0 0 Initial value: R/W R/W R/W R/W R/W R/W R/W R/W R/W ## TGR2A I/O Control | 0 | | ^ | _ | TGR2A is | Output disabled | | | | | | | | |---|---|---|---|---------------|----------------------|--------------------------------|--|--|--|--|--|--| | 0 | 0 | 0 | 0 | I GRZA IS | Output disabled | | | | | | | | | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | | | | | | | 1 | 0 | compare | output | 1 output at compare match | | | | | | | | | | | 1 | register | | Toggle output at compare match | | | | | | | | | 1 | 0 | 0 | | Output disabled | | | | | | | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | | | | | | | 1 | 0 | | output | 1 output at compare match | | | | | | | | | | | 1 | | | Toggle output at compare match | | | | | | | | 1 | * | 0 | 0 | TGR2A is | Capture input source | Input capture at rising edge | | | | | | | | | | | 1 | input capture | isTIOCA2 pin | Input capture at falling edge | | | | | | | | | | 1 | * | register | | Input capture at both edges | | | | | | | \*: Don't care ## TGR2B I/O Control | | | | - | | | | |---|---|---|---|----------|---------------------|--------------------------------| | 0 | 0 | 0 | 0 | TGR2B is | Output disabled | | | | | | 1 | output | Initial output is 0 | 0 output at compare match | | | | 1 | 0 | compare | output | 1 output at compare match | | | | | 1 | register | | Toggle output at compare match | | | 1 | 0 | 0 | | Output disabled | | | | | | 1 | | Initial output is 1 | 0 output at compare match | | | | 1 | 0 | | output | 1 output at compare match | | | | | 1 | | | Toggle output at compare match | | 1 | * | * | * | _ | Setting prohibited | | | | | | | | | | \*: Don't care ## A/D Conversion Start Request Enable - 0 A/D conversion start request generation disabled - 1 A/D conversion start request generation enabled ### **Count Direction Flag** | 0 | TCNT counts down | |---|------------------| | 1 | TCNT counts up | Note: \* Can only be written with 0 for flag clearing. Note: \* These counters can be used as up/down-counters only in phase counting mode or when counting overflow/underflow on another channel. In other cases they function as up-counters. | TGR2A—Timer General Register 2A H'FF38 TGR2B—Timer General Register 2B H'FF3A | | | | | | | | | | | TPU2 | | | | | | | |-------------------------------------------------------------------------------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-------| | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial v | alue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | | R/W / R/W | ## Compare Match Interrupt Enable B | 0 | CMFB interrupt requests (CMIB) are disabled | |---|---------------------------------------------| | 1 | CMFB interrupt requests (CMIB) are enabled | CMFA interrupt requests (CMIA) are enabled #### TCSR0 Bit 7 6 5 4 3 2 0 1 CMFB **CMFA** OVF ADTE 0 0 0 0 0 0 0 Initial value: R/W R/(W)\* R/(W)\* R/(W)\* R/W R/W R/W R/W R/W TCSR1 7 6 5 Bit 4 3 2 1 0 **CMFB CMFA** OVF 0 0 0 0 0 0 Initial value : 0 R/W R/(W)\* R/W R/W R/W R/W R/(W)\* R/(W)\* Reserved Only 0 should be written to these bits A/D Trigger Enable (TCSR0 Only) A/D converter start requests by compare match A are disabled A/D converter start requests by compare match A are enabled **Timer Overflow Flag** [Clearing condition] Cleared by reading OVF when OVF = 1, then writing 0 to OVF [Setting condition] Set when TCNT overflows from H'FF to H'00 Compare Match Flag A [Clearing conditions] • Cleared by reading CMFA when CMFA = 1, then writing 0 to CMFA • When DTC is activated by CMIA interrupt while DISEL bit of MRB in DTC is 0 [Setting condition] Set when TCNT matches TCORA Compare Match Flag B [Clearing conditions] Note: \* Only 0 can be written to bits 7 to 5, to clear these flags. DTC is 0 [Setting condition] Set when TCNT matches TCORB Cleared by reading CMFB when CMFB = 1, then writing 0 to CMFB When DTC is activated by CMIB interrupt while DISEL bit of MRB in H'FF6C H'FF6D TMR0 TMR1 | TCORB0—Time Constant Register B0 | H'FF6E | TMR0 | |----------------------------------|--------|------| | TCORB1—Time Constant Register B1 | H'FF6F | TMR1 | | | | | | TCNT0—Timer Counter 0 | H'FF70 | TMR0 | |-----------------------|--------|------| | TCNT1—Timer Counter 1 | H'FF71 | TMR1 | | | | | TCNT0 | | | | | | | TCNT1 | | | | | | | | |------------|------|-----|-------|-----|-----|-----|-----|-----|---------------|-------|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | $\overline{}$ | | | | | | | | | | Bit | : | _15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Initial va | lue: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Note: \* For details of case where TCNT overflows in watchdog timer mode. See section 12.2.3, Reset Control/Status Register (RSTCSR). ### Overflow Flag | 0 | [Clearing conditions] | |---|-------------------------------------------------------------------| | | <ul> <li>Read TCSR when OVF = 1, then write 0 in OVF*2</li> </ul> | | 1 | [Setting condition] | | | When TCNT overflows (changes from H'FF to H'00) | | | When internal reset request generation is selected in watchdog | | | timer mode, OVF is cleared automatically by the internal reset. | Notes: \*1 Only 0 can be written, to clear the flag. \*2 When the OVF flag is polled with the interval timer interrupt disabled, read the OVF bit while it is 1 at least twice. TCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. Note: \* Only 0 can be written, to clear the flag. RSTCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. | Bit | : _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|------------------|--------------|----------------|-------------|-------------------|---------------|--------------------------------|----------------------------------| | | | $C/\overline{A}$ | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | | Initial value | : _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | | | | | | | | | Cloc | k Select | | | | | | | | | | 0 | 0 ø clock | | | | | | | | | | | 1 ø/4 clock | | | | | | | | | | 1 | 0 ø/16 clock | | | | | | | | | | | 1 ø/64 clock | | | | | | | | | | essor Mode | | | | | | | | | | 0 Multip | rocessor fu | nction disabled | | | | | | | | | 1 Multip | rocessor fo | rmat selected | | | | | | | Sto | p Bit Len | | | | | | | | | | 0 | 1 stop bi | | | | | | | | | Parity Mo | ode 1 | 2 stop bi | ts | | | | | | | | 0 Even | parity*1 | | | | | | | | | | 1 Odd i | parity*2 | | | | | | | | | | Notes: *1 | | | | | is performed in | | | | | | | | | | umber of 1- | bits in the<br>en. In reception, | | | | | | | | | | | mber of 1-bits in | | | | | | *0 | | | | parity bit is | | | | | | | *2 | | | | umber of 1- | s performed in bits in the | | | | | | | transmit ch | naracter p | lus the par | ity bit is odd | d. In reception, | | | | | | | | | | the total nur<br>parity bit is | mber of 1-bits in | | | | | Parity Er | able | the receive | Characte | — pius trie į | parity bit is | Juu. | | | | | 0 Parit | y bit addition | and checkir | ng disable | d | | | | | | | 1 Parit | y bit addition | and checkir | ng enable | d* | | | | | | | | When the PE | | | | | | | | | | | | | | | | election by the e if it matches | | | | | t | he even or o | | | | | | | | | aracter I | | | $\neg$ | | | | | | | 0 | 8-bit da | | | _ | | | | | | | 1 | 7-bit da | | | | # 1. <del>-</del> | | | | | | Nο | te·*Wł | hen 7-hit di | ata is selecte | d the MSB | (bit 7) of 7 | IDR is not | transmitted | and it is not | Note: \* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted, and it is not possible to choose between LSB-first or MSB-first transfer. # Selects Asynchronous Mode or Clocked Synchronous Mode | 0 | Asynchronous mode | |---|--------------------------| | 1 | Clocked synchronous mode | Sets the serial transfer bit rate Note: For details, see section 13.2.8, Bit Rate Register (BRR) #### Transmit Interrupt Enable | 0 | Transmit data empty interrupt (TXI) requests disabled | |---|-------------------------------------------------------| | 1 | Transmit data empty interrupt (TXI) requests enabled | Note: TXI cancellation can be performed by reading 1 from the TDRE flag, then clearing it to 0, or by clearing the TIE bit to 0. Notes: \*1 Outputs a clock of the same frequency as the bit rate. - \*2 Inputs a clock with a frequency 16 times the bit rate. - \*3 TEI cancellation can be performed by reading 1 from the TDRE flag in SSR, then clearing it to 0 and clearing the TEND flag to 0, or by clearing the TEIE bit to 0. - \*4 When receive data including MPB = 0 is received, receive data transfer from RSR to RDR, receive error detection, and setting of the RDRF, FER, and ORER flags in SSR, is not performed. When receive data including MPB = 1 is received, the MPB bit in SSR is set to 1, the MPIE bit is cleared to 0 automatically, and generation of RXI and ERI interrupts (when the TIE and RIE bits in SCR are set to 1) and FER and ORER flag setting is enabled. - \*5 Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags, which retain their states. - \*6 Serial reception is started in this state when a start bit is detected in asynchronous mode or serial clock input is detected in clocked synchronous mode. SMR setting must be performed to decide the receive format before setting the RE bit to 1. - \*7 The TDRE flag in SSR is fixed at 1. - \*8 In this state, serial transmission is started when transmit data is written to TDR and the TDRE flag in SSR is cleared to 0. SMR setting must be performed to decide the transmit format before setting the TE bit to 1. - \*9 RXI and ERI cancellation can be performed by reading 1 from the RDRF flag, or the FER, PER, or ORER flag, then clearing the flag to 0, or by clearing the RIE bit to 0. | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial va | alue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | | | - | | | | | | | | Stores data for serial transmission Initial value: Bit R/W 7 6 5 2 0 4 3 1 **TDRE RDRF** ORER **FER** PER **TEND** MPB **MPBT** 1 O n 0 0 0 0 R/(W)\*1 R/(W)\*1 R/(W)\*1 R/(W)\*1 R/(W)\*1 R R R/W Multiprocessor Bit Transfer Data with a 0 multiprocessor bit is transmitted. 1 Data with a 1 multiprocessor bit is transmitted Multiprocessor Bit 0 [Clearing condition] When data with a 0 multiprocessor bit is received [Setting condition] When data with a 1 multiprocessor bit is received Transmit End 0 [Clearing conditions] When 0 is written to TDRE after reading TDRE = 1 . When the DTC is activated by a TXI interrupt and writes data to TDR [Setting conditions] • When the TE bit in SCR is 0 • When TDRE = 1 at transmission of the last bit of a 1-byte serial transmit character Parity Error 0 [Clearing condition] When 0 is written to PER after reading PER = 1 [Setting condition] When, in reception, the number of 1 bits in the receive data plus the parity bit does not match the parity setting (even or odd) specified by the O/E bit in SMR\*2 Framing Error 0 [Clearing condition] • When 0 is written to FER after reading FER = 1 [Setting condition] When the SCI checks whether the stop bit at the end of the receive data when reception ends, and the stop bit is 0\*3 Overrun Error 0 [Clearing condition] When 0 is written to ORER after reading ORER = 1 [Setting condition] When the next serial reception is completed while RDRF = 1\*4 Receive Data Register Full 0 [Clearing conditions] . When 0 is written to RDRF after reading RDRF = 1 . When the DTC is activated by an RXI interrupt and reads data from RDR [Setting condition] When serial reception ends normally and receive data is transferred from RSR to RDR Note: RDR and the RDRF flag are not affected and retain their previous values when an error is detected during reception or when the RE bit in SCR is cleared to 0. If reception of the next data is completed while the RDRF flag is still set to 1, an overrun error will occur and the receive data will be lost. #### Transmit Data Register Empty | ı | 0 | [Clearing conditions] | |---|---|---------------------------------------------------------------------| | ı | | When 0 is written to TDRE after reading TDRE = 1 | | ı | | When the DTC is activated by a TXI interrupt and writes data to TDR | | ı | 1 | [Setting conditions] | When the TE bit in SCR is 0 When data is transferred from TDR to TSR and data can be written to TDR Notes: \*1 Only 0 can be written, to clear the flag. - \*2 If a parity error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Also, subsequent serial reception cannot be continued while the PER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. - \*3 In 2-stop-bit mode, only the first stop bit is checked for a value of 1; the second stop bit is not checked. If a framing error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Serial reception cannot be continued while the FER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. - \*4 The receive data prior to the overrun error is retained in RDR, and the data received subsequently is lost. Serial reception cannot be continued while the ORER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued either. | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|---|---|---|---|---|---|---|---| | | | | | | | | | | | | Initial va | alue : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | R | R | R | R | R | R | R | | | | | | | | | | | | ## Stores received serial data | SCMR0- | -Smar | t Card M | lode Regis | ster 0 | | | SCI | | | |-------------|-------|----------|------------|--------|-------------|-----------------------|-------------------|-------------|--------| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | SDIR | _ | _ | _ | | Initial val | ue : | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | R/W | : | _ | _ | _ | _ | R/W | R/W | _ | R/W | | | | | | | | Reserved<br>Only 0 sh | I<br>ould be writ | ten to thes | e bits | | | | | | | Selects the | e Serial/Paı | allel Conv | ersion For | mat | - 0 TDR contents are transmitted LSB-first Receive data is stored in RDR LSB-first - 1 TDR contents are transmitted MSB-first Receive data is stored in RDR MSB-first | Bit | : _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|------------------|------------|--------------|-------------------------------|-------------|---------------------------------|----------------|------------------------| | | | $C/\overline{A}$ | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | | Initial value | e: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W | | | | | | | | | Clock | <br>Select | | | | | | | | | | 0 0 | ø clock | | | | | | | | | | 1 | ø/4 clock | | | | | | | | | | 1 0 | ø/16 clock | | | | | | | | | | 1 | ø/64 clock | | | | | | | | | Multiproces | sor Mode | | | | | | | | | | | | tion disabled | | | | | | | | | 1 Multipro | cessor form | at selected | | | | | | | Sto | p Bit Ler | ngth | | | | | | | | | 0 | 1 stop b | it | | | | | | | | Dority M. | 1 | 2 stop b | its | | | | | | | | Parity Mo | n parity*1 | | | | | | | | | | | parity*2 | | | | | | | | | | | | n narity is | set parity his | t addition is | performed in | | | | | | 140100. | | | the total nun | | • | | | | | | | | | | | In reception, | | | | | | | | | er plus the pa | | er of 1-bits in<br>en. | | | | | | *2 | 2 When odd | parity is | set, parity bit | addition is p | performed in | | | | | | | | | the total nun<br>lus the parity | | | | | | | | | | | | | er of 1-bits in | | | | | Parity Ena | ble | the receive | e characte | er plus the pa | rity bit is od | d. | | | | | | | and checkir | ng disable | d | | | | | | | 1 Parity | bit addition | and checkir | ng enable | d* | | | | | | | Note: * W | hen the Pl | E bit is set to | 1, an eve | n or odd pari | ty bit is add | led to | | | | | | | | | or odd parit | • | • | | | | | | , | tne parity bit<br>odd mode se | | e data is chec<br>the O/F bit. | ked to see | if it matches | | | Ch | aracter L | | | | | | | | | | 0 | 8-bit da | ıta | | | | | | | | | 1 | 7-bit da | ıta* | | | | | | | | | No | | | | ed, the MSB<br>en LSB-first | ` ' | TDR is not tra | ansmitted, a | and it is not | **Selects Asynchronous Mode or Clocked Synchronous Mode** | 0 | Asynchronous mode | |---|--------------------------| | 1 | Clocked synchronous mode | Sets the serial transfer bit rate Note: For details, see section 13.2.8, Bit Rate Register (BRR) | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------------|--------|--------------|--------------------------------|---------|-----------------------------------|---------------|--------------|--------------------------------|-----------------------------| | | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W : | R/W | R/W | R/W | R/\ | V R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ock Er | | | Late | | OK - i- | | | | | | 0 | Asynchronou | is mode | | ernal clock/S<br>ctions as I/O | | | | | | | | Clocked syn | chronous mo | | ernal clock/S | | | | | | | 1 | Asynchronou | ıs mode | | ernal clock/S | rial clock output<br>CK pin | | | | | | - | Clastiad aug | | | ctions as clo | | | | | | | | Clocked syn | Jilionous mic | | ernal clock/S<br>ctions as sei | rial clock output | | | | | 1 | 0 | Asynchronou | ıs mode | Ext | ernal clock/S<br>ctions as clo | CK pin | | | | | | | Clocked syn | chronous mo | ode Ext | ernal clock/S | SCK pin | | | | | | 1 | Asynchronou | is mode | | ctions as ser<br>ernal clock/S | rial clock input | | | | | | Ι' μ | | | fun | ctions as clo | ck input <sup>*2</sup> | | | | | | | Clocked syn | chronous mo | ode Ext | ernal clock/S | SCK pin<br>rial clock input | | | | | Transn | nit End | Interrupt En | ahle | 1.4 | | | | | | | | | end interrupt ( | | disabled*3 | 1 | | | | | | 1 Tra | ansmit | end interrupt ( | ΓΕΙ) request | enabled*3 | | | | | | ! | | | terrupt Enabl | | | | | | | | | 0 Multipro | | interrupts disa | abled | | | | | | | | 1 - | - | PIE bit is cleare | ed to 0 | | | | | | | | | | 1 data is recei | | | | | | | | | | | interrupts ena<br>upt (RXI) reque | | error interr | upt (ERI) | | | | | | request | s, and | setting of the F | RDRF, FER, | and ORER | flags in SSF | | | | | [ | | ıbled u | ntil data with th | e multiproce | essor bit se | t to 1 is rece | ived. | | | | | ive Enable | | *5 | | | | | | | | | Reception di<br>Reception er | | | | | | | | | | Transmit I | • | labica | | | | | | | | | | mission disa | abled*7 | | | | | | | | | 1 Transı | mission ena | bled*8 | | | | | | | | | ceive Inter | | | | | | | | | | 0 | | ata full interi<br>RI) request | | XI) request and | d receive err | or | | | | | 1 | | | | XI) request and | d receive err | or | | | | | | interrupt (E | RI) request | enable | ed | | | | | | | Transr | mit Interrup | t Enable | | | | | | | | | | | | | XI) requests d | | | | | | | 1 Tra | ansmit data | empty inter | rupt (T | XI) requests e | nabled | TDDE | | | Note: TXI cancellation can be performed by reading 1 from the TDRE flag, then clearing it to 0, or by clearing the TIE bit to 0. Notes: \*1 Outputs a clock of the same frequency as the bit rate. - \*2 Inputs a clock with a frequency 16 times the bit rate. - \*3 TEI cancellation can be performed by reading 1 from the TDRE flag in SSR, then clearing it to 0 and clearing the TEND flag to 0, or by clearing the TEIE bit to 0. - \*4 When receive data including MPB = 0 is received, receive data transfer from RSR to RDR, receive error detection, and setting of the RDRF, FER, and ORER flags in SSR, is not performed. When receive data including MPB = 1 is received, the MPB bit in SSR is set to 1, the MPIE bit is cleared to 0 automatically, and generation of RXI and ERI interrupts (when the TIE and RIE bits in SCR are set to 1) and FER and ORER flag setting is enabled. - \*5 Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags, which retain their states. - \*6 Serial reception is started in this state when a start bit is detected in asynchronous mode or serial clock input is detected in clocked synchronous mode. SMR setting must be performed to decide the receive format before setting the RE bit to 1. - \*7 The TDRE flag in SSR is fixed at 1. - \*8 In this state, serial transmission is started when transmit data is written to TDR and the TDRE flag in SSR is cleared to 0. SMR setting must be performed to decide the transmit format before setting the TE bit to 1. - \*9 RXI and ERI cancellation can be performed by reading 1 from the RDRF flag, or the FER, PER, or ORER flag, then clearing the flag to 0, or by clearing the RIE bit to 0. | Bit : | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial va | lue : | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | : | R/W | | | | | | | | | | | Stores data for serial transmission Bit R/W 0 [Clearing conditions] When 0 is written to TDRE after reading TDRE = 1 . When the DTC is activated by a TXI interrupt and writes data to TDR [Setting conditions] When the TE bit in SCR is 0 • When data is transferred from TDR to TSR and data can be written to TDR Notes: \*1 Only 0 can be written, to clear the flag. - \*2 If a parity error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Also, subsequent serial reception cannot be continued while the PER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. - \*3 In 2-stop-bit mode, only the first stop bit is checked for a value of 1; the second stop bit is not checked. If a framing error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Serial reception cannot be continued while the FER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. - \*4 The receive data prior to the overrun error is retained in RDR, and the data received subsequently is lost. Serial reception cannot be continued while the ORER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued either. Stores received serial data TDR contents are transmitted LSB-first Receive data is stored in RDR LSB-first TDR contents are transmitted MSB-first Receive data is stored in RDR MSB-first | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|---|---|---|---|---|---|---|---| | | | | | | | | | | | | Initial valu | e : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R | R | R | R | R | R | R | R | | | | | | | | | | | | | CMR1—Smart C | Card M | ode Regis | ter 1 | | SCI1 | | | | |----------------|--------|-----------|-------|---|------------------------|-------------------|--------------|--------| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | _ | _ | SDIR | _ | _ | _ | | Initial value: | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | R/W : | _ | _ | _ | _ | R/W | R/W | _ | R/W | | | | | | | Reserved<br>Only 0 sho | I<br>ould be writ | ten to these | e bits | | | | | | | | =' | ten to these | e bits | | ADDRAH | —A | /D D | ata F | legist | er A | H | | H'FF90 | | | | | | | A/D ( | Conv | erter | • | |---------------|------|-------|-------|--------|--------|----|------------------|--------|--------|-----|------|---|---|---|-------|------|-------|---| | ADDRAL | —A | /D D | ata R | Regist | er A | L | | H'FF91 | | | | | | | | | | | | <b>ADDRBH</b> | —A | /D D | ata R | Regist | er Bl | H | | | | H'I | FF92 | | | | | | | | | ADDRBL | /D D | er Bl | L | | H'FF93 | | | | | | | | | | | | | | | ADDRCH | —A | /D D | ata R | Regist | er C | H | H'FF91<br>H'FF92 | | | | | | | | | | | | | ADDRCL | —A | /D D | ata R | Regist | er C | L | | | H'FF95 | | | | | | | | | | | ADDRDH | —A | /D D | ata R | Regist | er D | H | | H'FF96 | | | | | | | | | | | | ADDRDL | | | | H'I | FF97 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Bit | : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit : 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0 0 Initial value : 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R/W R R R R R R R R R R R R R R R R ## Store the results of A/D conversion | Analog Inp | out Channel | A/D Data Register | |------------|-------------|-------------------| | Group 0 | Group 1 | A/D Data Register | | AN0 | AN4 | ADDRA | | AN1 | AN5 | ADDRB | | AN2 | AN6 | ADDRC | | AN3 | AN7 | ADDRD | Note: \* Only 0 can be written, to clear this flag. | Bit : | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | 0 | |----------------|-------|-------|---|-------|--------|-----|--------------|--------------|------------| | | TRGS1 | TRGS0 | _ | _ | Cł | (S1 | CKS0 | _ | _ | | Initial value: | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 1 | | R/W : | R/W | R/W | _ | _ | — R/W | | R/W | _ | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | Clock | Select | | | | | | | | | | CKS1 | CKS0 | | D | escription | | | | | | | 0 | 0 | Con | version time | e = 530 sta | tes (max.) | | | | | | | 1 | Con | version time | e = 260 sta | tes (max.) | | | | | | 1 | 0 | Con | version time | e = 134 sta | tes (max.) | | | | | | | 1 | Con | version time | e = 68 state | es (max.) | ## Timer Trigger Select | 0 | 0 | A/D conversion start by software is enabled | |---|---|-------------------------------------------------------------------------| | | 1 | A/D conversion start by TPU conversion start trigger is enabled | | 1 | 0 | A/D conversion start by 8-bit timer conversion start trigger is enabled | | | 1 | A/D conversion start by external trigger pin (ADTRG) is enabled | 6 5 4 3 2 7 Bit 1 0 • Read TCSR when OVF = 1, then write 0 in OVF\*2 [Setting condition] When TCNT overflows (changes from H'FF to H'00) When internal reset request generation is selected in watchdog timer mode, OVF is cleared automatically by the interval reset. Notes: \*1 Only 0 can be written to clear the flag. \*2 When the OVF flag is polled with the interval timer interrupt disabled, read the OVF bit while it is 1 at least twice. TCSR is write-protected by a password to prevent accidental overwriting. For details see section 12.2.5, Notes on Register Access. | TCNT | 1 7 | <b>Fimar</b> | Count | or 1 | |------|-----|--------------|-------|------| | | _ | | | | H'FFA2 (Write) H'FFA3 (Read) WDT1 | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | Initial value | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | : | R/W Note: \* Determined by the state of pin FWE. **FLER** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | Initial value: 0 0 0 R/W R R R R R R R #### Flash memory error - Flash memory operating normally. Flash memory protection against writing and erasing (error protection) is ignored. [Clearing] At a power-on reset and in hardware standby mode. - Shows that an error has occurred when writing to or erasing flash memory. Flash memory protection against writing and erasing (error protection) is enabled. [Setting] See "17.10.3 Error Protection." ## EBR1—Erase Block Register 1 #### **H'FFAA** #### **FLASH** | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|-----|-----|-----|-----|-----|-----|-----|-----| | | | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | Initial value: 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W #### EBR2—Erase Block Register 2 #### **H'FFAB** #### FLASH | Bit | : _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|---|---|---|---|---|---|-----|-----| | | | _ | | _ | _ | _ | _ | EB9 | EB8 | Initial value: 0 0 0 0 0 0 0 0 R/W R/W R/W R/W R/W R/W R/W R/W R/W #### FLPWCR—Flash Memory Power Control Register #### **H'FFAC** #### **FLASH** Bit 7 5 2 6 3 0 > **PDWND** 0 0 0 0 0 0 0 0 Initial value: R/W R/W R R R R R R R #### Power down disable - Transition to flash memory power-down mode enabled - Transition to flash memory power-down mode disabled PDWND is enabled in subactive mode or subsleep mode. It is disabled in other mode. State of port 1 pins Note: \* Determined by the state of pins P16, P14 to P10. Note: \* Determined by the state of pins P35 to P30. | PORT4—Por | rt 4 | Register | • | | H'FFB3 | | | | Por | |---------------|------|----------|-----|-----|------------|------------|-----|-----|-----| | Bit | :_ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | | Initial value | : | * | * | * | * | * | * | * | * | | R/W | : | R | R | R | R | R | R | R | R | | | | | | | State of n | ort 4 pins | | | | Note: \* Determined by the state of pins P47 to P40. Bit : 7 6 5 4 3 2 1 0 — P76 — — — — — — — Initial value : Undefined —\* Undefined U State of MISO for FLEX™ decoder II Note: \* Determined by the state of MISO for FLEX™ decoder II. | PORTA—Port A Register | | | | | H'FFB9 | | | | | t A | |-----------------------|-----|-----------|-----------|-----------|-----------|-----|------------|------------|-----|-----| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | _ | PA3 | PA2 | PA1 | PA0 | | | Initial value | e : | Undefined | Undefined | Undefined | Undefined | * | * | * | * | _ | | R/W | : | _ | _ | _ | _ | R | R | R | R | | | | | | | | | | State of p | ort A pins | | | Note: \* Determined by the state of pins PA3 to PA0. | PORTB—Po | ort | B Registe | er | | H'FFBA | | | | | | |---------------|-----|-----------|-----|-----|--------|-----|-----|-----|-----|---| | Bit | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | | Initial value | e : | * | * | * | * | * | * | * | * | _ | | R/W | : | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | State of port B pins Note: \* Determined by the state of pins PB7 to PB0. | PORTC—Port | C Registe | er | | H'FFBB | | | | Port | t C | |----------------|-----------|-----|-----|--------|-----|-----|-----|------|-----| | Bit : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | | Initial value: | * | * | * | * | * | * | * | * | _ | | R/W : | R | R | R | R | R | R | R | R | | State of port C pins Note: \* Determined by the state of pins PC7 to PC0. H'FFBC Port D 5 4 2 1 Bit 7 6 3 0 PD7 PD2 PD6 PD5 PD4 PD3 PD1 PD0 \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* Initial value: R/W R R R R R R R R State of port D pins Note: \* Determined by the state of pins PD7 to PD0. PORTE—Port E Register Port E **H'FFBD** Bit 7 6 5 4 3 2 1 0 PE7 PE6 PE5 PE4 PE3 PE2 PE1 PE0 \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* Initial value: R/W R R R R R R R R State of port E pins Note: \* Determined by the state of pins PE7 to PE0. Port F **PORTF—Port F Register H'FFBE** 4 Bit 7 6 5 3 2 1 0 PF7 PF6 PF5 PF4 PF3 PF2 PF1 PF0 \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* Initial value: R R R R R R R R R/W State of port F pins Note: \* Determined by the state of pins PF7 to PF0. PORTG—Port G Register H'FFBF Port G 0 4 3 2 1 Bit 5 PG4 PG3 PG2 PG1 PG0 Initial value: Undefined Undefined Undefined \_\_\* \_\_\_\* \_\_\_\* \_\_\_\* \_\_\_\* R/W R R R R R State of port G pins and READY for FLEX™ decoder II Note: \* Determined by the state of pins PG4 to PG1 and READY for FLEX™ decoder II. # Appendix C I/O Port Block Diagrams ## C.1 Port 1 Block Diagrams Figure C.1 (a) Port 1 Block Diagram (Pins P10 and P11) Figure C.1 (b) Port 1 Block Diagram (Pins P12 and P13) Figure C.1 (c) Port 1 Block Diagram (Pins P14 and P16) ## C.2 Port 3 Block Diagrams Figure C.2 (a) Port 3 Block Diagram (Pins P30 and P33) Figure C.2 (b) Port 3 Block Diagram (Pins P31 and P34) Figure C.2 (c) Port 3 Block Diagram (Pins P32 and P35) Figure C.2 (d) Port 3 Block Diagram (Pin P36) # C.3 Port 4 Block Diagram Figure C.3 Port 4 Block Diagram (Pins P40 to P47) ## C.4 Port 7 Block Diagrams Figure C.4 (a) Port 7 Block Diagram (Pin P74) Figure C.4 (b) Port 7 Block Diagram (Pin P75) Figure C.4 (c) Port 7 Block Diagram (Pin P76) Figure C.4 (d) Port 7 Block Diagram (Pin P77) ## C.5 Port A Block Diagrams Figure C.5 Port A Block Diagram (Pins PA0 and PA3) ## C.6 Port B Block Diagram Figure C.6 Port B Block Diagram (Pins PB0 to PB7) ## C.7 Port C Block Diagram Figure C.7 Port C Block Diagram (Pins PC0 to PC7) ## C.8 Port D Block Diagram Figure C.8 Port D Block Diagram (Pins PD0 to PD7) ## C.9 Port E Block Diagram Figure C.9 Port E Block Diagram (Pins PE0 to PE7) ## C.10 Port F Block Diagrams Figure C.10 (a) Port F Block Diagram (Pin PF0) Figure C.10 (b) Port F Block Diagram (Pin PF1) Figure C.10 (c) Port F Block Diagram (Pin PF2) Figure C.10 (d) Port F Block Diagram (Pin PF3) Figure C.10 (e) Port F Block Diagram (Pins PF4 to PF6) Figure C.10 (f) Port F Block Diagram (Pin PF7) ## **C.11** Port G Block Diagrams Figure C.11 (a) Port G Block Diagram (Pin PG0) Figure C.11 (b) Port G Block Diagram (Pin PG1) Figure C.11 (c) Port G Block Diagram (Pins PG2 and PG3) Figure C.11 (d) Port G Block Diagram (Pin PG4) # Appendix D Pin States ## **D.1** Port States in Each Processing State **Table D.1** I/O Port States in Each Processing State | Port Na<br>Pin Nan | | MCU<br>Operating<br>Mode | Power-On<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode,<br>Watch Mode | Bus-Released<br>State | Program Execution<br>State, Sleep Mode,<br>Subsleep Mode | | |--------------------------------------------------------|----------------------------------------------|--------------------------|-------------------|-----------------------------|-----------------------------------------|-----------------------|----------------------------------------------------------|--| | P16, P1 | 4 | 4 to 7 | Т | Т | keep | keep | I/O port | | | P12/TIO | OCDO/TCLKB/A23<br>OCCO/TCLKA/A22<br>OCBO/A21 | 7 | Т | Т | keep | keep | I/O port | | | | Address output<br>selected by<br>AEn bit | 4 to 6 | Т | Т | [OPE= 0]<br>T<br>[OPE= 1]<br>keep | Т | Address output | | | | Port selected | 4 to 6 | Т | Т | keep | keep | I/O port | | | P10/TIO | CA0/A20 | 7 | Т | Т | keep | keep | I/O port | | | | Address output | 4, 5 | L | Т | [OPE= 0] | Т | Address output | | | | selected by<br>AEn bit | 6 | Т | | T<br>[OPE= 1]<br>keep | | | | | | Port selected | 4 to 6 | T* | Т | keep | keep | I/O port | | | P36 (dedicated internal I/O port for FLEX™ decoder II) | | 4 to 7 | Н | Н | keep | keep | I/O port | | | P35 to F | 230 | 4 to 7 | Т | Т | keep | keep | I/O port | | | Port 4 | | 4 to 7 | Т | Т | Т | Т | Input port | | | , | 75, P74 (dedicated I/O port for FLEX™ r II) | 4 to 7 | L | L | keep | keep | I/O port | | | ` | dicated internal<br>ort for FLEX™<br>r II) | 4 to 7 | MISO | MISO | MISO | MISO | Input port | | | Port A | | 7 | Т | Т | keep | keep | I/O port | | | | Address output | 4, 5 | L | Т | [OPE= 0] | Т | Address output | | | | selected by<br>AEn bit | 6 | Т | | T<br>[OPE= 1]<br>keep | | | | | | Port selected | 4 to 6 | T* | Т | keep | keep | I/O port | | | Port B | | 7 | Т | Т | keep | keep | I/O port | | | | Address output | 4, 5 | L | Т | [OPE= 0] | Т | Address output | | | | selected by<br>AEn bit | 6 | Т | | T<br>[OPE= 1]<br>keep | | | | | | Port selected | 4 to 6 | T* | Т | keep | keep | I/O port | | | Port Name<br>Pin Name | | MCU<br>Operating<br>Mode | Power-On<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode,<br>Watch Mode | Bus-Released<br>State | Program Execution<br>State, Sleep Mode,<br>Subsleep Mode | |-------------------------------|------------|--------------------------|-------------------------|-----------------------------|-------------------------------------------|----------------------------------------------------|----------------------------------------------------------| | Port C | | 4, 5 | L | Т | [OPE= 0]<br>T<br>[OPE= 1]<br>keep | Т | Address output | | | | 6 | Т | Т | [DDR·OPE= 0]<br>T<br>[DDR·OPE= 1]<br>keep | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>Address output | | | | 7 | Т | Т | keep | keep | I/O port | | Port D | | 4 to 6 | Т | Т | Т | T | Data bus | | | | 7 | Т | T | keep | keep | I/O port | | Port E | 8-bit bus | 4 to 6 | Т | Т | keep | keep | I/O port | | | 16-bit bus | 4 to 6 | Т | Т | Т | T | Data bus | | | | 7 | Т | Т | keep | keep | I/O port | | PF7/ø | | 4 to 6 | Clock outpu | ut T | [DDR= 0]<br>Input port<br>[DDR= 1]<br>H | [DDR= 0]<br>Input port<br>[DDR= 1]<br>Clock output | [DDR= 0]<br>Input port<br>[DDR= 1]<br>Clock output | | | | 7 | Т | Т | [DDR= 0]<br>Input port<br>[DDR= 1]<br>H | [DDR= 0]<br>Input port<br>[DDR= 1]<br>Clock output | [DDR= 0]<br>Input port<br>[DDR= 1]<br>Clock output | | PF6/AS,<br>PF5/RD,<br>PF4/HWR | | 4 to 6 | Н | Т | [OPE= 0]<br>T<br>[OPE= 1]<br>H | Т | AS, RD, HWR | | | | 7 | Т | Т | keep | keep | I/O port | | PF3/LWR/AI | OTRG/ | 7 | Т | Т | keep | keep | I/O port | | | 8-bit bus | 4 to 6 | (Mode 4)<br>H | Т | keep | keep | I/O port | | | 16-bit bus | 4 to 6 | (Modes<br>5 and 6)<br>T | Т | [OPE= 0]<br>T<br>[OPE= 1]<br>H | Т | LWR | | PF2/WAIT | | 4 to 6 | Т | Т | [WAITE= 0]<br>keep<br>[WAITE= 1]<br>T | [WAITE= 0]<br>keep<br>[WAITE= 1]<br>T | [WAITE= 0]<br>I/O port<br>[WAITE= 1]<br>WAIT | | | | 7 | Т | Т | keep | keep | I/O port | | PF1/BACK/B | BUZZ | 4 to 6 | Т | Т | [BRLE= 0]<br>keep<br>[BRLE= 1]<br>H | L | [BRLE= 0]<br>I/O port<br>[BRLE= 1]<br>BACK | | | | 7 | Т | Т | keep | keep | I/O port | | Port Name<br>Pin Name | MCU<br>Operating<br>Mode | Power-On<br>Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode,<br>Watch Mode | Bus-Released<br>State | Program Execution<br>State, Sleep Mode,<br>Subsleep Mode | |----------------------------------------------------------------------------|--------------------------|-------------------|-----------------------------|-----------------------------------------|-----------------------|----------------------------------------------------------------------------------------| | PF0/BREQ/IRQ2 | 4 to 6 | Т | Т | [BRLE= 0]<br>keep<br>[BRLE= 1]<br>T | Т | [BRLE= 0]<br>I/O port<br>[BRLE= 1]<br>BREQ | | | 7 | Т | Т | keep | keep | I/O port | | PG4/CS0 | 4, 5 | H<br>T | T_ | [DDR-OPE= 0]<br>T<br>[DDR-OPE= 1]<br>H | Т | [DDR = 0]<br>Input port<br>[DDR = 1]<br>CS0<br>(In sleep mode and<br>subsleep mode: H) | | | 7 | Т | Т | keep | keep | I/O port | | PG3/CS1<br>PG2/CS2<br>PG1/CS3/IRQ7 | 4 to 6 | Т | Т | [DDR-OPE= 0]<br>T<br>[DDR-OPE= 1]<br>H | Т | [DDR= 0]<br>Input port<br>[DDR= 1]<br>CS1 to CS3 | | | 7 | Т | Т | keep | keep | I/O port | | PG0/IRQ6 (dedicated internal input port for FLEX <sup>TM</sup> decoder II) | 4 to 7 | READY | READY | READY | READY | Input port | #### Legend: H: High level L: Low level T: High impedance keep: Input port becomes high-impedance, output port retains state DDR Data direction register OPE: Output port enable WAITE: Wait input enable BRLE: Bus release enable Note: \* L in modes 4 and 5 (address output) # Appendix E Timing of Transition to and Recovery from Hardware Standby Mode #### **Timing of Transition to Hardware Standby Mode** (1) To retain RAM contents with the RAME bit set to 1 in SYSCR, drive the RES signal low at least 10 states before the STBY signal goes low, as shown below. RES must remain low until STBY signal goes low (delay from STBY low to RES high: 0 ns or more). Figure E.1 Timing of Transition to Hardware Standby Mode (2) To retain RAM contents with the RAME bit cleared to 0 in SYSCR, or when RAM contents do not need to be retained, RES does not have to be driven low as in (1). #### Timing of Recovery from Hardware Standby Mode Drive the $\overline{RES}$ signal low approximately 100 ns or more before $\overline{STBY}$ goes high to execute a power-on reset. Figure E.2 Timing of Recovery from Hardware Standby Mode # Appendix F Product Code Lineup Table F.1 H8S/2276 Series Product Code Lineup | Product Type | | <b>Product Code</b> | Package | |--------------|-------------|---------------------|--------------------| | H8S/2277 | Non-roaming | HD64F2277 | TFP-100B, TFP-100G | | H8S/2277R | Roaming | HD64F2277R | | # Appendix G Package Dimensions Figures G.1 and G.2 show the LSI package dimensions. Figure G.1 TFP-100B Package Dimensions Figure G.2 TFP-100G Package Dimensions #### H8S/2276 Series, H8S/2277 F-ZTAT<sup>TM</sup> Hardware Manual Publication Date: 1st Edition, December 2001 Published by: Business Planning Division Semiconductor & Integrated Circuits Hitachi, Ltd. Edited by: Technical Documentation Group Hitachi Kodaira Semiconductor Co., Ltd. Copyright © Hitachi, Ltd., 2001. All rights reserved. Printed in Japan.