## **GENERAL DESCRIPTION** The CM6500/1 is a single Power Factor Controller for offline switched mode power suppliers. The power supply of CM6500/01 allows the use of smaller, lower cost bulk capacitors, reduces power line loading and stress on the switching FETs, and results in a power supply that fully compiles with IEC-1000-2-3 specifications. CM6500/1 includes circuits for the implementation of leading edge, average current, "boost" type power factor correction and a synchronized 47% PWM clock. The CM6500/1 has additional features besides all the features of CM6800. Additional features are Inrush Current Control, Separated PFC OVP pin, Separated Power VCC pin and Analog VCC pin, and Separated Power Ground pin and Analog Ground pin. Gate-driver with 1A capabilities minimizes the need for external driver circuits. Low power requirements improve efficiency and reduce component costs. An over-voltage comparator shuts down the PFC section in the event of a sudden decrease in load. The PFC section also includes peak current limiting and input voltage brownout protection. The synchronized 47% PWM clock can on/off down stream DC to DC PWM stages, and PFC section can have the best timing switching with the down stream DC to DC PWM stages. ### **FEATURES** - Inrush Current Control - Separated PFC OVP pin - Separated Power Ground and Analog Ground - PWMSDB to turn off PWMCLK without disturbing PFC section - 23V Bi-CMOS process - VIN OK guaranteed turn on PWM Clock at 2.5V instead of 1.5V - Internally synchronized leading edge PFC and trailing edge PWM Clock in one IC - Slew rate enhanced transconductance error amplifier for ultra-fast PFC response - ◆ Low start-up current (100µA typ.) - Low operating current (3.0mA type.) - ◆ Low total harmonic distortion, high PF - Reduces ripple current in the storage capacitor between the PFC and PWM sections - Average current, continuous or discontinuous boost leading edge PFC - VCC OVP Comparator - ◆ Low Power Detect Comparator - PWM configurable for current mode or voltage mode operation - Current fed gain modulator for improved noise immunity - Brown-out control, over-voltage protection, UVLO, and soft start, and Reference OK # 24 Hours Technical Support---WebSIM Champion provides customers an online circuit simulation tool called WebSIM. You could simply logon our website at www.champion-micro.com for details. # (|) CHAMPION ## **APPLICATIONS** - Desktop PC Power Supply - ♦ Internet Server Power Supply - ♦ IPC Power Supply - ◆ UPS - Battery Charger - DC Motor Power Supply - Monitor Power Supply - ◆ Telecom System Power Supply - Distributed Power ## **PIN CONFIGURATION** SOP-16 (S16) / PDIP-16 (P16) Top View Please change VDDD to VCC! Tracy | 1 | IEAO | VEAO | 16 | |---|-----------|---------|----| | 2 | IAC | VFB | 15 | | 3 | Isense | VFB2 | 14 | | 4 | VRMS | VREF | 13 | | 5 | Inrushsto | PB VDDD | 12 | | 6 | PWMSDB | PFC OUT | 11 | | 7 | RAMP1 | PWM CLK | 10 | | 8 | AGND | Vssp | 9 | ## PIN DESCRIPTION | | | | Operating Voltage | | | | |---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|------|------| | Pin No. | Symbol | Description | Min. | Тур. | Max. | Unit | | 1 | IEAO | PFC transconductance current error amplifier output | 0 | | 4.25 | V | | 2 | I <sub>AC</sub> | PFC gain control reference input | 0 | | 1 | mA | | 3 | I <sub>SENSE</sub> | Current sense input to the PFC current limit comparator | -5 | | 0.7 | V | | 4 | $V_{RMS}$ | Input for PFC RMS line voltage compensation | 0 | | 6 | V | | 5 | INRUSHSTO<br>PB | Inrush Current Control pin, It is low when Inrush current is high or during the start-up condition and it is VCC when Inrush condition has been removed. | 0 | | VCC | V | | 6 | PWMSDB | To on/off PWM Clock without disturbing PFC section | 0 | | 8 | V | | 7 | RAMP1 | Oscillator timing node; timing set by RT CT | 1.2 | | 3.9 | V | | 8 | GND | Ground | | | | | | 9 | $V_{SSD}$ | Digital Ground | | | | | | 10 | PWM CLK | Around 47% duty cycle clock which will be function after VFB reaches steady state at first time after chip wakes up. | 0 | | VCC | V | | 11 | PFC OUT | PFC driver output | 0 | | VCC | V | | 12 | vcc | Digital Power | | | | | |----|------------------|-----------------------------------------------------|---|-----|---|---| | 13 | V <sub>REF</sub> | Buffered output for the internal 7.5V reference | | 7.5 | | V | | 14 | V <sub>FB2</sub> | Input of the separated PFCOVP comparator | 0 | 2.5 | 3 | V | | 15 | $V_{FB}$ | PFC transconductance voltage error amplifier input | 0 | 2.5 | 3 | V | | 16 | VEAO | PFC transconductance voltage error amplifier output | 0 | | 6 | V | ## SIMPLIFIED BLOCK DIAGRAM ## ORDERING INFORMATION | Part Number | Temperature Range | Package | |-------------|-------------------|-----------------------| | CM6500IP | -40°C to 85°C | 16-Pin PDIP (P16) | | CM6500IS | -40°C to 85°C | 16-Pin Wide SOP (S16) | | CM6501IP | -40°C to 85°C | 16-Pin PDIP (P16) | | CM6501IS | -40°C to 85°C | 16-Pin Wide SOP (S16) | ## **ABSOLUTE MAXIMUM RATINGS** Absolute Maximum ratings are those values beyond which the device could be permanently damaged. | Parameter | Min. | Max. | Units | |---------------------------------------|-----------|------------|------------------------| | VCC and P <sub>VDD</sub> | | 23 | V | | IEAO | 0 | 4.5 | V | | I <sub>SENSE</sub> Voltage | -5 | 0.7 | V | | PFC OUT | GND – 0.3 | VCC + 0.3 | V | | PWMCLK | GND – 0.3 | VCC + 0.3 | V | | NRUSHSTOPB | GND – 0.3 | VCC + 0.3 | V | | Voltage on Any Other Pin | GND – 0.3 | VREF + 0.3 | V | | REF | | 10 | mA | | AC Input Current | | 1 | mA | | Peak PFC OUT Current, Source or Sink | | 1 | Α | | Peak PWM OUT Current, Source or Sink | | 1 | Α | | PFC OUT, PWM OUT Energy Per Cycle | | 1.5 | μJ | | Junction Temperature | | 150 | $^{\circ}\!\mathbb{C}$ | | Storage Temperature Range | -65 | 150 | $^{\circ}\!\mathbb{C}$ | | Operating Temperature Range | -40 | 85 | $^{\circ}\!\mathbb{C}$ | | Lead Temperature (Soldering, 10 sec) | | 260 | $^{\circ}\!\mathbb{C}$ | | Thermal Resistance (θ <sub>JA</sub> ) | | | | | Plastic DIP | | 80 | °C/W | | Plastic SOIC | | 105 | °C/W | # **ELECTRICAL CHARACTERISTICS** Unless otherwise stated, these specifications apply VCC=+15V, $R_T$ = 52.3k $\Omega$ , $C_T$ = 470pF, $T_A$ =Operating Temperature Range (Note 1) | 0 | 2 | T1-0 | CM6500/1 | | | llnit | |--------|------------------------------|------------------------------------------------------|----------|------|------|-------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | | | Voltage Error Amplifier (g <sub>mv</sub> ) | | | | | | | Input Voltage Range | | 0 | | 6 | V | | | Transconductance | V <sub>NONINV</sub> = V <sub>INV</sub> , VEAO = 3.0V | 30 | 65 | 90 | µmho | | | Feedback Reference Voltage | | 2.45 | 2.5 | 2.55 | V | | | Input Bias Current | Note 2 | | -0.5 | -1.0 | μA | | | Output High Voltage | | 5.8 | 6.0 | | V | | | Output Low Voltage | | | 0.1 | 0.4 | V | | | Sink Current | V <sub>FB</sub> = 3V, VEAO = 6V | -20 | -35 | | μA | | | Source Current | V <sub>FB</sub> = 1.5V, VEAO = 1.5V | 30 | 40 | | μA | | | Open Loop Gain | | 50 | 60 | | dB | | | Power Supply Rejection Ratio | 11V < V <sub>CC</sub> < 16.5V | 50 | 60 | | dB | # **ELECTRICAL CHARACTERISTICS** (Conti.) Unless otherwise stated, these specifications apply VCC=+15V, $R_T = 52.3k\Omega$ , $C_T = 470pF$ , $T_A$ =Operating Temperature Range (Note 1) | | _ , | | Ci | CM6500/1 | | 11 | |--------|----------------------------------------------------------|---------------------------------------------------------------|-------|----------|-------|------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | | | PFC OVP Comparator | | | | | | | Threshold Voltage | | 2.70 | 2.75 | 2.85 | V | | | Hysteresis | | 250 | | 290 | mV | | | | Low Power Detect Comparator | | | | | | | Threshold Voltage | | 0.45 | 0.5 | 0.55 | V | | | | VCC OVP Comparator | | | | | | | Threshold Voltage | | 19 | 19.4 | 20 | V | | | Hysteresis | | 1.40 | 1.5 | 1.65 | V | | | | PFC I <sub>LIMIT</sub> Comparator | | 1 | | _ | | | Threshold Voltage | | -1.08 | -1 | -0.93 | V | | | (PFC I <sub>LIMIT</sub> V <sub>TH</sub> – Gain Modulator | | 100 | 200 | | mV | | | Output) | | 100 | 200 | | IIIV | | | Delay to Output (Note 4) | Overdrive Voltage = -100mV | | 250 | | ns | | | | DC I <sub>LIMIT</sub> Comparator | | 1 | ı | | | | Threshold Voltage | | 0.95 | 1.0 | 1.05 | V | | | Delay to Output (Note 4) | Overdrive Voltage = 100mV | | 250 | | ns | | | | V <sub>IN</sub> OK Comparator | | 1 | 1 | | | | Threshold Voltage | | 2.35 | 2.45 | 2.55 | V | | | Hysteresis | | 0.8 | 1.0 | 1.2 | V | | | | Oscillator | | 1 | 1 | | | | Initial Accuracy | T <sub>A</sub> = 25℃ | 71 | 76 | 81 | kHz | | | Voltage Stability | 11V < VCC < 16.5V | | 1 | | % | | | Temperature Stability | | | 2 | | % | | | Total Variation | Line, Temp | 68 | | 84 | kHz | | | Ramp Valley to Peak Voltage | | | 2.5 | | V | | | PFC Dead Time (Note 4) | | 500 | | 700 | ns | | | CT Discharge Current | $V_{RAMP2} = 0V$ , $V_{RAMP1} = 2.5V$ | 5.0 | | 10.0 | mA | | | | Reference | | 1 | ı | , | | | Output Voltage | $T_A = 25^{\circ}C$ , $I(V_{REF}) = 1mA$ | 7.4 | 7.5 | 7.6 | V | | | Line Regulation | 11V < VCC < 16.5V | | 10 | 25 | mV | | | Load Regulation | $0mA < I(V_{REF}) < 7mA; T_A = 0^{\circ}C \sim 70^{\circ}C$ | | 10 | 20 | mV | | | Load Regulation | $0mA < I(V_{REF}) < 5mA; T_A = -40^{\circ}C \sim 85^{\circ}C$ | | 10 | 20 | mV | | | Temperature Stability | | | 0.4 | | % | | | Total Variation | Line, Load, Temp | 7.35 | | 7.65 | V | | | Long Term Stability | T <sub>J</sub> = 125℃, 1000HRs | 5 | | 25 | mV | **ELECTRICAL CHARACTERISTICS** (Conti.) Unless otherwise stated, these specifications apply VCC=+15V, $R_T = 52.3k\Omega$ , $C_T = 470pF$ , $T_A$ =Operating Temperature Range (Note 1) | Symbol | Parameter Test Conditions | Took Oon distance | CM6500/1 | | | | |--------|---------------------------------|------------------------------------------------|----------|------|--------|-----| | | | Min. | Тур. | Max. | Unit | | | | | PFC | | | | | | | Minimum Duty Cycle | V <sub>IEAO</sub> > 4.0V | | | 0 | % | | | Maximum Duty Cycle | V <sub>IEAO</sub> < 1.2V | 90 | 95 | | % | | | | I <sub>OUT</sub> = -20mA at room temp | | 7.5 | 10 | ohm | | | Output Low Rdson | I <sub>OUT</sub> = -100mA at room temp | | 7.5 | 10 | ohm | | | | I <sub>OUT</sub> = 10mA, VCC = 9V at room temp | | 0.4 | 0.8 | V | | | Output High Delaga | I <sub>OUT</sub> = 20mA at room temp | | 15 | 20 | ohm | | | Output High Rdson | I <sub>OUT</sub> = 100mA at room temp | | 15 | 20 | ohm | | | Rise/Fall Time (Note 4) | C <sub>L</sub> = 1000pF | | 50 | | ns | | | | PWM Clock | | | | | | | Duty Cycle Range | | 0-45 | 0-47 | 0-49.3 | % | | | | I <sub>OUT</sub> = -20mA at room temp | | 7.5 | 10 | ohm | | | Output Low Rdson | I <sub>OUT</sub> = -100mA at room temp | | 7.5 | 10 | ohm | | | | I <sub>OUT</sub> = 10mA, VCC = 9V | | 0.4 | 0.8 | V | | | | I <sub>OUT</sub> = 20mA at room temp | | 15 | 20 | ohm | | | Output High Rdson | I <sub>OUT</sub> = 100mA at room temp | | 15 | 20 | ohm | | | Rise/Fall Time (Note 4) | C <sub>L</sub> = 1000pF | | 50 | | ns | | | | Supply | | | | | | | Start-Up Current | VCC = 12V, C <sub>L</sub> = 0 | | 100 | 150 | μA | | | Operating Current | 14V, C <sub>L</sub> = 0 | | 3.0 | 5.0 | mA | | | Hadamakan Ladam Than Sala | CM6500 | 12.74 | 13 | 13.26 | V | | | Undervoltage Lockout Threshold | CM6501 | 14.7 | 15 | 15.3 | V | | | | CM6500 | 2.85 | 3.0 | 3.15 | V | | | Undervoltage Lockout Hysteresis | CM6501 | 4.9 | 5.0 | 5.1 | V | Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions. Note 2: Includes all bias currents to other circuits connected to the $V_{\text{FB}}$ pin. Note 3: Gain = K x 5.375V; K = $(I_{SENSE} - I_{OFFSET})$ x $[I_{AC} (VEAO - 0.625)]^{-1}$ ; VEAO<sub>MAX</sub> = 6V Note 4: Guaranteed by design, not 100% production test. # TYPICAL PERFORMANCE CHARACTERISTIC Voltage Error Amplifier (g<sub>mv</sub>) Transconductance ## **Functional Description** The CM6500/1 consists of an average current controlled, continuous boost Power Factor Correction (PFC) front end and a synchronized PWM clock to synchronized the down stream trailing edge modulation DC to DC PWM stages. For example, the PWM clock can synchronized many PWM controller by ac coupling PWMCLK with the RTCT pin of CM3842. This patented leading/trailing edge modulation technique results in a higher usable PFC error amplifier bandwidth, and can significantly reduce the size of the PFC DC buss capacitor. The synchronized of the PWM with the PFC simplifies the loop compensation due to the controlled ripple on the PFC output capacitor (the PWM input capacitor). The PWMCLK of the CM6500/1 runs at the same frequency as the PFC. In addition to power factor correction, a number of protection features have been built into the CM6500/1. These include soft-start, PFC overvoltage protection, peak current limiting, brownout protection, duty cycle limiting, reference OK and under-voltage lockout. ### **Power Factor Correction** Power factor correction makes a nonlinear load look like a resistive load to the AC line. For a resistor, the current drawn from the line is in phase with and proportional to the line voltage, so the power factor is unity (one). A common class of nonlinear load is the input of most power supplies, which use a bridge rectifier and capacitive input filter fed from the line. The peak-charging effect, which occurs on the input filter capacitor in these supplies, causes brief high-amplitude pulses of current to flow from the power line, rather than a sinusoidal current in phase with the line voltage. Such supplies present a power factor to the line of less than one (i.e. they cause significant current harmonics of the power line frequency to appear at their input). If the input current drawn by such a supply (or any other nonlinear load) can be made to follow the input voltage in instantaneous amplitude, it will appear resistive to the AC line and a unity power factor will be achieved. To hold the input current draw of a device drawing power from the AC line in phase with and proportional to the input voltage, a way must be found to prevent that device from loading the line except in proportion to the instantaneous line voltage. The PFC section of the CM6500/1 uses a boost-mode DC-DC converter to accomplish this. The input to the converter is the full wave rectified AC line voltage. No bulk filtering is applied following the bridge rectifier, so the input voltage to the boost converter ranges (at twice line frequency) from zero volts to the peak value of the AC input and back to zero. By forcing the boost converter to meet two simultaneous conditions, it is possible to ensure that the current drawn from the power line is proportional to the input line voltage. One of these conditions is that the output voltage of the boost converter must be set higher than the peak value of the line voltage. A commonly used value is 385VDC, to allow for a high line of 270VAC<sub>rms</sub>. The other condition is that the current drawn from the line at any given instant must be proportional to the line voltage. Establishing a suitable voltage control loop for the converter, which in turn drives a current error amplifier and switching output driver satisfies the first of these requirements. The second requirement is met by using the rectified AC line voltage to modulate the output of the voltage control loop. Such modulation causes the current error amplifier to command a power stage current that varies directly with the input voltage. In order to prevent ripple, which will necessarily appear at the output of boost circuit (typically about 10VAC on a 385V DC level), from introducing distortion back through the voltage error amplifier, the bandwidth of the voltage loop is deliberately kept low. A final refinement is to adjust the overall gain of the PFC such to be proportional to 1/VIN2, which linearizes the transfer function of the system as the AC input to voltage varies. Since the boost converter topology in the CM6500/1 PFC is of the current-averaging type, no slope compensation is required. ## **PFC Section** Inrush Current Control The INRUSHSTOPB pin is low during inrush current condition. It happens during start-up and high input current when ISENSE is less than -1.8V. #### Gain Modulator Figure 1 shows a block diagram of the PFC section of the CM6500/1. The gain modulator is the heart of the PFC, as it is this circuit block which controls the response of the current loop to line voltage waveform and frequency, rms line voltage, and PFC output voltages. There are three inputs to the gain modulator. These are: - 1. A current representing the instantaneous input voltage (amplitude and waveshape) to the PFC. The rectified AC input sine wave is converted to a proportional current via a resistor and is then fed into the gain modulator at IAC. Sampling current in this way minimizes ground noise, as is required in high power switching power conversion environments. The gain modulator responds linearly to this current. - 2. A voltage proportional to the long-term RMS AC line voltage, derived from the rectified line voltage after scaling and filtering. This signal is presented to the gain modulator at VRMS. The gain modulator's output is inversely proportional to V<sub>RMS</sub><sup>2</sup> (except at unusually low values of V<sub>RMS</sub> where special gain contouring takes over, to limit power dissipation of the circuit components under heavy brownout conditions). The relationship between V<sub>RMS</sub> and gain is called K, and is illustrated in the Typical Performance Characteristics. - 3. The output of the voltage error amplifier, VEAO. The gain modulator responds linearly to variations in this voltage. form of a full wave rectified sinusoid at twice the line sometimes used, one to monitor the IF of the boost diode. As frequency. This current is applied to the virtual-ground (negative) input of the current error amplifier. In this way the gain modulator forms the reference for the current error loop, and ultimately controls the instantaneous current draw of the PFC form the power line. The general for of the output of the gain modulator is: $$I_{GAINMOD} = \frac{I_{AC} \times VEAO}{V_{RMS}^2} \times 1V$$ (1) More exactly, the output current of the gain modulator is given by: $$I_{GAINMOD} = K x (VEAO - 0.625V) x I_{AC}$$ Where K is in units of V<sup>-1</sup> Note that the output current of the gain modulator is limited around $228.47\mu A$ and the maximum output voltage of the gain modulator is limited to $228.47\mu A$ x 3.5K=0.8V. This 0.8V also will determine the maximum input power. However, $I_{GAINMOD}$ cannot be measured directly from $I_{SENSE}$ . $I_{SENSE}$ = $I_{GAINMOD}$ - $I_{OFFSET}$ and $I_{OFFSET}$ can only be measured when VEAO is less than 0.5V and $I_{GAINMOD}$ is 0A. Typical $I_{OFFSET}$ is around 60uA. #### Selecting RAC for IAC pin IAC pin is the input of the gain modulator. IAC also is a current mirror input and it requires current input. By selecting a proper resistor $R_{\text{AC}}$ , it will provide a good sine wave current derived from the line voltage and it also helps program the maximum input power and minimum input line voltage. $R_{AC}$ =Vin peak x 7.9K. For example, if the minimum line voltage is 80VAC, the $R_{AC}$ =80 x 1.414 x 7.9K=894Kohm. #### Current Error Amplifier, IEAO The current error amplifier's output controls the PFC duty cycle to keep the average current through the boost inductor a linear function of the line voltage. At the inverting input to the current error amplifier, the output current of the gain modulator is summed with a current which results from a negative voltage being impressed upon the $I_{\text{SENSE}}$ pin. The negative voltage on $I_{\text{SENSE}}$ represents the sum of all currents flowing in the PFC circuit, and is typically derived from a current sense resistor in series with the negative terminal of the input bridge rectifier. stated above, the inverting input of the current error amplifier is a virtual ground. Given this fact, and the arrangement of the duty cycle modulator polarities internal to the PFC, an increase in positive current from the gain modulator will cause the output stage to increase its duty cycle until the voltage on $I_{\text{SENSE}}$ is adequately negative to cancel this increased current. Similarly, if the gain modulator's output decreases, the output duty cycle will decrease, to achieve a less negative voltage on the $I_{\text{SENSE}}$ pin. Cycle-By-Cycle Current Limiter and Selecting $R_{\rm S}$ The $I_{\rm SENSE}$ pin, as well as being a part of the current feedback loop, is a direct input to the cycle-by-cycle current limiter for the PFC section. Should the input voltage at this pin ever be more negative than -1V, the output of the PFC will be disabled until the protection flip-flop is reset by the clock pulse at the start of the next PFC power cycle. $R_{S}$ is the sensing resistor of the PFC boost converter. During the steady state, line input current x $R_{S}$ = $I_{\text{GAINMOD}}$ x 3.5K. Since the maximum output voltage of the gain modulator is $I_{\text{GAINMOD}}$ max x 3.5K= 0.8V during the steady state, $R_{S}$ x line input current will be limited below 0.8V as well. Therefore, to choose $R_{S}$ , we use the following equation: R<sub>S</sub> =0.7V x Vinpeak/(2x Line Input power) For example, if the minimum input voltage is 80VAC, and the maximum input rms power is 200Watt, $R_S = (0.7V \times 80V \times 1.414)/(2 \times 200) = 0.197$ ohm. Separated PFC Overvoltage Protection In the CM6500/1, PFC OVP is using VFB2, which is separated from VFB to sense OVP condition. The PFC OVP comparator serves to protect the power circuit from being subjected to excessive voltages if the load should suddenly change. A resistor divider from the high voltage DC output of the PFC is fed to VFB. When the voltage on VFB exceeds 2.75V, the PFC output driver is shut down. The PWM section will continue to operate. The OVP comparator has 250mV of hysteresis, and the PFC will not restart until the voltage at VFB drops below 2.50V. The VFB power components and the CM6500/1 are within their safe operating voltages, but not so low as to interfere with the boost voltage regulation loop. Also, VCC OVP can be served as a redundant PFCOVP protection. VCC OVP threshold is 19.4V with 1.5V hysteresis. Figure 1. PFC Section Block Diagram #### **Error Amplifier Compensation** The PWM loading of the PFC can be modeled as a negative resistor; an increase in input voltage to the PWM causes a decrease in the input current. This response dictates the proper compensation of the two transconductance error amplifiers. Figure 2 shows the types of compensation networks most commonly used for the voltage and current error amplifiers, along with their respective return points. The current loop compensation is returned to $V_{\text{REF}}$ to produce a soft-start characteristic on the PFC: as the reference voltage comes up from zero volts, it creates a differentiated voltage on $I_{\text{EAO}}$ which prevents the PFC from immediately demanding a full duty cycle on its boost converter. #### PFC Voltage Loop: There are two major concerns when compensating the voltage loop error amplifier, V<sub>EAO</sub>; stability and transient response. Optimizing interaction between transient response and stability requires that the error amplifier's open-loop crossover frequency should be 1/2 that of the line frequency, or 23Hz for a 47Hz line (lowest anticipated international power frequency). The gain vs. input voltage of the CM6500/1's voltage error amplifier, V<sub>EAO</sub> has a specially shaped non-linearity such that under steady-state operating conditions the transconductance of the error amplifier is at a local minimum. Rapid perturbation in line or load conditions will cause the input to the voltage error amplifier (V<sub>FB</sub>) to deviate from its 2.5V (nominal) value. If this happens, the transconductance of the voltage error amplifier will increase significantly, as shown in the Typical Performance Characteristics. This raises the gain-bandwidth product of the voltage loop, resulting in a much more rapid voltage loop response to such perturbations than would occur with a conventional linear gain characteristics. The Voltage Loop Gain (S) $$\begin{split} &= \frac{\Delta V_{\rm OUT}}{\Delta V_{\rm EAO}} * \frac{\Delta V_{\rm FB}}{\Delta V_{\rm OUT}} * \frac{\Delta V_{\rm EAO}}{\Delta V_{\rm FB}} \\ &\approx \frac{P_{\rm IN} * 2.5 V}{V_{\rm OUTDC}^2 * \Delta V_{\rm EAO} * S * C_{\rm DC}} * GM_{\rm V} * Z_{\rm CV} \end{split}$$ Z<sub>CV</sub>: Compensation Net Work for the Voltage Loop GM<sub>v</sub>: Transconductance of VEAO P<sub>IN</sub>: Average PFC Input Power V<sub>OUTDC</sub>: PFC Boost Output Voltage; typical designed value is 380V. CDC: PFC Boost Output Capacitor ## PFC Current Loop: The current amplifier, $I_{EAO}$ compensation is similar to that of the voltage error amplifier, $V_{EAO}$ with exception of the choice of crossover frequency. The crossover frequency of the current amplifier should be at least 10 times that of the voltage amplifier, to prevent interaction with the voltage loop. It should also be limited to less than 1/6th that of the switching frequency, e.g. 16.7kHz for a 100kHz switching frequency. The Current Loop Gain (S) $$\begin{split} &= \frac{\Delta V_{\rm ISENSE}}{\Delta D_{\rm OFF}} * \frac{\Delta D_{\rm OFF}}{\Delta I_{\rm EAO}} * \frac{\Delta I_{\rm EAO}}{\Delta I_{\rm SENSE}} \\ &\approx \frac{V_{\rm OUTDC} * R_{\rm S}}{S * L * 2.5 V} * GM_{\rm I} * Z_{\rm CI} \end{split}$$ $Z_{Cl}$ : Compensation Net Work for the Current Loop GM<sub>I</sub>: Transconductance of IEAO $V_{\text{OUTDC}}\!{:}$ PFC Boost Output Voltage; typical designed value is 380V and we use the worst condition to calculate the $Z_{\text{CI}}$ $R_{\text{S}}\!{:}$ The Sensing Resistor of the Boost Converter 2.5V: The Amplitude of the PFC Leading Modulation Ramp L: The Boost Inductor There is a modest degree of gain contouring applied to the transfer characteristic of the current error amplifier, to increase its speed of response to current-loop perturbations. However, the boost inductor will usually be the dominant factor in overall current loop response. Therefore, this contouring is significantly less marked than that of the voltage error amplifier. This is illustrated in the Typical Performance Characteristics. $I_{SENSE}$ Filter, the RC filter between $R_S$ and $I_{SENSE}$ : There are 2 purposes to add a filter at I<sub>SENSE</sub> pin: - Protection: During start up or inrush current conditions, it will have a large voltage cross Rs which is the sensing resistor of the PFC boost converter. It requires the I<sub>SENSE</sub> Filter to attenuate the energy. - 2.) To reduce L, the Boost Inductor: The I<sub>SENSE</sub> Filter also can reduce the Boost Inductor value since the I<sub>SENSE</sub> Filter behaves like an integrator before going I<sub>SENSE</sub> which is the input of the current error amplifier, IEAO. The I<sub>SENSE</sub> Filter is a RC filter. The resistor value of the I<sub>SENSE</sub> Filter is between 100 ohm and 50 ohm because I<sub>OFFSET</sub> x the resistor can generate an offset voltage of IEAO. By selecting R<sub>FILTER</sub> equal to 50 ohm will keep the offset of the IEAO less than 5mV. Usually, we design the pole of I<sub>SENSE</sub> Filter at fpfc/6, one sixth of the PFC switching frequency. Therefore, the boost inductor can be reduced 6 times without disturbing the stability. Therefore, the capacitor of the I<sub>SENSE</sub> Filter, $C_{\text{FILTER}}$ , will be around 283nF. Figure 2. Compensation Network Connections for the Voltage and Current Error Amplifiers Figure 3. External Component Connections to V<sub>CC</sub> ## Oscillator (RAMP1) The oscillator frequency is determined by the values of $R_T$ and $C_T$ , which determine the ramp and off-time of the oscillator output clock: $$f_{OSC} = \frac{1}{t_{RAMP} + t_{DEADTIME}}$$ The dead time of the oscillator is derived from the following equation: $$t_{RAMP} = C_T \times R_T \times In \quad \frac{V_{REF} - 1.25}{V_{REF} - 3.75}$$ at $V_{REF} = 7.5V$ : $t_{RAMP} = C_T \times R_T \times 0.51$ The dead time of the oscillator may be determined using: $$t_{DEADTIME} = \frac{2.5V}{5.5mA} \times C_T = 450 \times C_T$$ The dead time is so small ( $t_{RAMP} >> t_{DEADTIME}$ ) that the operating frequency can typically be approximately by: $$f_{OSC} = \frac{1}{t_{RAMP}}$$ #### **EXAMPLE:** For the application circuit shown in the datasheet, with the oscillator running at: $$f_{OSC} = 100kHz = \frac{1}{t_{RAMP}}$$ Solving for $C_T$ x $R_T$ yields 1.96 x $10^{-4}$ . Selecting standard components values, $C_T$ = 390pF, and $R_T$ = 51.1k $\Omega$ The dead time of the oscillator adds to the Maximum PWM Duty Cycle (it is an input to the Duty Cycle Limiter). With zero oscillator dead time, the Maximum PWM Duty Cycle is typically 45%. In many applications, care should be taken that $C_T$ not be made so large as to extend the Maximum Duty Cycle beyond 50%. This can be accomplished by using a stable 390pF capacitor for $C_T$ . ### **PWM Section** Pulse Width Modulator The PWM section of the CM6500/1 is straightforward, but there are several points which should be noted. Foremost among these is its inherent synchronization to the PFC section of the device, from which it also derives its basic timing. The PWM is capable of current-mode or #### Generating VCC After turning on CM6500/1 at 13V, the operating voltage can vary from 10V to 19.4V. The threshold voltage of VCC OVP comparator is 19.4V. The hysteresis of VCC OVP is 1.5\/ When \CC aso 10.4\/ PECOUT will be low, and PWM section will not be disturbed. That's the two ways to voltage-mode operation. In current-mode applications, the PWM ramp (RAMP2) is usually derived directly from a current sensing resistor or current transformer in the primary of the output stage, and is thereby representative of the current flowing in the converter's output stage. DCl\_LIMIT, which provides cycle-by-cycle current limiting, is typically connected to RAMP2 in such applications. For voltage-mode, operation or certain specialized applications, RAMP2 can be connected to a separate RC timing network to generate a voltage ramp against which $V_{\rm DC}$ will be compared. Under these conditions, the use of voltage feedforward from the PFC buss can assist in line regulation accuracy and response. As in current mode operation, the DC $I_{\rm LIMIT}$ input is used for output stage overcurrent protection. #### V<sub>IN</sub> OK Comparator The $V_{\text{IN}}$ OK comparator monitors the DC output of the PFC and inhibits the PWMCLK if this voltage on $V_{\text{FB}}$ is less than its nominal 2.45V. Once this voltage reaches 2.45V, which corresponds to the PFC output capacitor being charged to its rated boost voltage, the PWMCLK pin starts to send out 47% clock to the down stream DC to DC PWM stage.. #### **PWMCLK** PWMCLK is a rail to rail CMOS driver and its PMOS driver is around 15 ohm to pull PWMCLK high and its NMOS driver is around 7 ohm to pull down PWMCLK low. Its frequency is the same as PFC stage. For each cycle, PWMCLK's rising edge is high right at PFCOUT is at falling edge. where $C_{SS}$ is the required soft start capacitance, and the $t_{DEALY}$ is the desired start-up delay. It is important that the time constant of the PWM soft-start allow the PFC time to generate sufficient output power for the PWM section. The PWM start-up delay should be at least 5ms. Solving for the minimum value of C<sub>SS</sub>: $$C_{SS} = 5 \text{ms x } \frac{20 \mu \text{A}}{1.25 \text{V}} = 80 \text{nF}$$ Caution should be exercised when using this minimum soft start capacitance value because premature charging of the SS capacitor and activation of the PWM section can result if VFB is in the hysteresis band of the $V_{\text{IN}}$ OK comparator at start-up. The magnitude of $V_{\text{FB}}$ at start-up is related both to line voltage and nominal PFC output voltage. Typically, a 1.0µF soft start capacitor will allow time for $V_{\text{FB}}$ and PFC out to reach their nominal values prior to activation of the PWM section at line voltages between 90Vrms and 265Vrms. ### **EXAMPLE**: With a wanting voltage called, V<sub>BIAS</sub>, of 18V, a VCC of 15V and the CM6500/1 driving a total gate charge of 90nC at the gate driver current required is: generate VCC. One way is to use auxiliary power supply around 15V, and the other way is to use bootstrap winding to self-bias CM6500/1 system. The bootstrap winding can be either taped from PFC boost choke or from the transformer of the DC to DC stage. The ratio of winding transformer for the bootstrap should be set between 18V and 15V. A filter network is recommended between VCC and bootstrap winding. The resistor of the filter can be set as following. $R_{FILTER} \times I_{VCC} \sim 2V$ , $I_{VCC} = I_{OP} + (Q_{PFCFET} + Q_{PWMFET}) \times fsw$ $I_{OP} = 3mA (typ.)$ If anything goes wrong, and VCC goes beyond 19.4V, the PFC gate drive goes low and the PWMCLK remains function. The resistor's value must be chosen to meet the operating current requirement of the CM6500/1 itself (5mA, max.) plus the current required by the two gate driver outputs. $I_{GATEDRIVE} = 100kHz \times 90nC = 9mA$ $$R_{BIAS} = \frac{V_{BIAS} - V_{CC}}{I_{CC} + I_{G}}$$ $$R_{BIAS} = \frac{18V - 15V}{5mA + 9mA}$$ Choose $R_{BIAS} = 214\Omega$ The CM6500/1 should be locally bypassed with a 1.0 $\mu$ F ceramic capacitor. In most applications, an electrolytic capacitor of between 47 $\mu$ F and 220 $\mu$ F is also required across the part, both for filtering and as part of the start-up bootstrap circuitry. Figure 4. Typical Trailing Edge Control Scheme ## Leading/Trailing Modulation Conventional Pulse Width Modulation (PWM) techniques employ trailing edge modulation in which the switch will turn on right after the trailing edge of the system clock. The error amplifier output is then compared with the modulating ramp up. The effective duty cycle of the trailing edge modulation is determined during the ON time of the switch. Figure 4 shows a typical trailing edge control scheme. In case of leading edge modulation, the switch is turned OFF right at the leading edge of the system clock. When the modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned ON. The effective duty-cycle of the leading edge modulation is determined during OFF time of the switch. Figure 5 shows a leading edge control scheme. One of the advantages of this control technique is that it required only one system clock. Switch 1(SW1) turns off and switch 2 (SW2) turns on at the same instant to minimize the momentary "no-load" period, thus lowering ripple voltage generated by the switching action. With such synchronized switching, the ripple voltage of the first stage is reduced. Calculation and evaluation have shown that the 120Hz component of the PFC's output ripple voltage can be reduced by as much as 30% using this method. Figure 5. Typical Leading Edge Control Scheme # **APPLICATION CIRCUIT** ## PACKAGE DIMENSION ## IMPORTANT NOTICE Champion Microelectronic Corporation (CMC) reserves the right to make changes to its products or to discontinue any integrated circuit product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. A few applications using integrated circuit products may involve potential risks of death, personal injury, or severe property or environmental damage. CMC integrated circuit products are not designed, intended, authorized, or warranted to be suitable for use in life-support applications, devices or systems or other critical applications. Use of CMC products in such applications is understood to be fully at the risk of the customer. In order to minimize risks associated with the customer's applications, the customer should provide adequate design and operating safeguards. ### HsinChu Headquarter 5F, No. 11, Park Avenue II, Science-Based Industrial Park, HsinChu City, Taiwan TEL: +886-3-567 9979 FAX: +886-3-567 9909 http://www.champion-micro.com ### Sales & Marketing 11F, No. 306-3, Sec. 1, Ta Tung Rd., Hsichih, Taipei Hsien 221 Taiwan, R.O.C. TEL: +886-2-8692 1591 FAX: +886-2-8692 1596