# BL24C32/BL24C64

32K bits (4096 X 8) / 64K bits (8192 X 8) Two-wire Serial EEPROM

### ■ Features

- Two-wire Serial Interface
- $\triangleright$  VCC = 1.8V to 5.5V
- Bi-directional Data Transfer Protocol
- Internally Organized
   BL24C32, 4096 X 8 (32K bits)
   BL24C64, 8192 X 8 (64K bits)
- > 400 kHz (1.8V, 2.7V,5V) Compatibility
- > 32-byte Page (32K/64K) Write Modes
- Partial Page Writes Allowed
- Self-timed Write Cycle (5 ms max)
- High-reliability
- > 1 Million Write Cycles guaranteed
- Data Retention > 100 Years
- ➤ Operating Temperature: -40 to +85
- > 8-lead PDIP, 8-lead SOP and 8-lead TSSOP Packages

## **■** Pin Configuration



## Description

BL24C32/BL24C64 provides 32768/65536 bits of serial electrically erasable and programmable read-only memory (EEPROM) organized as 4096 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operations are essential. The BL24C32/BL24C64 is available in space-saving 8-lead PDIP, 8-lead SOP, and 8-lead TSSOP packages and is accessed via a two-wire serial interface.

1

# **■ Pin Descriptions**

| Pin number | Designation | Туре                       | Name and Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|-------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 – 3      | A0 - A2     | I                          | Address Inputs  DEVICE/PAGE ADDRESSES (A2, A1, A0): The A2, A1 and A0 pins are device address inputs that are hardwired or left not connected for hardware compatibility with other 24Cxx devices. When the pins are hardwired, as many as eight 32K/64K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section). If the pins are left floating, the A2, A1 and A0 pins will be internally pulled down to GND if the capacitive coupling to the circuit board VCC plane is <3 pF. If coupling is >3 pF, recommends connecting the address pins to GND. |
| 5          | SDA         | I/O<br>&<br>Open-dr<br>ain | Serial Data  SERIAL DATA (SDA): The SDA pin is bi-directional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open-collector devices.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6          | SCL         | I                          | Serial Clock Input  SERIAL CLOCK (SCL): The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7          | WP          | I                          | Write Protect WRITE PROTECT (WP): The write protect input, when connected to GND, allows normal write operations. When WP is connected high to VCC, all write operations to the memory are inhibited. If the pin is left floating, the WP pin will be internally pulled down to GND if the capacitive coupling to the circuit board VCC plane is <3 pF. If coupling is >3 pF, recommends connecting the pin to GND. Switching WP to VCC prior to a write operation creates a software write protect function. The write protection feature is enabled and operates as shown in the following Table 1.                         |
| 4          | GND         | Р                          | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8          | VCC         | Р                          | Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

 Table 1:
 Write Protect

| M/D Die Chatus | Part of the Array Protected  |                  |  |  |  |
|----------------|------------------------------|------------------|--|--|--|
| WP Pin Status: | 24C32                        | 24C64            |  |  |  |
| At VCC         | Full (32K) Array             | Full (64K) Array |  |  |  |
| At GND         | Normal Read/Write Operations |                  |  |  |  |

## **Block Diagram**



## **Functional Description**

### 1. Memory Organization

**24C32**, **32K SERIAL EEPROM**: The 32K is internally organized as 128 pages of 32 bytes each. Random word addressing requires a 12-bit data word address.

**24C64**, **64K SERIAL EEPROM**: The 64K is internally organized as 256 pages of 32 bytes each. Random word addressing requires a 13-bit data word address.

### 2. Device Operation

**CLOCK and DATA TRANSITIONS:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (see Figure 1). Data changes during SCL high periods will indicate a start or stop condition as defined below.

**START CONDITION:** A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see Figure 2).

**STOP CONDITION:** A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see Figure 2)

**ACKNOWLEDGE:** All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a "0" to acknowledge that it has received each word. This happens during the ninth clock cycle.

**STANDBY MODE:** The 24C32/24C64 features a low-power standby mode which is enabled: (a) upon power-up and (b) after the receipt of the STOP bit and the completion of any internal operations

**MEMORY RESET:** After an interruption in protocol, power loss or system reset, any two-wire part can be reset by following these steps:

- 1. Clock up to 9 cycles.
- 2. Look for SDA high in each cycle while SCL is high.
- 3. Create a start condition.

Figure 1. Data Validity



Figure 2. Start and Stop Definition





Figure 3. Output Acknowledge

### 3. Device Addressing

The 32K/64K EEPROM devices all require an 8-bit device address word following a start condition to enable the chip for a read or write operation (see Figure 4).

The device address word consists of a mandatory "1", "0" sequence for the first four most significant bits as shown. This is common to all the Serial EEPROM devices.

The 32K/64K uses the three device address bits A2, A1, A0 to allow as many as eight devices on the same bus. These bits must compare to their corresponding hardwired input pins. The A2, A1, and A0 pins use an internal proprietary circuit that biases them to a logic low condition if the pins are allowed to float.

The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon a compare of the device address, the EEPROM will output a "0". If a compare is not made, the chip will return to a standby state.

**NOISE PROTECTION:** Special internal circuitry placed on the SDA and SCL pins prevent small noise spikes from activating the device.

**DATA SECURITY:** The 24C32/24C64 has a hardware data protection scheme that allows the user to write protect the entire memory when the WP pin is at VCC.

## 4. Write Operations

BYTE WRITE: A write operation requires an 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a "0" and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a "0" and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally timed write cycle, t<sub>wR</sub>, to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 5).

**PAGE WRITE:** The 32K/64K devices are capable of 32-byte page writes.

A page write is initiated the same as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to 31 more data words. The EEPROM will respond with a "0" after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see Figure 6).

The data word address lower five (32K/64K) bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 32 data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten.

**ACKNOWLEDGE POLLING:** Once the internally timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a "0", allowing the read or write sequence to continue.

## 5. Read Operations

Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to "1". There are three read operations: current address read, random address read and sequential read.

**CURRENT ADDRESS READ:** The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page to the first byte of the first page. The address "roll over" during write is from the last byte of the cur- rent page to the first byte of the same page.

Once the device address with the read/write select bit set to "1" is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input "0" but does generate a following stop condition (see Figure 7).

**RANDOM READ:** A random read requires a "dummy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a "0" but does generate a following stop condition (see Figure 8).

**SEQUENTIAL READ:** Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a "0" but does generate a following stop condition (see Figure 9)

Figure 4. Device Address



Figure 5. Byte Write



Figure 6. Page Write



Figure 7. Current Address Read



Figure 8. Random Read



Figure 9. Sequential Read



## **■** Electrical Characteristics

#### Absolute Maximum Stress Ratings

#### Comments

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

## DC Electrical Characteristics

Applicable over recommended operating range from: T<sub>A</sub> = -40 °C to +85 °C, V<sub>CC</sub> = +1.8V to +5.5V (unless otherwise noted)

| Parameter                  | Symbol           | Min.      | Тур. | Max.      | Unit | Condition                                |
|----------------------------|------------------|-----------|------|-----------|------|------------------------------------------|
| Supply Voltage             | Vcc              | 1.8       | -    | 5.5       | ٧    |                                          |
| Supply Current Vcc = 5.0V  | lcc1             | -         | 0.4  | 1.0       | mA   | READ at 100 kHz                          |
| Supply Current Vcc = 5.0V  | lcc2             | -         | 2.0  | 3.0       | mA   | WRITE at 100 kHz                         |
| Standby Current            | Isa              | -         | -    | 1.0       | μΑ   | V <sub>IN</sub> = V <sub>CC</sub> or GND |
| Input Leakage Current      | lu               | -         | -    | 3.0       | μА   | V <sub>IN</sub> = V <sub>CC</sub> or GND |
| Output Leakage Current     | lLo              | -         | 0.05 | 3.0       | μΑ   | Vout = Vcc or GND                        |
| Input Low Level            | VIL              | -0.6      | -    | Vcc X 0.3 | V    |                                          |
| Input High Level           | ViH              | Vcc X 0.7 | -    | Vcc + 0.5 | V    |                                          |
| Output Low Level Vcc =5.0V | Vol3             | -         | -    | 0.4       | ٧    | loL = 3.0 mA                             |
| Output Low Level Vcc =3.0V | V <sub>OL2</sub> | -         | -    | 0.4       | V    | loL = 2.1 mA                             |
| Output Low Level Vcc =1.8V | V <sub>OL1</sub> | -         | -    | 0.2       | ٧    | loL = 0.15 mA                            |

### Pin Capacitance

Applicable over recommended operating range from T<sub>A</sub> = 25 °C, f = 1.0 MHz, Vcc = +1.8V

| Parameter                           | Symbol | Min. | Тур. | Max. | Unit | Condition             |
|-------------------------------------|--------|------|------|------|------|-----------------------|
| Input/Output Capacitance (SDA)      | C1/0   | -    | -    | 8    | pF   | V <sub>1/0</sub> = 0V |
| Input Capacitance (A0, A1, A2, SCL) | Cin    | -    | -    | 6    | pF   | V <sub>IN</sub> = 0∨  |

## **AC Electrical Characteristics**

Applicable over recommended operating range from  $T_A = -40$  C to +85 C, VCC = +1.8V to +5.5V, CL = 1 TTL Gate and 100 pF (unless otherwise noted)

| Parameter                                                     | Symbol              | 1.8       | Unito |      |                 |  |
|---------------------------------------------------------------|---------------------|-----------|-------|------|-----------------|--|
| Farameter                                                     | Symbol              | Min. Typ. |       | Max. | Units           |  |
| Clock Frequency, SCL                                          | f <sub>SCL</sub>    | -         | -     | 400  | kHz             |  |
| Clock Pulse Width Low                                         | t <sub>LOW</sub>    | 1.2       | -     | -    | μs              |  |
| Clock Pulse Width High                                        | t <sub>нібн</sub>   | 0.6       | -     | -    | μs              |  |
| Noise Suppression Time                                        | tı                  | -         | -     | 50   | ns              |  |
| Clock Low to Data Out Valid                                   | t <sub>AA</sub>     | 0.1       | -     | 0.9  | μs              |  |
| Time the bus must be free before a new transmission can start | t <sub>BUF</sub>    | 1.2       | -     | -    | μs              |  |
| Start Hold Time                                               | t <sub>HD.STA</sub> | 0.6       | -     | -    | μs              |  |
| Start Setup Time                                              | t <sub>su.sta</sub> | 0.6       | -     | -    | μs              |  |
| Data In Hold Time                                             | t <sub>HD.DAT</sub> | 0         | -     | -    | μs              |  |
| Data In Setup Time                                            | t <sub>SU.DAT</sub> | 100       | -     | -    | ns              |  |
| Inputs Rise Time                                              | t <sub>R</sub>      | -         | -     | 0.3  | μs              |  |
| Inputs Fall Time                                              | t <sub>F</sub>      | -         | -     | 300  | ns              |  |
| Stop Setup Time                                               | t <sub>su.sто</sub> | 0.6       | -     | -    | μs              |  |
| Data Out Hold Time                                            | t <sub>DH</sub>     | 50        | -     | -    | ns              |  |
| Write Cycle Time                                              | t <sub>WR</sub>     | -         | -     | 5    | ms              |  |
| 5.0V, 25 C, Byte Mode                                         | Enduran<br>ce       | 1M        | -     | -    | Write<br>Cycles |  |

## **Bus Timing**

Figure 10. SCL: Serial Clock, SDA: Serial Data I/O



## **Write Cycle Timing**

Figure 11. SCL: Serial Clock, SDA: Serial Data I/O



Note:

1. The write cycle time t<sub>WR</sub> is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle.

## Package Information

### **PDIP Outline Dimensions**



Note:

- 1. This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information.
- 2. Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3.
- 3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch.
- 4. E and eA measured with the leads constrained to be perpendicular to datum.
- 5. Pointed or rounded lead tips are preferred to ease insertion.
- 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm).

### **JEDEC SOIC**



**Note:** 1. These drawings are for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc.

#### **TSSOP**



**Note:** 1. This drawing is for general information only. Refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc.

- 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006 in) per side.
- 3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010 in) per side.
- 4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm.
- 5. Dimension D and E1 to be determined at Datum Plane H.