# **Power Management IC for SSD**

### **General Description**

The RT9996 is a 2-CH PMIC for SSD (Solid-State Drive). It integrates synchronous buck converters and one voltage detector.

The RT9996 provides 2 independent enable pins for sequence control and auto discharge when powered off on the power line of a NAND Flash.

The frequency can be up to 2MHz, allowing the use of smaller sized inductors to meet the space and height limit in handheld applications.

To maximize power utilization, the RT9996 is designed with extremely low quiescent current. The buck converter can consume down to  $70\mu A$  when operating in standby mode.

The RT9996 is available in a VQFN-32L 5x5 package.

# **Ordering Information**

RT9996 🗖 🗖

—Package Type QV : VQFN-32L 5x5 (V-Type)

—Lead Plating System G : Green (Halogen Free and Pb Free)

Note :

Richtek products are :

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

# **Marking Information**

RT9996 GQV YMDNN RT9996GQV : Product Number YMDNN : Date Code

### Features

- Supply Input Voltage Range : 2.8V to 5.5V
- Buck 1 / Buck 2
  - ► Adjustable Output Voltage for V<sub>CORE</sub> or DRAM Cache
  - Output Current up to 1A
- Voltage Detector
  - Programmable Threshold Voltage
  - Open-Drain Reset Output
- RoHS Compliant and Halogen Free

# Applications

- 1.8/2.5 inch Solid-State Drives
- Portable Devices
- USB-Based Hand-Held Products

### **Pin Configurations**

(TOP VIEW)





# **Typical Application Circuit**



### **Function Block Diagram**



# **Functional Pin Description**

| Pin No.                                   | Pin Name | Pin Function                                                                                                |
|-------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------|
| 1, 2, 3, 4, 5, 7, 8,<br>9, 29, 30, 31, 32 | NC       | No Internal Connection.                                                                                     |
| 6, 15, 20, 21, 26                         | VIN      | Buck Converter 1 and Buck Converter 2 Power Supply Input.                                                   |
| 10                                        | RESET    | Reset Output.                                                                                               |
| 11                                        | VDET     | Threshold Voltage Detect Setting.                                                                           |
| 12, 18, 19, 22, 23,<br>33 (Exposed Pad)   | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. |
| 13                                        | FB1      | Buck Converter 1 Feedback Input.                                                                            |
| 14                                        | EN1      | Buck Converter 1 Chip Enable (Active High).                                                                 |
| 16, 17                                    | LX1      | Buck Converter 1 Switch Output (inductor connection point).                                                 |
| 24, 25                                    | LX2      | Buck Converter 2 Switch Output (inductor connection point).                                                 |
| 27                                        | EN2      | Buck Converter 2 Chip Enable (Active High).                                                                 |
| 28                                        | FB2      | Buck Converter 2 Feedback Input.                                                                            |



# Absolute Maximum Ratings (Note 1)

| • Supply Input Voltage, V <sub>IN</sub>        | –0.3V to 6.5V                     |
|------------------------------------------------|-----------------------------------|
| LX Pin Voltage                                 | -0.3V to (V <sub>IN</sub> + 0.3V) |
| Other Pins Voltage                             | –0.3V to 6.5V                     |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |                                   |
| VQFN-32L 5x5                                   | 2.778W                            |
| Package Thermal Resistance (Note 2)            |                                   |
| VQFN-32L 5x5, $\theta_{JA}$                    | - 36°C/W                          |
| VQFN-32L 5x5, $\theta_{JC}$                    | 6°C/W                             |
| Lead Temperature (Soldering, 10 sec.)          | 260°C                             |
| Junction Temperature                           | 150°C                             |
| Storage Temperature Range                      | –65°C to 150°C                    |
| ESD Susceptibility (Note 3)                    |                                   |
| HBM (Human Body Mode)                          | 2kV                               |
| MM (Machine Mode)                              | 200V                              |

# Recommended Operating Conditions (Note 4)

| <ul> <li>Supply Input Voltage, V<sub>IN</sub></li> </ul> | - 2.8V to 5.5V |
|----------------------------------------------------------|----------------|
| Junction Temperature Range                               | 40°C to 125°C  |
| Ambient Temperature Range                                | 40°C to 85°C   |

# **Electrical Characteristics**

(V<sub>IN</sub> = 5V,  $T_A$  = 25°C, unless otherwise specified)

| Parameter                         |                | Symbol                | Test Conditions                                           | Min      | Тур  | Max                  | Unit |
|-----------------------------------|----------------|-----------------------|-----------------------------------------------------------|----------|------|----------------------|------|
| Buck Converter 1                  |                |                       |                                                           |          |      |                      |      |
| Quiescent Currer                  | nt             | lq                    | No Load, No Switching                                     |          | 70   |                      | μA   |
| Shutdown Currer                   | nt             | I <sub>SHDN</sub>     | EN = GND                                                  |          | 0.2  |                      | μA   |
| Feedback Refere                   | ence Voltage   | V <sub>FB</sub>       |                                                           |          | 0.8  |                      | V    |
| Adjustable Outpu                  | ıt Voltage     | Vout                  |                                                           | $V_{FB}$ |      | V <sub>IN</sub> -0.2 | V    |
| Output Voltage L                  | ine Regulation |                       |                                                           |          | 0.05 |                      | %/V  |
| Output Voltage Load<br>Regulation |                |                       |                                                           |          | 0.5  |                      | %/A  |
| UVLO Under volt                   | age Lockout    | Mana e                | V <sub>IN</sub> Rising                                    | 2.1      | 2.3  | 2.5                  | V    |
| Threshold                         |                | V <sub>UVLO</sub>     | Hysteresis 0.1                                            |          | 0.2  | 0.3                  | v    |
| EN1 Threshold                     | Logic-High     | V <sub>IH</sub>       |                                                           | 1.5      |      | VIN                  | V    |
| Voltage                           | Logic- Low     | V <sub>IL</sub>       |                                                           |          |      | 0.4                  | V    |
| Peak Current Lin                  | nit            | I <sub>LIM</sub>      |                                                           | 1.2      |      |                      | A    |
| Oscillator Frequency              |                | fosc                  | V <sub>IN</sub> = 3.6V, I <sub>OUT</sub> = 300mA          | 1.2      | 1.5  | 1.8                  | MHz  |
| Start-Up Time                     |                |                       | $I_{OUT} = 0$ mA. Time from active EN to 90% of $V_{OUT}$ |          | 250  |                      | μS   |
| P-MOSFET On-Resistance            |                | R <sub>DS(ON)_P</sub> | $V_{IN} = V_{GS} = 3.6V$ , PWM Mode                       |          | 250  |                      | mΩ   |
| N-MOSFET On-F                     | Resistance     | R <sub>DS(ON)_N</sub> | $V_{IN} = V_{GS} = 3.6V$ , PWM Mode                       |          | 260  |                      | mΩ   |

# RICHTEK

| Parameter                       |               | Symbol                | Test Conditions                                                 | Min             | Тур  | Max                  | Unit |
|---------------------------------|---------------|-----------------------|-----------------------------------------------------------------|-----------------|------|----------------------|------|
| Buck Converter 2                | 2             |                       | 1                                                               | _               |      |                      |      |
| Quiescent Current               | İ             | l <sub>Q</sub>        | No Load, No Switching                                           |                 | 70   |                      | μA   |
| Shutdown Current                |               | I <sub>SHDN</sub>     | EN = GND                                                        |                 | 0.2  |                      | μA   |
| Feedback Referer                | nce Voltage   | V <sub>FB</sub>       |                                                                 | 0.784           | 0.8  | 0.816                | V    |
| Adjustable Output               | Voltage       | V <sub>OUT</sub>      |                                                                 | V <sub>FB</sub> |      | V <sub>IN</sub> -0.2 | V    |
| Output Voltage Lir              | ne Regulation |                       |                                                                 |                 | 0.04 |                      | %/V  |
| Output Voltage Lo<br>Regulation | ad            |                       |                                                                 |                 | 0.5  |                      | %/A  |
| UVLO Under volta                | ge Lockout    | V                     | V <sub>IN</sub> Rising                                          |                 | 2.1  |                      | v    |
| threshold                       |               | V <sub>UVLO</sub>     | Hysteresis                                                      |                 | 0.1  |                      | v    |
| EN2 Threshold                   | Logic-High    | V <sub>IH</sub>       |                                                                 | 1.5             |      | V <sub>IN</sub>      | V    |
| Voltage                         | Logic- Low    | V <sub>IL</sub>       |                                                                 |                 |      | 0.4                  | V    |
| Peak Current Limi               | t             | I <sub>LIM</sub>      |                                                                 | 1.3             | 1.7  |                      | А    |
| Oscillator Frequen              | су            | f <sub>OSC</sub>      | V <sub>IN</sub> = 3.6V, I <sub>OUT</sub> = 300mA                | 1.2             | 1.5  | 1.8                  | MHz  |
| Start-Up Time                   |               |                       | $I_{OUT} = 0$ mA Time from active EN to 90% of V <sub>OUT</sub> |                 | 250  |                      | μs   |
| P-MOSFET On-Re                  | esistance     | R <sub>DS(ON)_P</sub> | $V_{IN} = V_{GS} = 3.6 \text{ V}, \text{ PWM Mode}$             |                 | 250  |                      | mΩ   |
| N-MOSFET On-Re                  | esistance     | R <sub>DS(ON)_N</sub> | $V_{IN} = V_{GS} = 3.6 \text{ V}, \text{ PWM Mode}$             |                 | 260  |                      | mΩ   |
| Voltage Detector                |               |                       |                                                                 |                 |      |                      |      |
| Voltago Dotoction               | Throchold     |                       | VIN Rising (L to H)                                             | 0.693           | 0.7  | 0.707                | V    |
| Voltage Detection Threshold     |               |                       | V <sub>IN</sub> Falling (H to L) 0.673                          |                 | 0.68 | 0.687                | v    |
| Voltage Detection Delay Time    |               |                       | V <sub>Delay</sub> (L to H)                                     | 70              | 100  | 130                  | ms   |
|                                 |               |                       | V <sub>Delay</sub> (H to L)                                     | 5               | 10   | 20                   | μs   |
| Thermal Protection              | ons           |                       |                                                                 |                 |      |                      |      |
| Thermal Shutdowr                | n Threshold   | T <sub>SD</sub>       |                                                                 |                 | 160  |                      | °C   |
| Thermal Shutdowr                | n Hysteresis  | $\Delta T_{SD}$       |                                                                 |                 | 25   |                      | °C   |

- **Note 1.** Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- Note 2.  $\theta_{JA}$  is measured in natural convection at  $T_A = 25^{\circ}C$  on a high-effective thermal conductivity four-layer test board of JEDEC 51-7 thermal measurement standard. The measurement case position of  $\theta_J$  is on the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.









 $V_{IN1} = 5V, I_{LOAD} = 1A$ 

Time (500ns/Div)



Buck2 Output Accuracy vs. Load Current



**Buck2 Output Ripple** 







# **Application Information**

The basic RT9996 application circuit is shown in the section Typical Application Circuit. External component selection is determined by the maximum load current and begins with the selection of the inductor value and operating frequency followed by  $C_{\rm IN}$  and  $C_{\rm OUT}$ .

#### **Inductor Selection**

For a given input and output voltage, the inductor value and operating frequency determine the ripple current. The ripple current  $\Delta I_L$  increases with higher  $V_{IN}$  and decreases with higher inductance, as shown in equation below :

$$\Delta I_{L} = \left[\frac{V_{OUT}}{f \times L}\right] \times \left[1 - \frac{V_{OUT}}{V_{IN}}\right]$$

where f is the operating frequency and L is the inductance.

Having a lower ripple current reduces not only the ESR losses in the output capacitors, but also the output voltage ripple. Higher operating frequency combined with smaller ripple current is necessary to achieve high efficiency. This, however, requires a large inductor.

A reasonable starting point for selecting the ripple current is  $\Delta I_L = 0.4 I_{(MAX)}$ . The largest ripple current occurs at the highest VIN. To guarantee that the ripple current stays below a specified maximum, the inductor value should be chosen according to the following equation :

$$L = \left[\frac{V_{OUT}}{f \times \Delta I_{L(MAX)}}\right] \times \left[1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right]$$

#### C<sub>IN</sub> and C<sub>OUT</sub> Selection

The input capacitance,  $C_{IN}$ , is needed to filter the trapezoidal current at the source of the high side MOSFET. To prevent large ripple voltage, a low ESR input capacitor sized for the maximum RMS current should be used. RMS current is given by :

$$I_{RMS} = I_{OUT(MAX)} \times \frac{V_{OUT}}{V_{IN}} \times \sqrt{\frac{V_{IN}}{V_{OUT}}} - 1$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT(MAX)} / 2$ . Several capacitors may also be paralleled to meet size or height requirements in the design.

The selection of  $C_{OUT}$  is determined by the effective series resistance (ESR) that is required to minimize voltage ripple and load step transients, as well as the amount of bulk capacitance that is necessary to ensure that the control

loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section.

The output ripple,  $\Delta V_{\text{OUT}},$  is determined by :

$$\Delta V_{OUT} \le \Delta I_{L} \times \left[ \text{ESR} + \frac{1}{8 f C_{OUT}} \right]$$

The output ripple is the highest at the maximum input voltage since  $\Delta I_L$  increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Special polymer capacitors offer very low ESR, but have lower capacitance density than other types. Tantalum capacitors have the highest capacitance density, but it is important to only use types that have been surge tested for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR, but can be used in cost-sensitive applications provided that consideration is given to ripple current ratings and long term reliability. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient and audible piezoelectric effects. The high Q of ceramic capacitors with trace inductance can also lead to significant ringing.

#### Using Ceramic Input and Output Capacitors

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input,  $V_{IN}$ . At best, this ringing can couple to the output and be mistakened as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at  $V_{IN}$  large enough to damage the part.

#### **Output Voltage Programming**

The resistive divider allows the FB pin to sense a fraction of the output voltage as shown below





For adjustable voltage mode, the output voltage is set by an external resistive divider according to the following equation :

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right)$$

where  $V_{FB}$  is the internal reference voltage 0.8V (typ.).

#### **Checking Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, V<sub>OUT</sub> immediately shifts by an amount equal to  $\Delta I_{LOAD}$  (ESR), where ESR is the effective series resistance of C<sub>OUT</sub>.  $\Delta I_{LOAD}$  also begins to charge or discharge C<sub>OUT</sub> generating a feedback error signal used by the regulator to return V<sub>OUT</sub> to its steady-state value.

During this recovery time,  $V_{\text{OUT}}$  can be monitored for overshoot or ringing which would indicate a stability problem.

#### **Chip Enable Operation**

If the EN pin for the selected buck is pulled high and the input voltage is greater than the under voltage lockout threshold, the selected buck will be turned on. Buck1 can be turned on/off by the external EN1 pin; Buck2 can be turned on/off by the external EN2 pin; Buck3 can be turned on/off by the external EN3 pin.

| Table 1: The RT0000 Tower Terminology |                                                                          |        |  |  |  |  |  |
|---------------------------------------|--------------------------------------------------------------------------|--------|--|--|--|--|--|
| Output                                | Buck 1                                                                   | Buck 2 |  |  |  |  |  |
| State                                 | ON                                                                       | ON     |  |  |  |  |  |
| EN                                    | VIN > EN1 > 1.5V VIN > EN2 > 1.5V                                        |        |  |  |  |  |  |
| UVLO                                  | 5.5V > VIN > 2.1V 5.5V > VIN > 2.1V                                      |        |  |  |  |  |  |
| Default<br>Output<br>Voltage          | $V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right)$ $V_{FB} = 0.8V$ |        |  |  |  |  |  |

|          |     |        | _     |             |
|----------|-----|--------|-------|-------------|
| Table 1. | The | RT9996 | Power | Terminology |

#### Voltage Detector

RESET is an open drain output that indicates whether the VDET voltage is higher than 0.7V or not. RESET is typically pulled up to 3.3V. VDET monitors the input voltage and triggers the RESET output (Figure 1).

RESET is high impedance when the voltage from VDET exceeds the rising threshold 0.7V (typ.). RESET is low when the voltage from VDET falls below the low-battery falling threshold 0.68V (typ.) (Figure 2).

If the voltage detector feature is not required, connect RESET to ground and connect VDET to VIN.



Figure 1. VDET and RESET Circuit



Figure 2. VDET and RESET Comparator Waveform

#### Choosing the Inductor

The RT9996 includes a current-reversal comparator which monitors inductor current and disables the synchronous rectifier as current approaches zero. This comparator will minimize the effect of current reversal for higher efficiency. For some low inductance values, however, the inductor current may still reverse slightly. This value depends on the speed of the comparator in relation to the slope of the current waveform, given by  $V_L/L$ .  $V_L$  is the voltage across the inductor (approximately  $-V_{OUT}$ ) and L is the inductance value.

An inductance value of  $2.2\mu$ H is a good starting value. As the inductance is reduced from this value, the RT9996 will enter discontinuous conduction mode at progressively

higher loads. Ripple at  $V_{OUT}$  will increase directly proportionally to the magnitude of inductor ripple. Transient response, however, will improve.

A smaller inductor changes its current more quickly for a given voltage drive than a larger inductor, resulting in faster transient response. A larger inductor will reduce output ripple and current ripple, but at the expense of reduced transient performance and a physically larger inductor package size. For this reason a larger  $C_{VOUT}$  will be required for larger inductor sizes.

The input regulator has an instantaneous peak current clamp to prevent the inductor from saturating during transient load or start-up conditions. The clamp is designed so that it does not interfere with normal operation at high loads and reasonable inductor ripple. It is intended to prevent inductor current runaway in case of a shorted output.

The DC winding resistance and AC core losses of the inductor will also affect efficiency, and therefore available output power. These effects are difficult to characterize and vary by application. Some inductors and capacitors that may be suitable for this application are listed in Table below :

| p/n               | Length<br>(mm)<br>Max. | Width<br>(mm)<br>Max. | Height<br>(mm)<br>Max. | Inductance<br>(μH)<br>L | RDC<br>(mΩ)<br>Max. | IDC<br>(A)<br>Max. | Supplier  |
|-------------------|------------------------|-----------------------|------------------------|-------------------------|---------------------|--------------------|-----------|
| VLF5012ST-1R0N2R5 | 5                      | 4.8                   | 1.2                    | 1                       | 50                  | 3.3                |           |
| VLF5014ST-2R2M2R3 | 5                      | 4.8                   | 1.4                    | 2.2                     | 73                  | 3                  |           |
| VLF3010A-1        | 3                      | 2.8                   | 1                      | 2.2                     | 120                 | 1                  | TDK       |
| VLF3012A          | 3                      | 2.8                   | 1.2                    | 2.2                     | 100                 | 1                  |           |
| VLS2010E          | 2.1                    | 2.1                   | 1                      | 2.2                     | 228                 | 1                  |           |
| VLS2012E          | 2.1                    | 2.1                   | 1.2                    | 2.2                     | 153                 | 1                  |           |
| NR6045T1R0N       | 6                      | 6                     | 4.5                    | 1                       | 19                  | 4.2                |           |
| CB2016T2R2M       | 2.2                    | 1.8                   | 1.8                    | 2.2                     | 130                 | 1                  | ΤΑΙΥΟ     |
| NR6020T2R2N       | 6                      | 6                     | 2                      | 2.2                     | 34                  | 2.7                | IANO      |
| NR3015            | 3                      | 3                     | 1.5                    | 2.2                     | 60                  | 1.48               |           |
| LPS4018           | 3.9                    | 3.9                   | 1.7                    | 3.3                     | 80                  | 2.2                | CoilCraft |
| D53LC             | 5                      | 5                     | 3                      | 3.3                     | 34                  | 2.26               | Taka      |
| DB318C            | 3.8                    | 3.8                   | 1.8                    | 3.3                     | 70                  | 1.55               | Toko      |
| WE-TPC Type M1    | 4.8                    | 4.8                   | 1.8                    | 3.3                     | 65                  | 1.95               | Wurth     |

Table 2

# RICHTEK

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula :

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{J}\mathsf{A}}$ 

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications of the RT9996, the maximum junction temperature is 125°C and T<sub>A</sub> is the ambient temperature. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For VQFN-32L 5x5 packages, the thermal resistance,  $\theta_{JA}$ , is 36°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at T<sub>A</sub> = 25°C can be calculated by the following formula :

 $P_{D(MAX)}$  = (125°C - 25°C) / (36°C/W) = 2.778W for VQFN-32L 5x5 package

The maximum power dissipation depends on the operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . For the RT9996 package, the derating curve in Figure 3 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 3. Derating Curve for the RT9996 Package

#### Layout Considerations

Follow the PCB layout guidelines for optimal performance of RT9996.

- Place the input capacitor as close as possible to the device pins (VIN and GND).
- LX node is with high frequency voltage swing and should be kept in a small area.
- · Connect feedback network behind the output capacitors.
- Keep the switching area small. Place the feedback components near the RT9996.
- Connect all analog grounds to a common node and then connect the common node to the power ground behind the output capacitors.



# **Outline Dimension**



Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions | n Millimeters | <b>Dimensions In Inches</b> |       |  |
|--------|------------|---------------|-----------------------------|-------|--|
| Symbol | Min        | Max           | Min                         | Max   |  |
| А      | 0.800      | 1.000         | 0.031                       | 0.039 |  |
| A1     | 0.000      | 0.050         | 0.000                       | 0.002 |  |
| A3     | 0.175      | 0.250         | 0.007                       | 0.010 |  |
| b      | 0.180      | 0.300         | 0.007                       | 0.012 |  |
| D      | 4.950      | 5.050         | 0.195                       | 0.199 |  |
| D2     | 3.400      | 3.750         | 0.134                       | 0.148 |  |
| E      | 4.950      | 5.050         | 0.195                       | 0.199 |  |
| E2     | 3.400      | 3.750         | 0.134                       | 0.148 |  |
| е      | 0.500      |               | 0.0                         | )20   |  |
| L      | 0.350      | 0.450         | 0.014                       | 0.018 |  |

V-Type 32L QFN 5x5 Package

#### **Richtek Technology Corporation**

Headquarter 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611

#### **Richtek Technology Corporation**

Taipei Office (Marketing) 5F, No. 95, Minchiuan Road, Hsintien City Taipei County, Taiwan, R.O.C. Tel: (8862)86672399 Fax: (8862)86672377 Email: marketing@richtek.com

Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek.