# **CGY2021G** #### **FEATURES** - Power Amplifier (PA) overall efficiency 50% (DCS) - 34 dB gain - 0 dBm input power - Gain control range >50 dB - · Integrated power sensor driver - Low output noise floor of PA <-121 dBm/Hz in DCS/PCS RX band - Wide operating temperature range -20 to +85 °C - LQFP 48-pin package - Compatible with power ramping controller PCA5077 and GaAs PA power modulator UBA1710. ### **APPLICATIONS** - Hand-held transceivers for DCS/PCS applications (DCS: 1710 to 1785 MHz and PCS: 1850 to 1910 MHz) - 1800 MHz Time Division Multiple Access (TDMA) systems. ### **GENERAL DESCRIPTION** The CGY2021G is a DCS/PCS class 1 GaAs Monolithic Microwave Integrated Circuit (MMIC) power amplifier specifically designed to operate at 4.8 V battery supply. The chip also includes a power sensor driver so that no directional coupler is required in the power control loop. The PA requires only a simple low-pass filter to comply with the DCS/PCS transmit spurious specification. It can be switched off and its power controlled by monitoring the actual drain voltage applied to the amplifier stages. #### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER <sup>(1)</sup> | MIN. | TYP. | МАХ. | UNIT | |---------------------|-------------------------------|------|------|------|------| | $V_{DD}$ | positive supply voltage | _ | 4.5 | _ | ٧ | | I <sub>DD</sub> | positive peak supply current | _ | 1.4 | _ | Α | | P <sub>o(max)</sub> | maximum output power | _ | 34 | _ | dBm | | T <sub>amb</sub> | operating ambient temperature | -20 | _ | +85 | °C | ## Note 1. For conditions, see Chapters "AC characteristics" and "DC characteristics". ### **ORDERING INFORMATION** | TYPE | | PACKAGE | | |----------|--------|----------------------------------------------------------------------|----------| | NUMBER | NAME | DESCRIPTION | VERSION | | CGY2021G | LQFP48 | plastic low profile quad flat package; 48 leads; body 7 × 7 × 1.4 mm | SOT313-2 | CGY2021G # **BLOCK DIAGRAM** # **PINNING** | SYMBOL | PIN | DESCRIPTION | |-----------------------|----------|-----------------------------------------------------| | GND | 1 to 5 | ground | | RFO/V <sub>DD4</sub> | 6 to 8 | PA output and fourth stage supply voltage | | GND | 9 to 17 | ground | | DETO/V <sub>DD5</sub> | 18 | power sensor output and supply voltage | | $V_{\mathrm{GG2}}$ | 19 | third and fourth stage negative gate supply voltage | | GND | 20 to 26 | ground | | RFI | 27 | PA input | | GND | 28 | ground | | V <sub>DD1</sub> | 29 | first stage supply voltage | | GND | 30 | ground | | $V_{GG1}$ | 31 | first and second stage negative gate supply voltage | | GND | 32 | ground | | $V_{DD2}$ | 33 | second stage supply voltage | | GND | 34 to 41 | ground | | $V_{DD3}$ | 42 | third stage supply voltage | | GND | 43 to 48 | ground | # CGY2021G # CGY2021G #### **FUNCTIONAL DESCRIPTION** ## **Operating conditions** The CGY2021G is designed to meet the European Telecommunications Standards Institute (ETSI) DCS documents, the ETS 300 577 specification, which are defined as follows: - $t_{on} = 542.8 \, \mu s$ - T = 4.3 ms - Duty cycle = 1/8. This amplifier is specifically designed for pulse operation allowing the use of a LQFP48 plastic package. ## Power amplifier The Power Amplifier (PA) consists of four cascaded gain stages with an open-drain configuration. Each drain has to be loaded externally by an adequate reactive circuit which also has to be a DC path to the supply. The amplifier bias is set by using a negative voltage applied at pins $V_{GG1}$ and $V_{GG2}$ . This negative voltage must be present before the supply voltage is applied to the drains to avoid current overstress of the amplifier. #### Power sensor driver The power sensor driver is a buffer amplifier that delivers an output signal at the DETO pin which is proportional to the amplifier power. This signal can be detected by external diodes for power control purpose. As the sensor signal is taken from the input of the last stage of the PA, it is isolated from disturbances at the output by the reverse isolation of the PA output stage. An impedance mismatch at the PA output therefore does not significantly influence the signal delivered by the power sensor as this normally occurs when power sense is made using a directional coupler. Consequently, the cost and space of using a directional coupler are saved. #### **LIMITING VALUES** In accordance with the Absolute Maximum Rating System (IEC 134); general operating conditions applied. | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |---------------------|----------------------------------------|------|------|------| | $V_{\mathrm{DD}}$ | positive supply voltage | _ | 7 | ٧ | | $V_{GG}$ | negative supply voltage | _ | -10 | ٧ | | T <sub>j(max)</sub> | maximum operating junction temperature | _ | 150 | °C | | T <sub>stg</sub> | IC storage temperature | _ | 150 | °C | | P <sub>tot</sub> | total power dissipation | _ | 1.3 | W | ## THERMAL CHARACTERISTICS General operating conditions applied. | SYMBOL | PARAMETER | VALUE | UNIT | |---------------------|--------------------------------------------------|-------|------| | R <sub>th j-c</sub> | thermal resistance from junction to case; note 1 | 45 | K/W | # Note 1. This thermal resistance is a typical value and is measured under DCS/PCS pulse conditions. CGY2021G # **DC CHARACTERISTICS** $V_{DD}$ = 4.5 V; $T_{amb}$ = 25 °C; peak current values during burst; general operating conditions applied; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | мах. | UNIT | | | | | |-----------------------------------------------------------------------------|------------------------------|------------|------|------|------|------|--|--|--|--| | Pins RFO/ $V_{DD4}$ , $V_{DD3}$ , $V_{DD2}$ , $V_{DD1}$ and DETO/ $V_{DD5}$ | | | | | | | | | | | | $V_{DD}$ | positive supply voltage | | _ | 4.5 | _ | V | | | | | | I <sub>DD</sub> | positive peak supply current | | _ | 1.4 | _ | Α | | | | | | Pins V <sub>GG1</sub> and | $V_{GG2}$ | | | | | | | | | | | $V_{\mathrm{GG1}}$ | negative supply voltage | note 1 | _ | -1.6 | - | V | | | | | | $V_{\mathrm{GG2}}$ | negative supply voltage | note 1 | _ | -1.6 | _ | V | | | | | | I <sub>GG1</sub> + I <sub>GG2</sub> | negative peak supply current | | _ | _ | 2 | mA | | | | | ## Note 1. The negative bias $V_{GG}$ must be applied 10 $\mu$ s before the power amplifier is switched on, and must remain applied until the power amplifier has been switched off. **CGY2021G** # **AC CHARACTERISTICS** $V_{DD}$ = 4.5 V; $T_{amb}$ = 25 °C; general operating conditions applied; unless otherwise specified. Measured and guaranteed on CGY2021G evaluation board. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | | | | | | |---------------------|---------------------------------|------------------------------------------------------------------------|------|------|-------------|--------|--|--|--|--|--| | Power am | Power amplifier | | | | | | | | | | | | Pi | input power | | -2 | _ | +2 | dBm | | | | | | | S <sub>11</sub> | input return loss | 50 Ω source; note 1 | _ | _ | -10 | dB | | | | | | | f <sub>RF</sub> | RF frequency range | DCS | 1710 | _ | 1785 | MHz | | | | | | | | | PCS | 1850 | _ | 1910 | MHz | | | | | | | P <sub>o(max)</sub> | maximum output power | $T_{amb} = 25 ^{\circ}C; V_{DD} = 4.5 V$ | 33 | 34 | _ | dBm | | | | | | | | | $T_{amb} = -20 \text{ to } +85 \text{ °C}; V_{DD} = 4.2 \text{ V}$ | 31 | _ | _ | dBm | | | | | | | η efficiency | | DCS; at P <sub>o(max)</sub> | 40 | 50 | _ | % | | | | | | | | | PCS; at P <sub>o(max)</sub> | _ | 47 | _ | % | | | | | | | R <sub>S</sub> | optimum series load resistance | | _ | 6 | _ | Ω | | | | | | | C <sub>S</sub> | optimum series load capacitance | | _ | 11 | _ | рF | | | | | | | P <sub>o(off)</sub> | isolation | PA OFF; P <sub>i</sub> = 0 dBm | _ | -50 | _ | dBm | | | | | | | N <sub>RX</sub> | output noise in RX band | | _ | _ | -121 | dBm/Hz | | | | | | | H2 | 2nd harmonic level | | _ | -40 | _ | dBc | | | | | | | H3 | 3rd harmonic level | | _ | -35 | _ | dBc | | | | | | | Stab | stability | note 2 | _ | _ | <i>–</i> 50 | dBc | | | | | | | Power ser | nsor driver | | | - | • | | | | | | | | P <sub>o(DET)</sub> | sensor driver output power | $R_L = 100 \Omega$ ; relative to PA output power into 50 $\Omega$ load | _ | -25 | _ | dBc | | | | | | # Notes - 1. Including the 82 $\Omega$ resistor connected in parallel at the power amplifier input on the evaluation board. - 2. The device is adjusted to provide nominal value of load power into a 50 $\Omega$ load. The device is switched off and a 6 : 1 load replaces the 50 $\Omega$ load. The device is switched on and the phase of the 6 : 1 load is varied 360 electrical degrees during a 60 seconds test period. # CGY2021G # **APPLICATION INFORMATION** - (1) TRL1: width = 0.3 mm; length = 16 mm. - (2) TRL2: width = 0.5 mm; length = 10 mm. - (3) the component values are: | SYSTEM | C1 (pF) | C2 (pF) | C3 (pF) | |--------|---------|---------|---------| | DCS | 2.2 | 1.8 | 2.2 | | PCS | 1.5 | 1.8 | 1.2 | Fig.3 Evaluation board schematic. CGY2021G # **PACKAGE OUTLINE** LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm SOT313-2 | UNIT | A<br>max. | <b>A</b> 1 | A <sub>2</sub> | Аз | bp | C | D <sup>(1)</sup> | E <sup>(1)</sup> | е | H <sub>D</sub> | HE | L | Lp | ø | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|--------------|----------------|------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|--------------|-----|------|-----|-------------------------------|-------------------------------|----------| | mm | 1.60 | 0.20<br>0.05 | 1.45<br>1.35 | 0.25 | 0.27<br>0.17 | 0.18<br>0.12 | 7.1<br>6.9 | 7.1<br>6.9 | 0.5 | 9.15<br>8.85 | 9.15<br>8.85 | 1.0 | 0.75<br>0.45 | 0.69<br>0.59 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55 | 0.95<br>0.55 | 7°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | | EUROPEAN | ISSUE DATE | |----------|-----|-------|-------|-----------------|----------|----------------------------------| | VERSION | IEC | JEDEC | EIAJ | EIAJ PROJECTION | | ISSUE DATE | | SOT313-2 | | | | | | <del>-93-06-15</del><br>94-12-19 | CGY2021G #### **SOLDERING** #### Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011). ### Reflow soldering Reflow soldering techniques are suitable for all LQFP packages. Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C. #### Wave soldering Wave soldering is **not** recommended for LQFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices. If wave soldering cannot be avoided, the following conditions must be observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners. Even with these conditions, do not consider wave soldering LQFP packages LQFP48 (SOT313-2), LQFP64 (SOT314-2) or LQFP80 (SOT315-1). During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. ### Repairing soldered joints Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.