| REVISIONS | | | | | | | | | | | | | | | | | | | | | |--------------------------------|------------------|------------|------|---------------|-----------------|---------|-----------------|-----|----|-----|--------------------|-------|----------------|--------|--------|------|-------------|------|-------|----| | LTR | | | | | ı | DESCF | RIPTIO | ١ | | | DATE (YR-MO-DA) AP | | | | APPF | OVED | | | | | | LTR | | | | | | | | | | | | | DA | ATE (Y | R-MO-I | DA) | | APPF | ROVED | | | REV | | | | | | | | | | | | | | | | | <u> </u> | | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | | | | | | | | | | | | REV STATUS | | • | • | REV | ,<br>, | | | | | | | | | | | | | | | | | OF SHEETS | | | | SHE | ΕT | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | | PARED<br>L. Gro | | | | | | D | EFEN | ISE S | UPPL | Y CE | NTEF | R COL | UMBI | US | | | STAI<br>MICROCIRC | NDAF<br>OIT D | | /ING | CHE<br>Jeff ( | CKED<br>Bowling | BY<br>J | | | | | | | COL | UMB | US, O | OIHO | 43216 | 5 | | | | THIS DRAWIN<br>FOR U:<br>DEPAR | SE BY .<br>RTMEN | ALL<br>ITS | | | ROVEI | | | | | 512 | 2K x | 8-BI | T, RA | ADIA | TION | | IGIT<br>RDE | | | | | AND AGEN<br>DEPARTMEN | NT OF [ | DEFEN | | | | 99-0 | DVAL [<br>)9-28 | ATE | | | | _ITHI | IC SI | LICC | | | | | | | | AM: | SC N/A | | | REV | ISION I | LEVEL | | | | 1 | ZE<br>A<br>ET | CA | GE CC<br>67264 | | | ; | 5962- | 9960 | 6 | | | | | | | | | | 1 OF 24 | | | | | | | | | | | | | | <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. 5962-E489-99 ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents three product assurance class levels consisting of high reliability (device classes Q and M), space application (device class V), and for appropriate satellite and similar applications (device class T). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. For device class T, the user is encouraged to review the manufacturers Quality Management (QM) plan as part of their evaluation of these parts and their acceptability in the intended application. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device classes Q, T and V RHA marked devices shall meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device types</u>. The device types shall identify the circuit function as follows: | Device type | Generic number 1/ | Circuit function | Access time | |-------------|-------------------|--------------------------------------|-------------| | 01 | 7Q512 | 512K X 8-bit Radiation-hardened SRAM | 100 ns | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: | Device class | Device requirements documentation | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | М | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A | | Q, <b>V</b> | Certification and qualification to MIL-PRF-38535 | | Т | Certification and qualification to MIL-PRF-38535 with performance as specified in the device manufacturers approved quality management plan | 1.2.4 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|---------------| | U | CDFP1-F32 | 32 | Flat pack | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-PRF-38535 for classes Q, T and V or MIL-PRF-38535, appendix A for device class M. 1/ Generic numbers are also listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in QML-38535 and MIL-HDBK-103. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 2 | | 1.3 Absolute maximum ratings. 2/3/ | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------|-----------------------| | Supply voltage range, $(V_{DD})$ | | -0.5 V dc to +7.0 V<br>-0.5 V dc to +7.0 V<br>± 10 mA<br>1.0 W<br>-55EC to +125EC<br>-65°C to +150EC<br>+150EC | √ dc | | 1.4 Recommended operating conditions. | | | | | Supply voltage range, $(V_{DD})$ | | 0 V dc<br>0 V dc to V <sub>DD</sub> | V dc | | Maximum total dose available (dose rate = 3 rads(Si)/s) | | > 24 x 10 <sup>3</sup> rads(Si) | | | Dose rate upset | | <u>4</u> / | | | Dose rate survivability | | | | | 1.6 <u>Digital logic testing for device classes T, Q, and V</u> . | | | | | Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) | | 100 percent | | | 2. APPLICABLE DOCUMENTS | | | | | 2.1 Government specification, standards, and handbooks. The this drawing to the extent specified herein. Unless otherwise spec of the Department of Defense Index of Specifications and Standards. | cified, the issues of | these documents are those | e listed in the issue | | SPECIFICATION | | | | | DEPARTMENT OF DEFENSE | | | | | MIL-PRF-38535 - Integrated Circuits, Manufacturing, Ge | neral Specification | for. | | | STANDARDS | | | | | DEPARTMENT OF DEFENSE | | | | | MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard For Microcircuit Ca | se Outlines. | | | | 2/ Stresses above the absolute maximum rating may cause per maximum levels may degrade performance and affect reliabil 3/ All voltage values in this drawing are with respect to V <sub>SS</sub> . 4/ When a value is determined per customer requirements, it shall be seen as a second of the control | ity. | the device. Extended ope | ration at the | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>3 | ## **HANDBOOKS** ## DEPARTMENT OF DEFENSE MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ## 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q, T and V shall be in accordance with MIL-PRF-38535, and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not effect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q, T and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 <u>Case outline(s)</u>. The case outline(s) shall be in accordance with 1.2.4 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth table(s). The truth table(s) shall be as specified on figure 2. - 3.2.4 Output load circuit. The output load circuit shall be as specified on figure 3. - 3.2.5 <u>Timing waveforms</u>. The timing waveforms shall be as specified on figure 4. - 3.2.6 Radiation test circuit. The radiation test circuit shall be as specified on figure 5. - 3.2.7 <u>Functional tests</u>. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or aquiring activity upon request. For device classes Q, T and V, alternate test patterns shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the preparing or aquiring activity upon request. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q, T, and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q, T and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. | STANDARD<br>MICROCIRCUIT DRAWING | size<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>4 | - 3.6 <u>Certificate of compliance</u>. For device classes Q, T and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q, T and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q, T and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M</u>. For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 41 (see MIL-PRF-38535, appendix A). # 4. QUALITY ASSURANCE PROVISIONS 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class T, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 and the device manufacturer's QM plan, including screening, qualification, and conformance inspection. The performance envelope and reliability information shall be as specified in the manufacturers QM plan. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device class T, screening shall be in accordance with the device manufacturer's QM plan, and shall be conducted on all devices prior to qualification and technology conformance inspection. # 4.2.1 Additional criteria for device class M. - Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (1) Dynamic burn-in (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - c. Interim and final electrical parameters shall be as specified in table IIA herein. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>5 | | Test | Symbol | Test co | nditions | Group A | Device | ce Limits | | | |----------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------|-----------------------------|-------------------|--------|------------|------------------|------| | rest | Symbol | -55EC ≤ T <sub>A</sub> | \ ≤ +125EC<br> DD ≤ +5.5 V | subgroups | type | | | Unit | | | | | vise specified | | | Min | Max | | | High-level input voltage | V <sub>IH</sub> | | | 1,2,3 | All | 2.2 | | V | | | | | M,D | 1 <u>1</u> / | | <u>2</u> / | | | | Low-level input voltage | V <sub>IL</sub> | | | 1,2,3 | All | | 0.8 | V | | | | | M,D | 1 <u>1</u> / | | | <u>2</u> / | | | High-level output voltage | V <sub>OH</sub> | $I_{OH} = -1 \text{mA}, V_{DD} =$ | 4.5 V | 1,2,3 | All | 2.4 | | ٧ | | | | | M,D | 1 <u>1</u> / | | <u>2</u> / | | 1 | | Low-level output voltage | V <sub>OL</sub> | I <sub>OL</sub> = +2.1 mA, V <sub>DE</sub> | ) = 4.5 V | 1,2,3 | All | | 0.4 | V | | | | | M,D | 1 <u>1</u> / | | | <u>2</u> / | | | Input capacitance | C <sub>IN</sub> | see 4.4.1e, | V <sub>IN</sub> = 25 mV | 4 | All | | 10 | pF | | Bidirectional I/O capacitance | C <sub>I/O</sub> | f = 1 MHz at 0 V,<br>T <sub>A</sub> = 25°C <u>3</u> / | V <sub>I/O</sub> = 25 mV | 4 | All | | 10 | pF | | Input current (leakage) | | | | 1,2,3 | All | -2.0 | +2.0 | μА | | | | | M,D | 1 <u>1</u> / | | <u>2</u> / | <u>2</u> / | | | Three-state output current (leakage) $I_{OZ}$ $0 \text{ V} \leq V_O \leq V_{DD}$ , $V_{DD}$ $G = V_{DD}$ (max) | | $_{DD} = V_{DD} (max)$ | 1,2,3 | All | -2.0 | +2.0 | μА | | | | | | M,D | 1 <u>1</u> / | | <u>2</u> / | <u>2</u> / | 1 | | Short-circuit output current 4/5/ | los | $0 \text{ V} \leq \text{V}_{\text{O}} \leq \text{V}_{\text{DD}}$ | | 1,2,3 | All | -80 | +80 | mA | | <u></u> | | | M,D | 1 <u>1</u> / | | <u>2</u> / | <u>2</u> / | | | Operating supply current at 1MHz | I <sub>DD</sub> | Inputs: $V_{IL} = V_{SS} + V_{IH} = 2.2 \text{ V}, I_{OUT} = V_{DD} = V_{DD}(\text{max})$ | | 1,2,3 | All | | 50 | mA | | | | VDB = VDB(mext) | M,D | 1 <u>1</u> / | | | <u>2</u> / | | | Operating supply current at 10MHz | I <sub>DD1</sub> | Inputs: $V_{IL} = V_{SS} + V_{IH} = 2.2 \text{ V}$ , $I_{OUT} = V_{DD} = V_{DD} \text{(max)}$ | | 1,2,3 | All | | 100 | mA | | | | , , | M,D | 1 <u>1</u> / | | | <u>2</u> / | | | Standby supply current | I <sub>DD2</sub> | $\overline{E1} = V_{DD} - 0.5 V, V$ | $_{DD} = V_{DD}(max)$ | 1,3 | All | | 35 | μΑ | | at 0 MHz | | $V_{IH} = V_{DD} - 0.5 V$ | M,D | 1 <u>1</u> / | | | <u>2</u> / | | | | | Inputs: $V_{IL} = V_{SS}$ $I_{OUT} = 0 \text{ mA}$ | M,D | 2<br>1 <u>1</u> / | | | 1<br><u>2</u> / | l mA | | Functional test | | See 4.4.1c | ,- | 7,8 <b>A</b> ,8B | All | | _ <del>=</del> ' | | | 0 ( ) | | $V_{IH} = V_{DD} - 0.5 V$ | M,D | 7 <u>1</u> / | | | <u>2</u> / | | | See footnotes at end of table. | | | | | | | | | | STAN<br>MICROCIRC | NDARD<br>UIT DRAV | VING | SIZE<br><b>A</b> | | | Ę | 5962-9 | 9606 | | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | | | | REVISION | LEVEL | SH | EET<br>6 | | | Test | Symbol | Test cond<br>-55EC ≤ T <sub>A</sub> ≤<br>+4.5 V ≤ V <sub>DD</sub> | : +125EC<br>: ≤ +5.5 V | Group A<br>subgroups | Device<br>type | | mits | Unit | | |---------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------|------------------------------------------------|----------------------|----------------|------------|------------|------|--| | | | unless otherwise specified | | | | Min | Max | | | | Read cycle time 6/ | t <sub>AVAV</sub> | See figures 3 and 4. | | 9,10,11 | All | 100 | | ns | | | | | _ | M,D | 9 <u>1</u> / | | <u>2</u> / | | - | | | Read access time | t <sub>AVQV</sub> | | | 9,10,11 | All | | 100 | ns | | | | | [ | M,D | 9 <u>1</u> / | | | <u>2</u> / | | | | Output hold time 7/ | t <sub>AXQX</sub> | | | 9,10,11 | All | 10 | | ns | | | · <del>-</del> | | [ N | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | | | t <sub>GLQX</sub> | | | 9,10,11 | All | 5 | | ns | | | ume <u>o</u> / | | <u> </u> | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | | G -controlled output enable | t <sub>GLQV</sub> | | <u>, </u> | 9,10,11 | All | _ | 50 | ns | | | time (read cycle 3) | | _ | 4.5 | | | | | | | | | | <u> </u> | M,D | 9 <u>1</u> / | | | <u>2</u> / | | | | $G$ -controlled output threestate time $\underline{7}/$ | t <sub>GHQZ</sub> | | | 9,10,11 | All | | 30 | ns | | | | | | M,D | 9 <u>1</u> / | | | <u>2</u> / | | | | $\overline{}$ E1 -controlled output enable time $\underline{8}/\underline{9}/$ | t <sub>ETQX</sub> | | | 9,10,11 | All | 10 | | ns | | | | | [ N | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | | E1 -controlled access time | t <sub>ETQV</sub> | | | 9,10,11 | All | | 100 | ns | | | - | | [ T | M,D | 9 <u>1</u> / | | | <u>2</u> / | | | | $\overline{}$ E1 -controlled output threestate time $\underline{6}/\underline{8}/\underline{10}/$ | t <sub>EFQZ</sub> | | | 9,10,11 | All | | 30 | ns | | | | | [ | M,D | 9 <u>1</u> / | | | <u>2</u> / | | | | Write cycle time 11/ | t <sub>AVAV</sub> | | | 9,10,11 | All | 100 | _ | ns | | | , <u>–</u> | | [ | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | | Device enable to end of | t <sub>ETWH</sub> | ] | | 9,10,11 | All | 80 | | ns | | | write | | | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | | Address setup time for write | t <sub>AVET</sub> | | | 9,10,11 | All | 0 | | ns | | | (E1 -controlled) | | | | , . = , | | | | | | | (El Controlled) | | [ | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | | See footnotes at end of table. | | | | | | | | | | | STAN<br>MICROCIRCI | IDARD<br>JIT DRA | WING | SIZE<br><b>A</b> | | | 5 | 5962-9 | 9606 | | | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | | | | REVISION L | .EVEL | SH | SHEET 7 | | | | Test | Symbol | Test cond<br>-55EC ≤ T <sub>A ≤</sub><br>+4.5 V ≤ V <sub>DI</sub> | ditions<br>≤ +125EC<br>> < +5.5 V | Group A subgroups | Device<br>Type | Li | mits | Unit | |------------------------------------------------------|-------------------|-------------------------------------------------------------------|------------------------------------------------|-------------------------|----------------|------------------|------------|------| | | | unless otherwi | se specified | | | Min | Мах | | | Address setup time for write (W - controlled) | t <sub>AVWL</sub> | See figures 3 and 4. | | 9,10,11 | All | O | | ns | | | | | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | Write pulse width | t <sub>WLWH</sub> | Г | M,D | 9,10,11<br>9 <u>1</u> / | All | 60<br><u>2</u> / | | ns | | Address hold time for write | t <sub>WHAX</sub> | _ | | 9,10,11 | All | 0 | | ns | | (W - controlled) | | Γ | M,D | 9 1/ | | <u>2</u> / | | | | Address hold time for device enable (E1 -controlled) | t <sub>EFAX</sub> | | | 9,10,11 | All | 0 | | ns | | STADIO ( DI TOTTI OTICO) | | Г | M,D | 9 <u>1</u> / | | <u>2</u> / | | - | | W -controlled three-state | t <sub>WLQZ</sub> | _ | <u> </u> | 9,10,11 | All | | 30 | ns | | time <u>7</u> / | | Г | M,D | 9 <u>1</u> / | | | <u>2</u> / | | | <br>W -controlled output enable<br>time <u>8</u> / | t <sub>WHQX</sub> | <br> | <u>, </u> | 9,10,11 | All | 5 | = | ns | | ume <u>o</u> / | | Г | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | Device enable pulse width (E1 -controlled) | t <sub>ETEF</sub> | _ | | 9,10,11 | All | 80 | | ns | | ( ==, | | | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | Data setup time | t <sub>DVWH</sub> | Г | M,D | 9,10,11<br>9 <u>1</u> / | All | 40<br><u>2</u> / | | ns | | Data hold time | t <sub>WHDX</sub> | _ | M,D | 9,10,11 | All | 0 | | ns | | Device enable controlled write pulse width | t <sub>WLEF</sub> | L' | IVI,D | 9 <u>1</u> /<br>9,10,11 | All | 80 | | ns | | write paise wiatri | | П | M,D | 9 <u>1</u> / | | <u>2</u> / | | | | Data setup time | t <sub>DVEF</sub> | _ | M,D | 9,10,11<br>9 <u>1</u> / | All | 40<br><u>2</u> / | | ns | | Data hold time | t <sub>EFDX</sub> | _ | M,D | 9,10,11 | All | 0 | | ns | | See footnotes at end of table. | | | wi, D | 9 <u>1</u> / | | <u>2</u> / | | l | | STAN | DARD | | SIZE | | | | 5962-9 | | COLUMBUS, OHIO 43216-5000 | TABLE I. Electrical performance characteristics - continued. | | | | | | | | | | | |--------------------------------------------------------------|-------------------|----------------------|-----|----------------------------|-----|-------------------|----------------|----|------|------| | Test | Symbol | EEFO T 10EFO | | $-55EC \le T_A \le +125EC$ | | Group A subgroups | Device<br>type | Li | mits | Unit | | | | unless otherwise | | | | Min | Max | 1 | | | | Address valid to end of write | t <sub>AVWH</sub> | See figures 3 and 4. | | 9,10,11 | All | 50 | | ns | | | | | | М | I,D | 9 <u>1</u> / | | <u>2</u> / | | 1 | | | | Write disable time 11/ | t <sub>WHWL</sub> | | | 9,10,11 | All | 5 | | ns | | | | | | М | I,D | 9 <u>1</u> / | | <u>2</u> / | | | | | - 1/ When performing postirradiation electrical measurements for any RHA level T<sub>A</sub> = +25EC. Limits shown are guaranteed at T<sub>A</sub> = +25EC. The M and D in the test condition column are the postirradiation limits for the device types specified in the device types column. - 2/ Preirradiation values for RHA marked devices shall also be the postirradiation values, unless otherwise specified. - 3/ Measured only for initial qualification and after any design or process changes which may affect this parameter. - 4/ Supplied as a design limit but not guaranteed or tested. - 5/ Not more than one output may be shorted at a time for maximum duration of one second. - 6/ This is a functional test. - 7/ Three-state is defined as a 0.9 V change from steady-state output low voltage, and a 400 mV change from output high voltage. - 8/ Three-state is defined as a 500 mV change from steady-state output voltage. - 9/ The ET (enable true) notation refers to the falling edge of E1. SEU immunity does not affect the read parameters. - $\underline{10}$ / The EF (enable false) notation refers to the rising edge of E1 . SEU immunity does not affect the read parameters. - 11/ Functional test performed with outputs disabled (G high). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>9 | | Device types | ALL | |-----------------|-------------------| | Case outlines | U | | Terminal number | Terminal symbol | | 1 | A18 | | 2 | A16 | | 3 | A14 | | 4 | A12 | | 5 | <b>A</b> 7 | | 6 | <b>A</b> 6 | | 7 | <b>A</b> 5 | | 8 | A4 | | 9 | A3 | | 10 | A2 | | 11 | A1 | | 12 | A0 | | 13 | DQ0 | | 14 | DQ1 | | 15 | DQ2 | | 16 | $V_{\mathrm{SS}}$ | | 17 | DQ3 | | 18 | DQ4 | | 19 | DQ5 | | 20 | DQ6 | | 21 | DQ7 | | 22 | E1 | | 23 | A10 | | 24 | -<br>G | | 25 | A11 | | 26 | <b>A</b> 9 | | 27 | A8 | | 28 | A13 | | 29 | $\overline{w}$ | | 30 | A17 | | 31 | A15 | | 32 | $V_{DD}$ | | | | FIGURE 1. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>10 | | -<br>G | $\overline{w}$ | <u>—</u><br>E1 | I/O Mode | Mode | |--------------|----------------|----------------|----------|-----------------| | X <u>1</u> / | Х | 1 | 3-state | Standby | | Х | 0 | 0 | Data-in | Write | | 1 | 1 | 0 | 3-state | Read <u>2</u> / | | 0 | 1 | 0 | Data out | Read | <sup>1/</sup> X is defined as a "don't care" condition. 2/ Device active; outputs disabled. FIGURE 2. Truth table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>11 | Notes: 1.50 pF includes scope probe and test socket capacitance. 2. Measurement of data output occurs at the low to high or high to low transition mid-point (i.e., CMOS input = $V_{DD}/2$ ). FIGURE 3. Output load circuit and input waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | size<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>12 | Low V<sub>DD</sub> data retention waveform. Data retention characteristics (pre-irradiation) $(T_C = 25^{\circ}C, V_{DD} = 4.5 V, 1 \text{ second data retention pulse})$ | Symbol | Parameter | Minimum | Maximum | Unit | |----------------------------------------|--------------------------------------|-------------------|---------|------| | $V_{DR}$ | V <sub>DD</sub> for data retention | 4.5 | | ٧ | | I <sub>DDR</sub> <u>1</u> / | Data retention current | | 0.4 | mA | | t <sub>EFR</sub> <u>1</u> / <u>2</u> / | Chip deselect to data retention time | 0 | | ns | | t <sub>R</sub> <u>1</u> / <u>2</u> / | Operation recovery time | t <sub>AVAV</sub> | | ns | $<sup>\</sup>underline{1}/\overline{E1} = V_{SS}$ , all other inputs = $V_{DR}$ or $V_{SS}$ . $\underline{2}/\overline{V}$ Not guaranteed or tested. FIGURE 4. Timing waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>13 | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |------------------|----------------|-------------| | | REVISION LEVEL | SHEET<br>14 | Notes: 1. $\overset{-}{G} \leq V_{IL}(max)$ . If $\overset{-}{G} \geq V_{IH}$ (min) then Q will be in three-state for the entire cycle. - 2. Either El scenario can occur. - 3. G high for $t_{AVAV}$ cycle. FIGURE 4. Timing waveforms - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>15 | ## 4.2.2 Additional criteria for device classes Q, T and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes Q, T and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Qualification inspection for device class T shall be in accordance with the device manufacturer's QM plan. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for device class T shall be in accordance with the device manufacturer's Quality Management (QM) plan. # 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q, T and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. O/V (Latch up) tests shall be measured only for the initial qualification and after any process or design changes which may affect the performance of the device. For device class M, procedures and circuits shall be manitained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes T, Q and V, the procedures and circuit shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC Standard EIA/JESD78 may be used for reference. - e. Subgroup 4 (capacitance measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 Mhz. Sample size is 5 devices with no failures, and all input and output terminals tested. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - b. $T_A = +125EC$ , minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>19 | ## TABLE IIA. Electrical test requirements. | Line<br>Number | Test requirements | Subgroups<br>(inaccordance with MIL-<br>STD-883, method<br>5005,table1) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table | | | |----------------|------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------|-------------------| | | | Device<br>class M | Device<br>class Q | Device<br>class V | Device<br>class T | | 1 | Interim electrical parameters (see 4.2) | | | 1,7,9 | | | 2 | Static burn-in I and II<br>(method 1015) | Not required | Not required | Required | | | 3 | Same as line 1 | | | 1*, 7* Δ | | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | | | 5 | Same as line 1 | | | 1*, 7* Δ | As specified in | | 6 | Final electrical parameters | 1*,2,3,7*,8 <b>A</b> ,8B,<br>9,10,11 | 1*,2,3,7*,8 <b>A</b> ,<br>8B,9,10,11 | 1*,2,3,7*,8 <b>A</b> ,<br>8B,9,10,11 | QM plan | | 7 | Group A test requirements | 1,2,3,4**,7,8 <b>A</b> ,8B,<br>9,10,11 | 1,2,3,4**,7,<br>8A,8B,9,10,11 | 1,2,3,4**,7,8 <b>A</b> ,<br>8B,9,10,11 | | | 8 | Group C end-point electrical parameters | 2,3,7,8 <b>A</b> ,8B | 2,3,7,8 <b>A</b> ,8B | 1,2,3,7,8 <b>A</b> ,8B,<br>9,10,11 Δ | | | 9 | Group D end-point electrical parameters | 2,3,8A,8B | 2,3,8 <b>A</b> ,8B | 2,3,8 <b>A</b> ,8B | | | 10 | Group E end-point electrical parameters | 1,7,9 | 1,7,9 | 1,7,9 | | - 1/ Blank spaces indicates tests are not applicable. - $\underline{2}/$ Any or all subgroups may be combined when using high-speed testers. - 3/ Subgroups 7 and 8 functional tests shall verify functionality of the device. - 4/ \* indicates PDA applies to subgroup 1 and 7. - <u>5</u>/ \*\* see 4.4.1e. - 6/ Δ indicates delta limited shall be required where specified, and the delta values shall be computed with reference to previous interim electrical parameters (see Line 1). For device class V, performance of delta limits shall be specified in the manufacturer's QM plan. - <u>7</u>/ See 4.4.1d. - 4.4.2.2 Additional criteria for device classes Q, T and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB, in accordance with MIL-PRF-38535, and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes M, Q and V shall be as specified in MIL-PRF-38535 and the end-point electrical parameters shall be as specified in table IIA herein. For device class T, the RHA requirements shall be in accordance with the class T radiation requirements of MIL-PRF-38535. The end-point electrical parameters for class T shall be as specified in the table I, Group A subgroups, or as modified in the QM plan. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>20 | ## Table IIB. Delta limits at +25EC | Test <u>1</u> / | All device types | |------------------|-----------------------------------------------------------------------| | I <sub>DD2</sub> | " 10% of specified value in table I or 35 μA, whichever is greater 2/ | - 1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta. - 2/ If device is tested at or below 35 μA, no deltas are required. - 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019 condition A, and as specified herein. The total dose requirements shall be as defined within paragraph 1.5 herein. - 4.4.4.1.1 <u>Accelerated aging test</u>. Accelerated aging tests shall be performed on all devices requiring a RHA level greater than 5k rads(Si). The post-anneal end-point electrical parameter limits shall be as specified in table I herein and shall be the pre-irradiation end-point electrical parameter limit at 25EC " 5EC. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device. - 4.4.4.2 <u>Dose rate induced latchup testing</u>. Dose rate induced latchup testing shall be performed in accordance with test method 1020 of MIL-STD-883 and as specified herein (see 1.5). Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may effect the RHA capability of the process. - 4.4.4.3 <u>Dose rate upset testing</u>. Dose rate upset testing shall be performed in accordance with test method 1021 of MIL-STD-883 and herein (see 1.5). - a. Transient dose rate upset testing shall be performed at initial qualification and after any design or process changes which may effect the RHA performance of the devices. Test 10 devices with 0 defects unless otherwise specified. - b. Transient dose rate upset testing for class Q, T and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-PRF-38535. - 4.4.4.4 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be required on class V and T devices (see 1.5 herein). SEP testing shall be performed on a technology process on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at inital qualification and after any design or process changes which may affect the upset or latchup characteristics. The recommended test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be between normal to the die surface and 60E to the normal, inclusive (i.e. 0E# angle # 60日). No shadowing of the ion beam due to fixturing or package related effects is allowed. - b. The fluence shall be \$ 100 errors or \$ 10<sup>6</sup> ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude. - d. The particle range shall be \$ 20 microns in silicon. - e. The test temperature shall be +25 EC and the maximum rated operating temperature " 10 EC. - f. Bias conditions shall be defined by the manufacturer for latchup measurements. - g. Test four devices with zero failures. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>21 | - PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes N, Q, and V or MIL-PRF-38535, appendix A for device class M. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614)692-0674. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply - 6.6.1 <u>Sources of supply for device classes Q, T and V</u>. Sources of supply for device classes Q, T and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. - 6.7 <u>Additional information</u>. When applicable, a copy of the following additional data shall be maintained and available from the device manufacturer: - a. RHA upset levels. - b. Test conditions (SEP). - c. Number of upsets (SEP). - d. Number of transients (SEP). - e. Occurrence of latchup (SEP). | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>22 | #### **APPENDIX** ## **FUNCTIONAL ALGORITHMS** #### 10. SCOPE - 10.1 <u>Scope</u>. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a random access memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. - 20. APPLICABLE DOCUMENTS. This section is not applicable to this appendix. - 30. ALGORITHMS - 30.1 Algorithm A (pattern 1). - 30.1.1 Checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 3. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 4. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. #### 30.2 Algorithm B (pattern 2). # 30.2.1 March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's"). - Step 2. Read data in location 0. - Step 3. Write complement data to location 0. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing X-fast sequentially for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing X-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing X-fast from maximum to minimum address locations. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>23 | ## **APPENDIX** # 30.3 Algorithm C (pattern 3). ## 30.3.1 XY March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's"). - Step 2. Read data in location 0. - Step 3. Write complement data to location 0. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing Y-fast sequentially for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing Y-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing Y-fast from maximum to minimum address locations. ## 30.4 Algorithm D (pattern 4). # 30.4.1 CEDES - CE deselect checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Deselect device, attempt to load memory with checkerboard-bar data pattern by incrementing from location 0 to maximum. - Step 3. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 4. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 5. Deselect device, attempt to load memory with checkerboard data pattern by incrementing from location 0 to maximum. - Step 6. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-99606 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>24 | #### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 99-09-28 Approved sources of supply for SMD 5962-99606 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962D9960601TUC | 65342 | UT7Q512-UCC | | 5962D9960601TUA | 65342 | UT7Q512-UCA | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the Vendor to determine its availability. - <u>Z</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGEVendor namenumberand address 65342 UTMC Microelectronics Systems Inc. 4350 Centennial Blvd. Colorado Springs, CO 80907-3486 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.