

# **RMLV0416E Series**

4Mb Advanced LPSRAM (256k word × 16bit)

R10DS0205EJ0001 Rev.0.01 2013.09.10

## **Description**

The RMLV0416E Series is a family of 4-Mbit static RAMs organized 262,144-word × 16-bit, fabricated by Renesas's high-performance Advanced LPSRAM technologies. The RMLV0416E Series has realized higher density, higher performance and low power consumption. The RMLV0416E Series offers low power standby power dissipation; therefore, it is suitable for battery backup systems. It is offered in 44-pin TSOP II or 48-ball fine pitch ball grid array.

#### **Features**

Single 3V supply: 2.7V to 3.6VAccess time: 45/55ns (max.)

• Current consumption:
— Standby: 0.4µA (typ.)

Equal access and cycle times Common data input and output

— Three state output

Directly TTL compatible
 All inputs and outputs

• Battery backup operation

#### **Part Name Information**

| Part Name        | Access time | Temperature<br>Range | Package                              |
|------------------|-------------|----------------------|--------------------------------------|
| RMLV0416EGSB-4S2 | 45 ns       |                      | 400 mil 44nin plastia TCOD II        |
| RMLV0416EGSB-5S2 | 55 ns       | 40 +05°C             | 400-mil 44pin plastic TSOP II        |
| RMLV0416EGBG-4S2 | 45 ns       | -40 ~ +85°C          | 49 hall f DCA with 0.75mm hall nitch |
| RMLV0416EGBG-5S2 | 55 ns       |                      | 48-ball f-BGA with 0.75mm ball pitch |

## **Pin Arrangement**



#### **Pin Description**

| Pin name        | Function          |
|-----------------|-------------------|
| Vcc             | Power supply      |
| V <sub>SS</sub> | Ground            |
| A0 to A17       | Address input     |
| I/O0 to I/O15   | Data input/output |
| CS1#            | Chip select 1     |
| CS2             | Chip select 2     |
| OE#             | Output enable     |
| WE#             | Write enable      |
| LB#             | Lower byte select |
| UB#             | Upper byte select |
| NC              | No connection     |

## **Block Diagram**



# **Operation Table**

| CS1# | CS2 | WE# | OE# | UB# | LB# | I/O0 to I/O7 | I/O8 to I/O15 | Operation        |
|------|-----|-----|-----|-----|-----|--------------|---------------|------------------|
| Н    | Х   | Х   | Х   | Х   | Χ   | High-Z       | High-Z        | Standby          |
| Х    | L   | Х   | Х   | Х   | Χ   | High-Z       | High-Z        | Standby          |
| Х    | Х   | Х   | Х   | Н   | Н   | High-Z       | High-Z        | Standby          |
| L    | Н   | Н   | L   | L   | L   | Dout         | Dout          | Read             |
| L    | Н   | Н   | L   | Н   | L   | Dout         | High-Z        | Lower byte read  |
| L    | Н   | Н   | L   | L   | Н   | High-Z       | Dout          | Upper byte read  |
| L    | Н   | L   | Х   | L   | L   | Din          | Din           | Write            |
| L    | Н   | L   | Х   | Н   | L   | Din          | High-Z        | Lower byte write |
| L    | Н   | L   | Х   | L   | Н   | High-Z       | Din           | Upper byte write |
| L    | Н   | Н   | Н   | Χ   | Χ   | High-Z       | High-Z        | Output disable   |

Note 1. H:  $V_{IH}$  L: $V_{IL}$  X:  $V_{IH}$  or  $V_{IL}$ 

## **Absolute Maximum Ratings**

| Parameter                                               | Symbol          | Value                                                    | unit |
|---------------------------------------------------------|-----------------|----------------------------------------------------------|------|
| Power supply voltage relative to V <sub>SS</sub>        | V <sub>CC</sub> | -0.5 to +4.6                                             | V    |
| Terminal voltage on any pin relative to V <sub>SS</sub> | V <sub>T</sub>  | -0.5 <sup>*2</sup> to V <sub>CC</sub> +0.3 <sup>*3</sup> | V    |
| Power dissipation                                       | P <sub>T</sub>  | 0.7                                                      | W    |
| Operation temperature                                   | Topr            | -40 to +85                                               | °C   |
| Storage temperature range                               | Tstg            | -65 to +150                                              | °C   |
| Storage temperature range under bias                    | Tbias           | -40 to +85                                               | °C   |

Note 2. -3.0V for pulse ≤ 30ns (full width at half maximum)

3. Maximum voltage is +4.6V.

## **DC Operating Conditions**

| Parameter                 | Symbol          | Min. | Тур. | Max.                 | Unit | Note |
|---------------------------|-----------------|------|------|----------------------|------|------|
| Supply voltage            | V <sub>CC</sub> | 2.7  | 3.0  | 3.6                  | V    |      |
|                           | V <sub>SS</sub> | 0    | 0    | 0                    | V    |      |
| Input high voltage        | V <sub>IH</sub> | 2.2  | _    | V <sub>CC</sub> +0.3 | V    |      |
| Input low voltage         | V <sub>IL</sub> | -0.3 | _    | 0.6                  | V    | 4    |
| Ambient temperature range | Та              | -40  | _    | +85                  | °C   |      |

Note 4. -3.0V for pulse  $\leq 30$ ns (full width at half maximum)

#### **DC Characteristics**

| Parameter                 | Symbol           | Min.                 | Тур.  | Max. | Unit | Test conditions                                                                                                                                                                    |  |  |
|---------------------------|------------------|----------------------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Input leakage current     |                  | _                    | _     | 1    | μА   | Vin = V <sub>SS</sub> to V <sub>CC</sub>                                                                                                                                           |  |  |
| Output leakage current    | 110              | _                    | _     | 1    | μΑ   | CS1# = $V_{IH}$ or CS2 = $V_{IL}$ or OE# = $V_{IH}$<br>or WE# = $V_{IL}$ or LB# = UB# = $V_{IH}$ ,<br>$V_{I/O}$ = $V_{SS}$ to $V_{CC}$                                             |  |  |
| Operating current         | Icc              | _                    | _     | 10   | mA   | $CS1\# = V_{IL}, CS2 = V_{IH},$ $Others = V_{IH}/V_{IL}, I_{I/O} = 0mA$                                                                                                            |  |  |
| Average operating current | I <sub>CC1</sub> | -                    | ı     | 20   | mA   | Min. cycle, duty =100%, $I_{I/O}$ = 0mA, CS1# = $V_{IL}$ , CS2 = $V_{IH}$ , Others = $V_{IH}/V_{IL}$                                                                               |  |  |
|                           | I <sub>CC2</sub> | _                    | _     | 2.5  | mA   | Cycle =1 $\mu$ s, duty =100%, $I_{I/O}$ = 0mA,<br>CS1# $\leq$ 0.2V, CS2 $\geq$ V <sub>CC</sub> -0.2V,<br>V <sub>IH</sub> $\geq$ V <sub>CC</sub> -0.2V, V <sub>IL</sub> $\leq$ 0.2V |  |  |
| Standby current           | I <sub>SB</sub>  | _                    | 0.1*5 | 0.3  | mA   | CS2 = V <sub>IL</sub> , Others = V <sub>SS</sub> to V <sub>CC</sub>                                                                                                                |  |  |
| Standby current           |                  | _                    | 0.4*5 | 2    | μΑ   | ~+25°C Vin = $V_{SS}$ to $V_{CC}$ ,<br>(1) CS2 ≤ 0.2V                                                                                                                              |  |  |
|                           | lee.             | _                    | _     | 3    | μА   | $\sim +40$ °C or (2) CS1# ≥ V <sub>CC</sub> -0.2V,                                                                                                                                 |  |  |
|                           | I <sub>SB1</sub> | _                    | _     | 5    | μΑ   | ~+70°C CS2 ≥ V <sub>CC</sub> -0.2V or                                                                                                                                              |  |  |
|                           |                  | _                    | _     | 7    | μΑ   | ~+85°C (3) LB# = UB# $\geq$ V <sub>CC</sub> -0.2V,<br>CS1# $\leq$ 0.2V, CS2 $\geq$ V <sub>CC</sub> -0.2\                                                                           |  |  |
| Output high voltage       | V <sub>OH</sub>  | 2.4                  | _     | -    | V    | I <sub>OH</sub> = -1mA                                                                                                                                                             |  |  |
|                           | $V_{\text{OH2}}$ | V <sub>CC</sub> -0.2 | _     | _    | V    | $I_{OH} = -0.1 \text{mA}$                                                                                                                                                          |  |  |
| Output low voltage        | V <sub>OL</sub>  | _                    | _     | 0.4  | V    | I <sub>OL</sub> = 2mA                                                                                                                                                              |  |  |
|                           | $V_{OL2}$        | _                    | _     | 0.2  | V    | $I_{OL} = 0.1 \text{mA}$                                                                                                                                                           |  |  |

Note  $\,$  5. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=25°C), and not 100% tested.

#### Capacitance

 $(Vcc = 2.7V \sim 3.6V, f = 1MHz, Ta = -40 \sim +85°C^{*2})$ 

| Parameter                  | Symbol | Min. | Тур. | Max. | Unit | Test conditions      | Note |
|----------------------------|--------|------|------|------|------|----------------------|------|
| Input capacitance          | C in   | _    | _    | 8    | pF   | Vin =0V              | 6    |
| Input / output capacitance | C 1/O  | _    | _    | 10   | pF   | V <sub>I/O</sub> =0V | 6    |

Note 6. This parameter is sampled and not 100% tested.

#### **AC Characteristics**

Test Conditions (Vcc =  $2.7V \sim 3.6V$ , Ta =  $-40 \sim +85$ °C)

• Input pulse levels:  $V_{IL} = 0.4V$ ,  $V_{IH} = 2.4V$ 

• Input rise and fall time: 5ns

• Input and output timing reference level: 1.4V

• Output load: See figures (Including scope and jig)



#### **Read Cycle**

| Parameter                          | Symbol            | RMLV0416 | 6EG**-4S2 | RMLV0416EG**-5S2 |      | Unit  | Note  |
|------------------------------------|-------------------|----------|-----------|------------------|------|-------|-------|
| Farametei                          | Symbol            | Min.     | Max.      | Min.             | Max. | Offic | Note  |
| Read cycle time                    | t <sub>RC</sub>   | 45       |           | 55               | _    | ns    |       |
| Address access time                | t <sub>AA</sub>   | _        | 45        | _                | 55   | ns    |       |
| Chin calcut accept time            | t <sub>ACS1</sub> | _        | 45        | _                | 55   | ns    |       |
| Chip select access time            | t <sub>ACS2</sub> | 1        | 45        | _                | 55   | ns    |       |
| Output enable to output valid      | toE               | _        | 22        | _                | 30   | ns    |       |
| Output hold from address change    | tон               | 10       | _         | 10               | _    | ns    |       |
| LB#, UB# access time               | t <sub>BA</sub>   | ı        | 45        | _                | 55   | ns    |       |
| Chin coloct to autout in law 7     | t <sub>CLZ1</sub> | 10       | _         | 10               | _    | ns    | 7,8   |
| Chip select to output in low-Z     | t <sub>CLZ2</sub> | 10       | _         | 10               | _    | ns    | 7,8   |
| LB#, UB# enable to low-Z           | t <sub>BLZ</sub>  | 5        | _         | 5                | _    | ns    | 7,8   |
| Output enable to output in low-Z   | toLZ              | 5        | _         | 5                | _    | ns    | 7,8   |
| Chin decelerate autout in high 7   | t <sub>CHZ1</sub> | 0        | 18        | 0                | 20   | ns    | 7,8,9 |
| Chip deselect to output in high-Z  | t <sub>CHZ2</sub> | 0        | 18        | 0                | 20   | ns    | 7,8,9 |
| LB#, UB# disable to high-Z         | t <sub>BHZ</sub>  | 0        | 18        | 0                | 20   | ns    | 7,8,9 |
| Output disable to output in high-Z | t <sub>OHZ</sub>  | 0        | 18        | 0                | 20   | ns    | 7,8,9 |

Note 7. This parameter is sampled and not 100% tested.

- 8. At any given temperature and voltage condition,  $t_{CHZ1}$  max is less than  $t_{CLZ1}$  min,  $t_{CHZ2}$  max is less than  $t_{CLZ2}$  min,  $t_{BHZ}$  max is less than  $t_{CLZ}$  min, for any device.
- 9.  $t_{\text{CHZ1}}$ ,  $t_{\text{CHZ2}}$ ,  $t_{\text{BHZ}}$  and  $t_{\text{OHZ}}$  are defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.

#### **Write Cycle**

| Doromotor                                           | Cumbal           | RMLV041 | 6EG**-4S2 | RMLV0416 | EG**-5S2 | Linit | Note  |
|-----------------------------------------------------|------------------|---------|-----------|----------|----------|-------|-------|
| Parameter                                           | Symbol           | Min.    | Max.      | Min.     | Max.     | Unit  | Note  |
| Write cycle time                                    | twc              | 45      | _         | 55       | _        | ns    |       |
| Address valid to write end                          | t <sub>AW</sub>  | 35      | _         | 50       | _        | ns    |       |
| Chip select to write end                            | t <sub>CW</sub>  | 35      | _         | 50       | _        | ns    |       |
| Write pulse width                                   | twp              | 35      | _         | 40       | _        | ns    | 10    |
| LB#,UB# valid to write end                          | t <sub>BW</sub>  | 35      | _         | 50       | _        | ns    |       |
| Address setup time to write start                   | t <sub>AS</sub>  | 0       | _         | 0        | _        | ns    |       |
| Write recovery time from write end                  | t <sub>WR</sub>  | 0       | _         | 0        | _        | ns    |       |
| Data to write time overlap                          | t <sub>DW</sub>  | 25      | _         | 25       | _        | ns    |       |
| Data hold from write end t <sub>D</sub>             |                  | 0       | _         | 0        | _        | ns    |       |
| Output enable from write end tow                    |                  | 5       | _         | 5        | _        | ns    | 11    |
| Output disable to output in high-Z t <sub>OHZ</sub> |                  | 0       | 18        | 0        | 20       | ns    | 11,12 |
| Write to output in high-Z                           | t <sub>WHZ</sub> | 0       | 18        | 0        | 20       | ns    | 11,12 |

Note 10.  $t_{WP}$  is the interval between write start and write end.

A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active.

A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#.

A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.

- 11. This parameter is sampled and not 100% tested.
- 12.  $t_{OHZ}$  and  $t_{WHZ}$  are defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.

## **Timing Waveforms**

#### **Read Cycle**



Note 13.  $t_{CHZ1}$ ,  $t_{CHZ2}$ ,  $t_{BHZ}$  and  $t_{OHZ}$  are defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.

- 14. This parameter is sampled and not 100% tested
- 15. At any given temperature and voltage condition,  $t_{CHZ1}$  max is less than  $t_{CLZ1}$  min,  $t_{CHZ2}$  max is less than  $t_{CLZ}$  min,  $t_{CHZ1}$  max is less than  $t_{CLZ}$  min, for any device.

#### Write Cycle (1) (WE# CLOCK, OE#="H" while writing)



Note 16. t<sub>WP</sub> is the interval between write start and write end.

A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active. A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#. A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.

- 17.  $t_{OHZ}$  and  $t_{WHZ}$  are defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.
- 18. This parameter is sampled and not 100% tested
- 19. During this period, I/O pins are in the output state so input signals must not be applied to the I/O pins.

#### Write Cycle (2) (WE# CLOCK, OE# Low Fixed)



Note 20. t<sub>WP</sub> is the interval between write start and write end.

A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active. A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#. A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.

- 21.  $t_{WHZ}$  is defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.
- 22. This parameter is sampled and not 100% tested.
- 23. During this period, I/O pins are in the output state so input signals must not be applied to the I/O pins.

#### Write Cycle (3) (CS1#, CS2 CLOCK)



Note 24. twp is the interval between write start and write end.

A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active.

A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#.

A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.

#### Write Cycle (4) (LB#, UB# CLOCK)



Note 25. t<sub>WP</sub> is the interval between write start and write end.

A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active.

A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#.

A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.

## Low V<sub>CC</sub> Data Retention Characteristics

| Parameter                            | Symbol           | Min. | Тур.   | Max. | Unit |                                    | Test conditions*27                                                              |  |  |
|--------------------------------------|------------------|------|--------|------|------|------------------------------------|---------------------------------------------------------------------------------|--|--|
| V <sub>CC</sub> for data retention   | V <sub>DR</sub>  | 1.5  | _      | 1    | V    | or<br>(2) CS1#3<br>or<br>(3) LB# = | (1) $CS2 \le 0.2V$<br>or<br>(2) $CS1\# \ge V_{CC}-0.2V$ , $CS2 \ge V_{CC}-0.2V$ |  |  |
|                                      | ICCDR            | _    | 0.4*26 | 2    | μΑ   | ~+25°C                             | $V_{CC} = 3.0V, Vin \ge 0V,$ (1) CS2 \le 0.2V                                   |  |  |
| Data retention current               |                  | ı    | _      | 3    | μΑ   | ~+40°C                             | or<br>(2) CS1# ≥ V <sub>CC</sub> -0.2V,<br>CS2 ≥ V <sub>CC</sub> -0.2V          |  |  |
| Data retention current               |                  | _    | _      | 5    | μΑ   | ~+70°C                             | or (3) LB# = UB# $\geq$ V <sub>CC</sub> -0.2V,                                  |  |  |
|                                      |                  | _    | _      | 7    | μΑ   | ~+85°C                             | CS1# ≤ 0.2V,<br>CS2 ≥ V <sub>CC</sub> -0.2V                                     |  |  |
| Chip deselect time to data retention | t <sub>CDR</sub> | 0    | _      | _    | ns   | See retention waveform.            |                                                                                 |  |  |
| Operation recovery time              | t <sub>R</sub>   | 5    | _      |      | ms   |                                    |                                                                                 |  |  |

Note 26. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=25°C), and not 100% tested.

27. CS2 controls address buffer, WE# buffer, CS1# buffer, OE# buffer, LB# buffer, UB# buffer and I/O buffer. If CS2 controls data retention mode, Vin levels (address, WE#, CS1#, OE#, LB#, UB#, I/O) can be in the high impedance state. If CS1# controls data retention mode, CS2 must be CS2 ≥ V<sub>CC</sub>-0.2V or CS2 ≤ 0.2V. The other inputs levels (address, WE#, OE#, LB#, UB#, I/O) can be in the high-impedance state.

#### Low Vcc Data Retention Timing Waveforms (CS1# controlled)



#### Low Vcc Data Retention Timing Waveforms (CS2 controlled)



## Low Vcc Data Retention Timing Waveforms (LB#,UB# controlled)



| Revision History | RMLV0416E Series Data Sheet |
|------------------|-----------------------------|
|                  |                             |

|      |            |      | Description                      |  |  |  |  |
|------|------------|------|----------------------------------|--|--|--|--|
| Rev. | Date       | Page | Summary                          |  |  |  |  |
| 0.01 | 2013.09.10 | _    | Preliminary first Edition issued |  |  |  |  |
|      |            |      |                                  |  |  |  |  |
|      |            |      |                                  |  |  |  |  |

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information,
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries, (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Milliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-651-700, Fax: +44-1628-651-804

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Ha Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 i. nunLu Haidian District. Beiiing 100083. P.R.China

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2868-9318, Fax: +852 2869-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2558-3737, Fax: 482-2558-5141

© 2013 Renesas Electronics Corporation. All rights reserved.