SIEMENS # HIGH EFFICIENCY RED IPD2545 GREEN IPD2547 YELLOW IPD2548 .25" 4 Character 5x7 Dot Matrix, X-Y Stackable Industrial Alphanumeric Programmable Display™ with Built-in CMOS Control Functions # **FEATURES** - Four .25" Dot Matrix Characters in Hermetic Package - Built-in Memory, Decoders, Multiplexer & Drivers - Viewing Angle, X Axis ±40°, Y Axis ±75° - 96 Character ASCII Format (Upper and Lower Case Characters) - Rugged Ceramic Package, Hermetic Sealed Flat Glass Window - Wide Temperature Operating Range for Industrial Use, -55°C to +100°C - 8 Bit Bidirectional Data BUS - READ/WRITE Capability - Built-In Character Generator ROM - TTL Compatible - Easily Cascaded for Multidisplay Operation - · Less CPU Time Required - Software Controlled Features; - Programmable Highlight Attribute (Blinking, Non-Blinking) - Asynchronous Memory Clear Function - Lamp Test - Display Blank Function - Single or Multiple Character Blinking Function - Three Programmable Brightness Levels Important: Refer to Appnote 18, "Using and Handling Intelligent Displays." Since this is a CMOS device, normal precautions should be taken to avoid static damage. # DESCRIPTION The IPD2545 (high efficiency red), IPD2547 (green), and IPD2548 (yellow) are four digit, dot matrix, Programmable Displays that are aimed at satisfying the most demanding industrial display requirements. They are designed for use in extremely harsh environments where only the most reliable product is acceptable. The devices are contructed in a hermetic package using four .25\* high 5x7 dot matrix displays. The devices incorporate the latest in CMOS technology which is the heart of the device intelligence. The CMOS controller chip is controlled by a user supplied eight bit data word on the bidirectional BUS. The ASCII data and attribute data are word driven. This approach allows the IPD2545/7/8 to interface using the same techniques as a microprocessor peripheral. # **APPLICATIONS** - Industrial Control Panels - Night Viewing Applications (Red Light) - Cockpit Monitors - Night Vision Goggle Viewable Displays (Green) - · Portable and Vehicle Technology - Industrial Controllers # **Maximum Ratings** | DC Supply | 0.5 V to +6.0 Vdc | |-------------------------|-----------------------| | Input Voltage Relative | | | to GND (all inputs) | 0.5 V to Vcc +0.5 Vdc | | Operating Temperature | | | Storage Temperature | 55°C to +150°C | | Thermal Resitance (θις) | | Specifications subject to change without notice. October 1989 ĺ # **OPTICAL CHARACTERISTICS** T-41-37 # High Efficiency Red IPD2545 | Description | Symbol | Min. | Typ. (4) | Max. | Units | Test Conditions | |----------------------------------------------------------------------|--------|------|----------|------|-------|---------------------------------------------------------------------| | Peak Luminous Intensity per LED <sup>(1,3)</sup> (Character Average) | Ivave | 75 | 150 | | μcd | Vcc= 5.0 V, # sign "ON" on all digits at full brightness, Tamb=25°C | | Peak Wavelength | λρεακ | | 635 | | nm | | | Dominant Wavelength (2) | λο | | 630 | | nm | | # **High Efficiency Green IPD2547** | Description | Symbol | Min. | Тур. (4) | Max. | Units | Test Conditions | |----------------------------------------------------------------------|--------|------|----------|------|-------|---------------------------------------------------------------------| | Peak Luminous Intensity per LED <sup>(1,3)</sup> (Character Average) | lVave | 75 | 150 | | μcd | Vcc= 5.0 V, # sign "ON" on all digits at full brightness, Tamb=25°C | | Peak Wavelength | λρεακ | | 565 | | nm | | | Dominant Wavelength (2) | λο | | 570 | | nm | | # Yellow IPD2548 | Description | Symbol | Min. | Typ. (4) | Max. | Units | Test Conditions | |--------------------------------------------------------------|--------|------|----------|------|-------|---------------------------------------------------------------------------| | Peak Luminous Intensity per LED (1,3)<br>(Character Average) | Vave | 75 | 150 | | μcd | Vcc= 5.0 V, # sign "ON" on all<br>digits at full brightness,<br>Tamb=25°C | | Peak Wavelength | λρεακ | | 585 | | nm | | | Dominant Wavelength (2) | λο | | 590 | | nm | | # Notes: - 1. The displays are categorized for luminous intensity with the intensity category designated by a letter code on the bottom of the package. - 2. Dominant wavelength λP is derived from the CIE chromaticity diagram and represents the single wavelength which defines the color of the device. - 3. The lumious stearance of the LED may be calculated using the - following relationships. Lv (cd/m²) = lv (Candela)/A (Foot)² Lv (Footlamberts) = $\pi$ [v (Candela)/A (Foot)² A=8.4x107 ft<sup>2</sup>, 7.8x108 m<sup>2</sup> - 4. All typical values specified at Vcc=5.0 V and Tamb=25°C unless otherwise noted. # **DCCHARACTERISTICS** | | | -55°C | | | +25°0 | > | +100 | ·c | | | | |----------------------------------------|------|-------|------|------|-------|------|------|------|------|-------|-------------------------------------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | Conditions | | Icc Blank<br>(All Inputs Low) | | 4 | 10 | | 2.0 | 5.0 | | 1 | 2.5 | mA | Vcc=5 V | | lcc 80 dots/units<br>(100% Brightness) | | 220 | 250 | | 160 | 190 | | 125 | 160 | mA | Vcc=5 V | | VIL (all inputs) | | | 0.8 | | | 0.8 | | | 0.8 | ٧ | Vcc=5 V ±0.5 V | | Vін (all inputs) | 2.0 | | | 2.0 | | | 2.0 | | | ٧ | Vcc=5 V ±0.5 V | | lı. (all inputs) | | 70 | 120 | | 60 | 100 | | 50 | 80 | μΑ | V <sub>IH</sub> =0.8 V<br>Vcc=5.0 V | # SWITCHING SPECIFICATIONS (@ Vcc=4.5 V) | Write Cycle Timing | | | | | | | |--------------------|------------------------------------------------------------------|---------|------------|--------|--|--| | | | Specifi | cation (na | 5) | | | | Parameter | Description | -55°C | +25°C | +100°C | | | | Two | Delay time for write pulse after control signals and data (min.) | 25 | 50 | 75 | | | | Тон | Data hold after write pulse (min.) | 25 | 50 | 75 | | | | Twn | Write pulse width | 50 | 100 | 150 | | | | Twc | Total write cycle time (min.) | 100 | 200 | 300 | | | - 1. TRD=TRC-TAD-(TACC-TDD) 2. TWR=TWC-(TWD+TDH) | SWITCHING SPECIFICATIONS | $(@V_{CC} = 4.5 \text{ V})$ (Continued) | |--------------------------|-----------------------------------------| |--------------------------|-----------------------------------------| | T- | 41 | -37 | |----|----|-----| |----|----|-----| | READ CYCLE TIMING | | | | | | |-------------------|---------------------------------------------------|-------|---------------|--------|--| | | | Sp | ecification ( | ns) | | | Parameter | Description | -55°C | +25°C | +100°C | | | T <sub>AD</sub> | Address set up delay after CE (min.) | 0 | 0 | 10 | | | T <sub>ACC</sub> | Access time for data valid after address (max.) | 100 | 175 | 200 | | | T <sub>DD</sub> | Delay time for data valid after read pulse (max.) | 100 | 150 | 175 | | | T <sub>DH</sub> | Data valid after end of read pulse (min.) | 0 | 0 | 0 | | | T <sub>RD</sub> | Read Pulse (min.) | 150 | 175 | 200 | | | T <sub>RC</sub> | Total read cycle time (min.) | 150 | 200 | 235 | | Notes: 1. TRD = TRC - TAD - (TACC - TDD) 2. TWR = TWC - (TWD + TDH) # TIMING CHARACTERISTICS @V<sub>CC</sub> = 4.5 V DATA "WRITE" CYCLE Note: $T_{RO} = T_{RC} - T_{AD} - (T_{ACC} - T_{DD})$ DATA "READ" CYCLE # TIMING MEASUREMENT LEVELS # **TOP VIEW** # **PIN ASSIGNMENTS** | 1 | RD | Read | 11 | WR | Write | |----|---------|--------------|----|-------|----------| | 2 | CLK I/O | Clock I/O | 12 | D7 | Data MSB | | 3 | CLKSEL | Clock Select | 13 | D6 | Data | | 4 | RST | Reset | 14 | D5 | Data | | 5 | CE1 | Chip Enable | 15 | D4 | Data | | 6 | CEO | Chip Enable | 16 | D3 | Data | | 7 | A2 | Address MSB | 17 | D2 | Data | | 8 | A1 | Address | 18 | D1 | Data | | 9 | A0 | Address LSB | 19 | DO DO | Data LSB | | 10 | GND | | 20 | Vcc | | # **PIN DEFINITIONS** - 1 RD Active low, will enable a processor to read all registers. - 2. CLK I/O If CLK SEL (pin 3) is low, then expect an external clock source into this pin. If CIK SEL is high, then this pin will be the master or source into this pin. If CLK SEL is high, then this pin will be the mastr or source for all other devices which have CLK SEL low. - 3. CLK SEL CLock SELect determines the action of pin 2. CLK I/O, see the section on Cascading for an example. - 4. RST Reset. Must be held low until Vcc > 4.5 volts. Reset is used only to synchronize blinking and will not clear the display. - 5. CE1 Chip enable (active high). - 6. CEO Chip enable (active low). - 7. A2 Address input (MSB). - 8. A1 Address input. - 9. A2 Address input (LSB). - 10. GND Ground. - 11. WR Write. Active low. If the device is selected, a low on the write input loads the data into memory. - 12. D7 Data Bus bit 7 (MSB). - 13. D6 Data Bus bit 6. - 14. D5 Data Bus bit 5. - 15. D4 Data Bus bit 4. - 16. D3 Data Bus bit 3. - 10. Do Dala Bus bit o - 17. D2 Data Bus bit 2. - 18. D1 Data Bus bit 1.19. D0 Data Bus bit 0 (LSB). - 20. Vcc Power pin. A2 Α1 A<sub>0</sub> 1 1 0 0 1 1 1 0 0 D7 D6 Χ Χ Χ Х 0 Χ Х Х 0 0 1 0 1 Χ Х Х X 1 1 1 0 0 1 1 > Х X (3) Written to Digit 3 Char Written To Digit 0 And Cursor Enabled | MODE SELECTION | | | | | | | |----------------|--------|----|----|------------------------|--|--| | CE0 | CE1 | RD | WR | OPERATION | | | | 0 | 1 | 0 | 0 | Illegal | | | | X | X<br>0 | X | X | No Change<br>No Change | | | | Х | Χ | 1 | 1 | No Change | | | NOTE 0 = Low Logic Level, 1 = High Logic Level, X = Don't Care # **BLOCK DIAGRAM** CE<sub>0</sub> 1 0 0 O 0 0 CE<sub>1</sub> 0 1 1 RD Х 0 1 1 1 WR Χ Х Х Х Х Χ Х 1 1 0 0 0 1 0 1 0 1 0 0 0 # **FUNCTIONAL DESCRIPTION** The IPD2545/7/8 block diagram includes 5 major blocks and internal registers (indicated by dotted lines). Display Memory consists of a 5x8 bit RAM block. Each of the four 8-bit words holds the 7-bit ASCII data (bits D0-D6). The fifth 8-bit memory word is used as a control wrod register. A detailed description of the control register and its functions can be found under the heading Control Word. Each 8-bit word is addressable and can be read from or written to. The Control Logic dictates all of the features of the display device and is discussed in the Control Word section of this data sheet. The Character Generator converts the 7-bit ASCII data into the proper dot pattern for the 96 characters shown in the character set chart. The Clock Source can originate either from the internal oscillator clock or from an external source-usually from the output of another IPD2545/7/8 in a multiple module display. The Display Multiplexer controls all display output to the digiit drivers so no additional logic is required for a display system. The Column Drivers are connected directly to the display. The Display has four digits. Each of the four digits is comprised of 35 LEDs in a 5 x 7 dot array which makes up the alphanumeric characters. The intensity of the display can be varied by the Control Word in steps of 0% (Blank), 25%, 50%, and full brightness. # **MICROPROCESSORINTERFACE** The interface to the microprocessor is through the address lines. (A0-A2), the data bus (D0-D7), two chip select lines (CEO, CE1), and read (RD) and write (WR) lines. To derive the appropriate enable signal, the WR and RD lines should be "NANDED" into the CE1 input. the CE0 should be held low when executing a read, or write opera- The read and write lines are both active low. During a valid read the data input lines (D0-D7) become outputs. A valid write will enable the data as input lines. # INPUT BUFFERING If a cable length of 6 inches or more is used, all i nputs to the display should be buffered with a tri-state non-inverting buffer mounted as close to the display as conveniently possible. Recommended buffers are: 74LS245 for the data lines and 74LS244 for the control lines. ## PROGRAMMING THE IPD2545/7/8 There are five registers within the IPD2545/78. Four of these registers are used to hold the ASCII code of the four display characters. The fifth register is the Control Word, which is used to blink, blank, clear, or dim the entire display, or to change the presentation (attributes) of individual characters. # **ADDRESSING** The addresses within the display device are shown below. Digit 0 is the rightmost digit of the display, while digit 3 is on the left. Although there is only one Control Word, it is duplicated at the four address locations 0-3. Data can be read from any of these locations. When one of these locations is written to, all of them will change together. | Address | Contents | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Control Word Control Word (Duplicate) Control Word (Duplicate) Control Word (Duplicate) Digit 0 (rightmost) Digit 1 Digit 2 Digit 3 (leftmost) | Bit D7 of any of the display digit locations is used to allow an attribute to be assigned to that digit. The attributes are discussed in the next section. If Bit D7 is set to a one, that charcter will be displayed using the attribute if bit D7 is cleared, the character will display normally. # CONTROL WORD T-41-37 When address bit A2 is taken low, the Control Word is accessed. The same Control Word appears in all four of the lower address spaces of the display. Through the Control Wrod, the display can be cleared, the lamps can be tested, display brightness can be selected, and attributes can be set for any characters which have been loaded with their most significant bit (D7) set high. Brightness (D0, D1): The state of the lower two bits of the Control Word are used to set the brightness of the entire display, from 0% to 100%. The table below shows the correspondence of these bits to the brightness. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Operation | |------|-------------|-------------|-------------|-------------|-------------|------------------|------------------|--------------------------------------------------------------| | 0000 | 0<br>0<br>0 | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | Blank<br>25% brightness<br>50% brightness<br>Full brightness | X = don't care Attributes (D2-D4): Bits D2, D3, and D4 control the visual attributes (i.e., blinking, alternate) of those display digits which have been written with bit D7 set high. In order to use any of the four attributes, the Cursor Enable bit (D4 in the Control Word) must be set. When the Cursor Enable bit is set, and bit D7 in a character location is set, the character will take on one of the following display attributes. # **CONTROL WORD FORMAT** Attributes are non-destructive. If a character with bit D7 set is replaced by a cursor (Control Word bit D4 is set, and D3=D2=0) the character will remain in memory and can be revealed again by clearing D4 in the Control Word. Blink (D5): The entire display can be caused to blink at a rate of approximately 2 Hz by setting bit D5 in the Control Word. This blinking is independent of the state of D7 in all character locations. To synchronize the blink rate in a bank of these devices, it is necessary to tie all devices' clocks and resets together as described in a later section of this data sheet. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Operation | |----|----|----|----|----|----|----|----|------------------| | 0 | 0 | 1 | х | Х | Х | В | В | Blinking display | Lamp Test (D6): When the Lamp Test bit is set, all dots in the entire display are lit at half brightness. When this bit is cleared, the display returns to the characters that were shlowing before the lamp test. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Operation | |----|----|----|----|----|----|----|----|-----------| | 0 | 1 | 0 | x | х | x | x | χ. | Lamp test | Clear Data (D7): When D7 is set (D7=1) in the control word all (display) memory bits are reset to zero, and the display goes blank. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Operation | |----|----|----|----|----|----|----|----|-----------| | 1 | 0 | Х | X | х | x | X | х | Clear | A second control word must be written into the chip with D7 reset (D7=0) to set up attributes and brightness levels. # **CASCADING** T-41-37 Cascading the IPD2545/7/8 is a simple operation. The requirements for cascading are: 1) decoding the correct address to determine the chip select for each additional device, 2) assuring that all devices are reset simultaneously, and 3) selecting one display as the clock source and setting all others to accept clock input (the reason for cascading the clock is to synchronize the flashing of multiple displays). One display as a source is capable of driving six other IPD2545/7/8s. If more displays are required, a buffer will be necessary. The source display must have pin 3 tied high to output clock signals. All other displays must have pin 3 tied low. # **VOLTAGE TRANSIENTS** It has become common practice to provide 0.01 $\mu$ f bypass capacitors liberally in digital systems. Like other CMOS circuitry, the Intelligent Display controller chip has very low power consumption and the usual 0.01 $\mu$ f would be adequate were it not for the LEDs. The module itself can, in some conditions, use up to 100 mA (multiplexed). To prevent power supply transients, capacitors with low inductance and high capacitance at high frequencies are required. This suggests a solid tantalum or ceramic dis for high frquency bypass. For larger displays, distribute the bypass capacitors evenly, keeping capacitors as close to the power pins as possible. We recommend a 10 $\mu$ f and 0.01 $\mu$ f for every Intelligent Display to decouple the displays themselves at the display. # **CASCADING THE IPD2545/7/8** <sup>&</sup>quot;"Cursor" refers to a condition when all dots in a single character space are lit to half birohtness. X = don't care B = depends on the selected brightness # **HOW TO LOAD INFORMATION INTO THE IPD2545/7/8** Information loaded into the IPD2545/7/8 can be either ASCII data or Control Word data. The following procedure (see also typical loading sequence) will demonstrate a typical loading sequence and the resulting visual display. The word STOP is used in all of the following examples. ## **SET BRIGHTNESS** Step 1 Set the brightness level of the entire display to your preference (example: 100%) # **LOAD FOUR CHARACTERS** - Step 2 Load an "S" in the left hand digit. - Step 3 Load an "T" in the next digit. - Step 4 Load an "O" in the next digit. - Step 5 Load an "P" in the right hand digit. If your loaded the information correctly, the IPD2545 now should show the word "STOP." # **BLINK A SINGLE CHARACTER** Step 6 Into the digit, second from the right, load the hex code "CF," which is the code for an "O" with the D7 bit added as a control bit. Note: the "O" is the only digit which has the control bit (D7) added to normal ASCII data. Step 7 Load enable blinking character into the control word register. The IPD2545 now should display "STOP" with a flashing "O" and a flashing "S." # **ADD ANOTHER BLINKING CHARACTER** Step 8 Into the left hand digit, load the hex code "D3" which gives an "S" with the D7 bit added as a control bit. The IPD2545 should display "STOP" with flashing "O" and a flashing "S." # ALTERNATE CHARACTER/ CURSOR ENABLE Step 9 Load enable alternate character/cusor into the control word register. The IPD2545 now should display "STOP" with the "O" and the "S" alternating between the letter and cursor (all dots lit). # INITIATE FOUR CHARACTER BLINKING (Regardless of Control Bit setting) Step 10 Load enable display blinking. The IPD2545 now should display the entire word "STOP" blinking. # **ELECTRICAL AND MECHANICAL CONSIDERATIONS** The CMOS IC of the IPD2545/7/8 is designed to provide resistance to both Electrostatic and Discharge Damage and Latch Up due to voltage or current surges. Several precautions are strongly recommended for the user, to avoid overstressing these built-in safeguards. # **ESD PROTECTION** T-41-37 Users of the IPD2545/7/8 should be careful to handle the devices consistent with standard ESD protection procedures. Operators should wear appropriate wrist, ankle or feet ground straps and avoid clothing that collects static charges. Work surfaces, tools and transport carriers that come into contact with unshielded devices or assemblies also should be appropriately grounded. # **LATCH UP PROTECTION** Latch up is condition that occurs in CMOS ICs after the input protection diodes have been broken down. These diodes can be reversed through several means. Vin < GND, Vin > Vcc +0.5 V, or through excessive currents begin forced on the inputs. When these situations exist, the IC may develop the response of an SCR and begin conducting as much as one amp through the Vcc pin. This destructive condition will persist (latched) until device fauilure or the device is turned off. The Voltage Transient Suppression Techniques and buffer interfaces for longer cable runs help considerably to prevent latch conditions from occuring. Additionally, the following Power Up and Power Down sequence should be observed. # **POWER UP SEQUENCE** - Float all active signals by tri-stating the inputs to the displays. - 2. Apply Vcc and GND to the display. - Apply active signals to the displays by enabling all input signals per applications. # **POWER DOWN SEQUENCE** - Float all active signals by tri-stating the inputs to the displays. - 2. Turn off the power to the display. # TYPICAL LOADING SEQUENCE | | SEO. | CEI | RD<br>C | W. | <b>A</b> 2 | ¥ | ΑØ | 20 | 90 | 23 | 2 | ខ | 22 | 2 | 8 | DISPLAY | |-----|------|-----|---------|----|------------|---|----|----|----|----|---|---|----|---|---|----------------------------------| | 1, | L | Н | Н | L | L, | Х | Х | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | <u> </u> | | 2. | L | Н | Н | L | Н | Н | Н | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | s | | 3. | L | Н | Н | L, | Н | Н | L | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | ST | | 4. | L | Н | Н | L | Н | L | Н | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | STO | | 5. | L | Н | Н | L | Н | L | L, | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | STOP | | 6. | L | Н | Н | L | Н | L | Η | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | STOP | | 7. | L | Н | Н | L | L | Х | Χ | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | STO*P | | 8. | L | Н | Н | L | Н | Н | Н | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | S*TO*P | | 9. | L | Η | Н | L | L | Χ | X | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | S <sup>†</sup> TO <sup>†</sup> P | | 10. | L | Н | Н | L | L | Χ | Х | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | S*T*O*P | \*Blinking Character <sup>†</sup>Character alternating with cursor (all dots lit) # **CHARACTER SET** | T-41-37 | |---------| | | | | | | | | | 1 | DØ | | н | L | н | L | н | L | Н | L | Н | L | н | L | Н | L | Н | |----|------------|-----|-------------|---|-----------------------------------------|----|-----|------|-------------|---------|------|------|--------|-------|----|------|-------|-----|-------| | | | | DI | ī | Ü | H | H | ī | L | Н | Н | L | L | Н | Н | L | L | Н | Н | | | | | D2 | ī | Ĺ | ī | L | Н | Н | Н | Н | L | L | L | L | Н | Н | Н | Н | | | | - 1 | D3 | L | L | L | L | L | L | L | ٦ | Н | H | Н | Н | Н | Н | Н | Н | | D6 | <b>D</b> 5 | 04 | HEX | Ø | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Ε | F | | L | $\exists$ | L | Ø | | | | | | THES | SE CC | DES | DISP | LAY B | ILANK | ς | | | | | | L | L | н | 1 | | | | | | | | | | | | | | | | | | r | Н | L | 2 | | • | :: | | ::: | ::<br>•:::: | :::: | : | | | | | : | ••••• | ** | .•• | | L | Н | Н | 3 | | ••••••••••••••••••••••••••••••••••••••• | • | • | •••• | •••• | :::: | **** | | | :: | :: | | ***** | | • | | Н | | _ | | | | | *** | *** | | | | | | | _ | | | | .***. | | 1 | L | L | 4 | | | | | | | | | •••• | | | | | | | | | Н | L | H | ļ. <u>.</u> | | | | : | | :<br>:: | !<br>!! | | | <br>:: | | | · | *** | ··. | | | - | L | | ļ. <u>.</u> | | | | | | | | | | | | | •••• | | ••• | | Notes: 1. A2 must be held high for ASCII data. 2. Bit D7 = 1 enables attributes for the assigned digit. # **CLEANING THE DISPLAYS** IMPORTANT – Do not use cleaning agents containing alcohold of any type with this display. The least offensive cleaning solution is hot D.I. water (60°C) for less than 15 minutes. Addition of mild saponifiers is acceptable. Do not use commercial dishwasher detergents. For post solder cleaning use water or non-alcohol mixtures formulated for vapor cleaning processing or non-alcohol mixtures formulated for room temperature cleaning. Non-alcohol vapor cleaning processing for up to two minutes in vapors at boiling is permissiable. For suggested solvents refer to Siemens Appnote 19.